Movatterモバイル変換


[0]ホーム

URL:


IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences
Online ISSN : 1745-1337
Print ISSN : 0916-8508
Special Section on VLSI Design and CAD Algorithms
A 5.83pJ/bit/iteration High-Parallel Performance-Aware LDPC Decoder IP Core Design for WiMAX in 65nm CMOS
Xiongxin ZHAOZhixiang CHENXiao PENGDajiang ZHOUSatoshi GOTO
Author information
  • Xiongxin ZHAO

    Graduate School of Information, Production and Systems, Waseda University

  • Zhixiang CHEN

    Graduate School of Information, Production and Systems, Waseda University

  • Xiao PENG

    NEC Corporation

  • Dajiang ZHOU

    Graduate School of Information, Production and Systems, Waseda University

  • Satoshi GOTO

    Graduate School of Information, Production and Systems, Waseda University

Corresponding author

ORCID
Keywords:WiMAX,bit-serial,fully-parallel,layered scheduling,performance aware,advanced dynamic quantization,quasi-cyclic,low-density parity-check codes
JOURNALRESTRICTED ACCESS

2013 Volume E96.AIssue 12Pages 2623-2632

DOIhttps://doi.org/10.1587/transfun.E96.A.2623
Details
  • Published: December 01, 2013Manuscript Received: March 15, 2013Released on J-STAGE: December 01, 2013Accepted: -Advance online publication: -Manuscript Revised: July 01, 2013
Download PDF(2343K)
Download citationRIS

(compatible with EndNote, Reference Manager, ProCite, RefWorks)

BIB TEX

(compatible with BibDesk, LaTeX)

Text
How to download citation
Contact us
Article overview
Share
Abstract
In this paper, we propose a synthesizable LDPC decoder IP core for the WiMAX system with high parallelism and enhanced error-correcting performance. By taking the advantages of both layered scheduling and fully-parallel architecture, the decoder can fully support multi-mode decoding specified in WiMAX with the parallelism much higher than commonly used partial-parallel layered LDPC decoder architecture. 6-bit quantized messages are split into bit-serial style and 2bit-width serial processing lines work concurrently so that only 3 cycles are required to decode one layer. As a result, 12∼24 cycles are enough to process one iteration for all the code-rates specified in WiMAX. Compared to our previous bit-serial decoder, it doubles the parallelism and solves the message saturation problem of the bit-serial arithmetic, with minor gate count increase. Power synthesis result shows that the proposed decoder achieves 5.83pJ/bit/iteration energy efficiency which is 46.8% improvement compared to state-of-the-art work. Furthermore, an advanced dynamic quantization (ADQ) technique is proposed to enhance the error-correcting performance in layered decoder architecture. With about 2% area overhead, 6-bit ADQ can achieve the error-correcting performance close to 7-bit fixed quantization with improved error floor performance.
References (17)
Related articles (0)
Figures (0)
Content from these authors
Supplementary material (0)
Result List ()
Cited by (0)
© 2013 The Institute of Electronics, Information and Communication Engineers
Previous articleNext article
Favorites & Alerts
Related articles

Recently viewed articles
    Announcements from publisher
    Share this page
    feedback
    Top

    Register with J-STAGE for free!

    Register

    Already have an account? Sign inhere


    [8]ページ先頭

    ©2009-2025 Movatter.jp