Calculating the Maximum Density and Equivalent 2D Design Rule of 3D NAND Flash
I recently posted an insightful article [1] published in 2013 on the cost of 3D NAND Flash by Dr. Andrew Walker, which has since received over 10,000 views on LinkedIn. The highlight was the plot of cost vs. the number of layers showing a minimum cost for some layer number, dependent on the etch sidewall angle. In this article, the same underlying principles are used to calculate the effective 2D design rule for the 3D NAND array as well as to find the maximum density, both of which are strongly dependent on the sidewall angle of the holes etched through the multilayer stack. A previous article of mine focused on initial estimates of 2D vs. 3D wafer cost [2], but here we will go directly to the impact of 3D processing on the effective 2D density.
Model of 3D NAND cell
The 3D NAND cell has a typical arrangement as shown in Figure 1. The charge storage areas are circular rings containing at least a nitride layer sandwiched between two oxide layers. The rings encircle a silicon channel, typically also ring-shaped. The circular hole structures are taken to be located on a hexagonal close-packed lattice. If we take the minimum distance between holes to be equal to 1/4 the hole diameter [3], the density will be 2/sqrt(3) ~ 1.155 times that of the case where the same diameter holes are placed on a square lattice with the same minimum distance between holes. This proportionality will help in determining the equivalent 2D design rule later, i.e., the design rule of the 2D planar NAND array with the same density (assuming one bit per cell).
Figure 1. 3D NAND Flash unit cell.
3D NAND Hole Widening
The holes penetrating the layers of the 3D NAND stack are ideally with vertical sidewalls. Realistically, it deviates by a fraction of a degree from normal [4]. As a result, the bottom diameter of the hole will be smaller than the top diameter. It is the top diameter that therefore determines the cell pitch. The widening of the hole diameter from the bottom to the top can therefore be given by:
Top diameter - bottom diameter = cot(sidewall angle) * # layers * layer height.
The top diameter is used to determine the equivalent 2D design rule (E2DDR):
1.25^2 * sqrt(3)/2 * (top diameter)^2 = # layers * 4 * (E2DDR)^2, or
E2DDR ~ 0.58 * top diameter/sqrt(# layers)
This allows us to predict a maximum density or minimum 2D equivalent design rule for some number of layers, at a given sidewall angle. We can still expect the equivalent 2D design rule to reach 10 nm.
Recommended by LinkedIn
Figure 2. Top: Widening of diameter as stack height increases with number of layers. Bottom: Equivalent 2D design rule vs. number of cell layers, for different bottom diameters, at a sidewall taper angle of 89.7 deg. (visually estimated for Samsung's 92-layer case from IWAPS 2019 presentation by J. Choe [4]).
Note that the maximum density or minimum equivalent design rule occurs for a smaller number of layers for a smaller diameter. This means taller holes would eventually need to be built up from stacking multilayers supporting shorter holes, with alignment required. It is a vertical analogy to the Litho-Etch-Litho-Etch... multipatterning used by foundries [5]. This is already a common practice among 3D NAND manufacturers [4], with only Samsung holding out so far, but considering it for seventh-generation V-NAND [6].
References
[1] A. J. Walker, IEEE Trans. Semicon. Mfg. 26, 619 (2013).
[2] F. Chen, Toshiba's Cost Model for 3D NAND: https://www.linkedin.com/pulse/toshibas-cost-model-3d-nand-frederick-chen, also https://semiwiki.com/semiconductor-manufacturers/291971-toshiba-cost-model-for-3d-nand/
[3] A. Tilson and M. Strauss, Intl. Symp. Phys. & Failure Analysis Integ. Circ., 2018.
[4] Some figures for measurement are provided for example in J. Choe's IWAPS 2019 presentation "Technology Views on 3D NAND Flash: Current and Future." http://www.chipmanufacturing.org/1-A2-Short%20version%20for%20Publish_IWAPS%202019_Jeongdong%20Choe_TechInsights_3D%20NAND_F_s.pdf
[5] J. Huckabay et al., Proc. SPIE 6349, 634910 (2006).
[6] https://en.yna.co.kr/view/AEN20201201006900320
To view or add a comment,sign in
More articles by Frederick Chen
- How Secondary Electrons Worsen EUV StochasticsOct 5, 2025
How Secondary Electrons Worsen EUV Stochastics
The stochastic behavior in EUV lithography has often been attributed in large part to (absorbed) photon shot noise, but…
- A Perfect Storm for EUV LithographyMar 30, 2025
A Perfect Storm for EUV Lithography
As EUV lithography continues to evolve, targeting smaller and smaller pitches, new physical limitations continue to…
10 Comments - Application-Specific Lithography: Grid-Assisted Multipatterning Scenarios for 10A-14A NodesMar 4, 2025
Application-Specific Lithography: Grid-Assisted Multipatterning Scenarios for 10A-14A Nodes
According to the International Roadmap for Devices and Systems 2022 Edition [1], the 10A and 14A logic nodes are…
3 Comments - A More Appropriate Electron Blur Function Shape for EUV Resist ModelingFeb 22, 2025
A More Appropriate Electron Blur Function Shape for EUV Resist Modeling
In lithography, it is often stated that the best resolution that can be achieved depends on wavelength and numerical…
6 Comments - Why Large Language Models Can Find Physics HardFeb 12, 2025
Why Large Language Models Can Find Physics Hard
In trying to keep up with the times, I have made it a point to maximize my use of AI tools, such as ChatGPT and…
5 Comments - China’s Multipatterning Breakthrough? Quadruple Hole Patterning by Directed Self-Assembly on a Staggered Via GridFeb 4, 2025
China’s Multipatterning Breakthrough? Quadruple Hole Patterning by Directed Self-Assembly on a Staggered Via Grid
China’s struggle to gain leading-edge competency in semiconductors is due in large part to limited access to advanced…
1 Comment - Resist Loss Model for the EUV Stochastic Defectivity CliffsJan 20, 2025
Resist Loss Model for the EUV Stochastic Defectivity Cliffs
The occurrences of notorious stochastic defects in EUV lithography have resulted in CD or corresponding dose windows…
5 Comments - Can LELE Multipatterning Help Against EUV Stochastics?Jan 1, 2025
Can LELE Multipatterning Help Against EUV Stochastics?
Previously, I had indicated how detrimental stochastic effects at pitches below 50 nm should lead to reconsidering the…
2 Comments - Stochastic Pupil Fill in EUV LithographyDec 21, 2024
Stochastic Pupil Fill in EUV Lithography
The stochastic nature of imaging in EUV lithography is most clearly portrayed by the Poisson statistics of the absorbed…
- Multipatterning Reduction with Gridded Cuts and ViasOct 26, 2024
Multipatterning Reduction with Gridded Cuts and Vias
Even with the emergence of EUV lithography, multi-patterning has remained a necessity going into the 3nm and 2nm nodes…
5 Comments
Others also viewed
How to Calculate the Inductance of PCB Trace
RayPCB 1yRogers 6006 High Frequency PCB Prototype
Tracy Yao 9yDemystifying Resonance in PCBs: A Case Study with Simulations and Connection to EMI
Avi Cohen 1yDiy Analog ESR Meter
Vasilios Tsigkopoulos 1yHow to verify “Current Carrying Capacity” in a PCB Design?
Hans-Jürgen Hartmann 5yPCB Interconnect Modeling Demystified at DesignCon2019
Lambert (Bert) Simonovich 7y5 RF PCB Layout Mistakes That Are Silently Killing Your Signal Integrity (And How to Fix Them)
Lena L. 7mo"Electronics Hardware passives selection"
Seema Joshi 10y5 Ways You're Throwing Your Money Away - Part 4/5
Jamey Larocque, CID 9yIntroduction and a Brief History of PCB (Printed Circuit Board)
Neeraj Kumar 2y
Explore content categories
- Career
- Productivity
- Finance
- Soft Skills & Emotional Intelligence
- Project Management
- Education
- Technology
- Leadership
- Ecommerce
- User Experience
- Recruitment & HR
- Customer Experience
- Real Estate
- Marketing
- Sales
- Retail & Merchandising
- Science
- Supply Chain Management
- Future Of Work
- Consulting
- Writing
- Economics
- Artificial Intelligence
- Employee Experience
- Workplace Trends
- Fundraising
- Networking
- Corporate Social Responsibility
- Negotiation
- Communication
- Engineering
- Hospitality & Tourism
- Business Strategy
- Change Management
- Organizational Culture
- Design
- Innovation
- Event Planning
- Training & Development