Movatterモバイル変換


[0]ホーム

URL:


Vis innførsel 
JavaScript is disabled for your browser. Some features of this site may not work without it.

Guarding the First Order: The Rise of AES Maskings

Journal article, Peer reviewed
Accepted version
Utgivelsesdato
2023
Originalversjon
Lecture Notes in Computer Science (LNCS). 2023, 13820  10.1007/978-3-031-25319-5_6
Sammendrag
We provide three first-order hardware maskings of the AES, each allowing for a different trade-off between the number of shares and the number of register stages. All maskings use a generalization of the changing of the guards method enabling the re-use of random- ness between masked S-boxes. As a result, the maskings do not require fresh randomness while still allowing for a minimal number of shares and providing provable security in the glitch-extended probing model. The low-area variant has five cycles of latency and a serialized area cost of 8.13 kGE. The low-latency variant reduces the latency to three cycles while increasing the serialized area by 67.89% compared to the low-area variant. The maskings of the AES encryption are implemented on FPGA and evaluated with Test Vector Leakage Assessment (TVLA).
Utgiver
Springer
Tidsskrift
Lecture Notes in Computer Science (LNCS)
Opphavsrett
Copyright 2023 The Author(s)

Bla i

Min side

Statistikk


[8]ページ先頭

©2009-2025 Movatter.jp