Kuchcinski et al., 1988
| Publication | Publication Date | Title |
|---|---|---|
| US7155708B2 (en) | Debugging and performance profiling using control-dataflow graph representations with reconfigurable hardware emulation | |
| JP4482454B2 (en) | Process for converting programs in high-level programming languages into unified executable elements of hybrid computing platforms | |
| US7299458B2 (en) | System and method for converting control flow graph representations to control-dataflow graph representations | |
| US6964029B2 (en) | System and method for partitioning control-dataflow graph representations | |
| Berry | A hardware implementation of pure Esterel | |
| Peng et al. | Automated transformation of algorithms into register-transfer level implementations | |
| Marwedel | A retargetable compiler for a high-level microprogramming language | |
| Kuchcinski et al. | Parallelism extraction from sequential programs for VLSI applications | |
| Greaves et al. | Designing application specific circuits with concurrent C# programs | |
| Ruggiero et al. | Analysis of data flow models using the SARA graph model of behavior | |
| Papaefstathiou et al. | An introduction to the CHIP3S language for characterising parallel systems in performance studies | |
| Greaves et al. | Exploiting system-level concurrency abstractions for hardware descriptions | |
| Chen et al. | Modeling and Specification of SoC Designs | |
| Greaves et al. | Designing Application Specific Circuits with Concurrent C# Programs | |
| Belouettar | Investigating behavioural synthesis into bespoke instruction set processors | |
| Veidenbawn et al. | Chief and Delta Projects | |
| Kuck et al. | Parallel machine architecture and compiler design facilities | |
| IIIIII | I1INIÀ |