RELATED PATENT APPLICATIONS“An Image Sensor Having Resolution Adjustment Employing an Analog Column Averaging/Row Averaging for High Intensity Light or Row Binning for Low Intensity Light,” Ser. No.: 10/999,875, Filing Date: Nov. 30, 2004, assigned to the same assignee as this invention and herein incorporated by reference in its entirety.
“A Column Averaging/Row Averaging Circuit for Image Sensor Resolution Adjustment in High Intensity Light Environment Pixel,” Ser. No.: 10/999,843, Filing Date: Nov. 30, 2004, assigned to the same assignee as this invention and herein incorporated by reference in its entirety.
BACKGROUND OF THE INVENTION1. Field of the Invention
This invention relates generally to image sensor array processing. More particularly, this invention relates to circuits and methods for adjusting resolution of image sensors. Even more particularly, this invention relates to circuits and methods for adjusting resolution of image sensors by decimating the addressing of the image sensors into sub-groups of the array of the image sensor, averaging the columns of each of the sub-groups of the image sensor, and selectively averaging in a high intensity light environment or binning in a low intensity light environment of multiple rows of the average of the columns of the sub-group of the array of the image sensors.
2. Description of Related Art
Digital Cameras employing CMOS image sensor technology include image processing and JPEG (Joint Photographic Experts Group) compression for adjusting the resolution of the camera. In general, the image sensor operates in several modes. It takes full resolution image in a relative lower speed (1 to 15 frames per second depending on the image format) which is stored in a memory. The image sensor must also acquire low resolution images at high speed (about 30 frames per second) for viewfinder or short video. In most of the CMOS image sensor designs, low resolution high speed images are acquired by decimation or partitioning the image array in to groups of pixels and choosing a sub-set of the group of pixels to sub-sample a sub-set of pixels within the group of pixels that has been selected to represent the whole image.
FIGS. 1a and 1b illustrate the sub-sampling of an array of Bayer pattern configured Complementary Metal Oxide Semiconductor (CMOS) Active Pixel Sensors (APS). The Bayer pattern, as shown in U.S. Pat. No. 3,971,065 (Bayer), describes a format for a color filter array. In the array as shown, the Bayer pattern has four sensors arranged in a two by two matrix of CMOS APS's. The CMOS APS's receive the Red, Green and Blue of the standard color video construction. One Pixel receives the Red, one the Blue, and the remaining two pixels receive the Green and are designated red (R), green-1 (G1), green-2 (G2), and blue (B).
InFIG. 1 the array is structured to illustrate a 3:1 ratio sub-sampling on the Bayer pattern. Thearray5 of CMOS APS's shows a 6×6 array of the Bayer pattern sensors. Thearray5 is physically an array having 12 pixels in the horizontal dimension and 12 pixels in the vertical dimension. The Bayer pattern groups these pixels into the 2×2 groups (Red, Green-1, Green-2, and Blue) of pixels. The sub-sampling then further groups the pixels according to the ratio of the sub-sampling. Thus, eachsub-group7a,7b,7c, and7d has a 6×6 array of CMOS APS's that is further divided into a 3×3 Bayer pattern. In a sub-sampling, a central Bayer grouping of eachsub-group7a,7b,7c, and7d is chosen as the output pixels RO, G1O, G2O, and BOof the array.
In general, the output pixels as a function of original image pixel (not considering the fixed spatial offset) information are given by:
RO(k,l)=[R(2×n×k, 2×n×l)]
G1O(k,l)=[G1(2×n×k+1, 2×n×l)]
G2O(k,l)=[G2(2×n×k, 2×n×l+1)]
BO(k,l)=[B(2×n×k+1, 2×n×l+1)]  (1)
- where:- n is the decimation ratio of the sub-sampling of the array.
- k is the counting variable for a row dimension of the sub sampledarray15.
- l is the counting variable for the column dimension of the sub sampledarray15.
- ROis the red pixel of the sub sampledarray15.
- G1Ois the first green pixel of the sub sampledarray15.
- G2Ois the second green pixel of the sub sampledarray15.
- BOis the blue pixel of the sub sampledarray15.
 
 
Pixel sub-sampling reduces the output bandwidth that the frame rate can be increased with same pixel readout speed. However, the drawback of pixel sub-sampling is the lost of spatial resolution that will introduce aliasing to the image. In additional, the image obtained from pixel sub-sampling has a very poor quality at low light level because of the effective small sensing area.
The images sensors are increasing in size to accommodate the image formats such as the Super Extended Graphics Array (SXGA) display specification that is capable of displaying 1280×1024 resolution, or approximately 1.3 million pixels or the Quantum Extended Graphics Array (QXGA) display specification that is capable of supporting 2048×1536 resolution, or approximately 3.2 million pixels. As the image sensors become larger, and decimation ratio becomes higher, more and more image information will be lost due to pixel sub-sampling.
To enhance the spatial resolution of decimated image, pixel binning and/or averaging is desired. Thus, the output pixels RO, G1O, G2O, and BOof thearray15 will represent all the information of its neighboring pixels of thesub-group7a,7b,7c, and7d of theoriginal array5 of CMOS APS's. In general, for the n×n pixel binning, the value of output pixels RO, G1O, G2O, and BOare:
- where:- n is the decimation ratio of the sub-sampling of the array.
- i is the counting variable for the neighboring pixels in a row dimension of the sub sampledarray15.
- j is the counting variable for the neighboring pixels for a column dimension of the sub sampledarray15.
- k is the counting variable for a row dimension of the sub sampledarray15.
- l is the counting variable for the column dimension of the sub sampledarray15.
- ROis the red pixel of the sub sampledarray15.
- G1Ois the first green pixel of the sub sampledarray15.
- G2Ois the second green pixel of the sub sampledarray15.
- BOis the blue pixel of the sub sampledarray15.
 
 
Similarly, for n×n pixel averaging, the value of output pixels RO, G1O, G2O, and BOare:
- where:- n is the decimation ratio of the sub-sampling of the array.
- i is the counting variable for the neighboring pixels in a row dimension of the sub sampledarray15.
- j is the counting variable for the neighboring pixels for a column dimension of the sub sampledarray15.
- k is the counting variable for a row dimension of the sub sampledarray15.
- l is the counting variable for the column dimension of the sub sampledarray15.
- ROis the red pixel of the sub sampledarray15.
- G1Ois the first green pixel of the sub sampledarray15.
- G2Ois the second green pixel of the sub sampledarray15.
- BOis the blue pixel of the sub sampledarray15.
 
 
Equations (1), (2), and (3) indicate that the pixel sub-sampling has the lowest spatial resolution and no signal level enhancement. Pixel binning has the high spatial resolution with highest signal level enhancement (factor of n2). Pixel averaging has the high spatial resolution, but without the signal level enhancement.
Each of the different image decimation techniques of CMOS APS's (image sub-sampling, image binning, and image averaging) have their own set of advantages and disadvantages.
In image sub-sampling no analog circuit modification is required within the CMOS image sensor. A digital control circuit manipulates the sub-sampling addresses during the readout. For an n:1 image reduction ratio, the output rate at which the imaged is transferred from thearray15 is reduced to 1/n2.
In image binning, binning processing is either the digital domain or analog domain. For image binning in digital domain, an on-chip analog-to-digital converter converts all the pixel signals to digital values and store the values in a static random access memory (SRAM). Then, the stored pixel values are added digitally based on the color and number of pixels in the reduction window. This approach requires that the transfer rate of the pixel values from the SRAM to be at a higher speed (full resolution at 30 frames per second). This further requires that the SRAM to be relatively very large. If the CMOS APS's array, the analog-to-digital-converter, and the SRAM are integrated on the same substrate, the substrate dissipates very high power and is very large. Image binning in the analog domain, increases the complexity of analog circuit design significantly to accomplish the real time pixel binning.
A simple image averaging can be done by changing the column sample/hold circuit design. However, although pixel averaging gives the good spatial resolution, signal level at low light illumination condition still results the poor image performance.
FIG. 2 shows a typical CMOS Active Pixel Sensor (APS) of the prior art, using a photo-diode as a photo-conversion device for example. The drain terminals of the transistors M1 and M2 are connected to the power supply voltage distribution line, VDDThe source of the transistor M2 is connected to the anode of the photo-diode DF. The cathode of the photodiode is connected to the ground reference point. The capacitance CFDis the inherent capacitance of the photo-diode DF.
The gate of the transistor M2 is connected to a reset terminal to receive the reset signal Vrst. The sensor readout node FD, that is the anode of the photo-diode DF, is first reset to a high voltage level (VDD) by changing the reset signal Vrstfrom a low voltage level (0) to a high voltage level (VDD) to charge the capacitance CFD. At the completion of charging the capacitance CFD, the reset signal Vrstis changed from the high voltage level (VDD) to the low voltage level (0). Since light is shining on the photo-diode DF, photo-generated electrons are collected at node FD and the voltage at the node FD decreases in the process. At the end of the exposure duration the voltage at node FD is measured, thus completing one photo-sensing cycle. The photo-sensing cycle is completed by activating the transistor M3 by changing the row select signal from the low voltage level (0) to the high voltage level (VDD) that reads the differential voltage of signal and reset level to column sample/hold circuit (S/H CKT).
The gate of the transistor M1 is connected to the node FD and the source of the transistor M1 is connected to the drain of the transistor M3. The transistor M1 acts as a source follower such that the voltage present at the source of the transistor M1 “follows” directly the voltage present at the gate of the transistor M1 and is one transistor threshold voltage VTbelow the voltage present at the gate of the transistor M1.
The gate of the transistor M3 is connected to the row select line to receive the row select signal Vrow. The source of the transistor M3 is connected to the sample and hold circuit. The sample and hold circuit provides the pixel output voltage VOUTto the column bus ColBus. The column bus ColBus interconnects all the APS's present on a column of an array of APS's. When the row select signal changes from a low voltage level (0V) to a high level (VDD), the transistor M3turns-on and the voltage present at the source of the transistor M1is transferred to the output of the APS to couple the voltage that is proportional to the intensity of the light L. The output signal Vout—pixelof the APS is coupled to sample and hold circuit for conditioning and control for transfer to the column bus Col-Bus and to the video amplifier for further conditioning and readout.
The column sample and hold circuit, as shown inFIG. 2 is shown in more detail inFIG. 3. The column sample and hold circuit combines the column pixel row operation (pixel reset, row select) and the column operation (the photo generation, photo sensing). The clamp signal activates the switch SW2to place the capacitors of CS1 and CS2 in parallel for charging during the photo generation or conversion period of the light signal L to a light conversion electrical signal. The switch SW2is the deactivated during the pixel reset time to provide the differential output signal. This combination causes the output voltage Vout to be equal to the differential voltage of pixel reset level and photo conversion electrical signal level, i.e., Vout=Vrst−Vsigof all the pixels in one row is stored in the column sample/hold circuit on series capacitors of CS1 and CS2 of each column. During the pixel readout, switch SW3controlled by column select signal COL_SEL selects the column output. Column output drives the VIDEO AMP that applies the gain and offset correction to the output signal. The output of VIDEO AMP is the analog output that is digitized by an analog-to-digital converter (not shown). Since column bus has fairly large parasitic capacitance (CP), the pixel output Vout has been diluted. The actual input voltage to VIDEO AMP is given by:
- Where:- VINVID AMPis the voltage level representing the light level impinging upon the pixel being sensed.
- CS1 is the capacitance value of the series capacitor CS1.
- CS2 is the capacitance value of the series capacitor CS2.
- CP is the capacitance value of the parasitic capacitor CP.
 Although the passive column output scheme dilutes the output voltage, the column fixed pattern noise (FPN) is very low.
 
 
An alternate approach for the column sample/hold circuits is implementing active column circuit. The active circuit in column sample/hold approach can eliminate the signal dilution due to charge sharing in passive readout scheme. The column fixed pattern introduced by active column circuit can be minimized by a double sampling scheme.FIG. 4 shows the schematic diagram of active column sample and hold approach.
In this approach, a source follower SF1is placed between the node that develops the output voltage VOUTand the column select switch SW3. The source follower isolates the output voltage from the effects of the stray capacitor CP. This causes the actual input voltage to VIDEO AMP is given by:
VINVID AMP=GVOUT  (5)
- Where:- G is the gain of source follower.
 
 
“Progress in Voltage and Current Mode On-Chip Analog-to-Digital converters for CMOS Image Sensors”, Panicacci, et al., Jan. 31, 1996, Found Jul. 13, 2004: http://techreports. jpl.nasa.gov/1996/1006.html describes CMOS active pixel sensors having row and column averaging circuits for varying the resolution of the image sensors.
“Variable Resolution CMOS Current Mode Active Pixel Sensor,” Coulombe, et al., Proceedings—The 2000 IEEE International Symposium on Circuits and Systems—ISCAS 2000, 2000, vol. 2, pp: 293-296, a current mediated active pixel sensor (APS) with variable image size and resolution for power saving, electronic zooming, and data reduction at the sensor level. The circuit can perform averaging of output signals in blocks of adjacent pixels (kernels) ofsize 1×1, 2×2 and 4×4, allowing data reduction without aliasing effects. To achieve this, a current approach is used, thus enabling high speed operation and low power supply capacity. The circuit compensates for pixel transconductance mismatch in addition to offset error via analog to digital conversion reference current scaling.
“Frame-Transfer CMOS Active Pixel Sensor with Pixel Binning”, Zhou, et al., IEEE Transactions on Electron Devices, October 1997 Vol.: 44, Issue: 10, pp.: 1764-1768, reports a first frame-transfer CMOS active pixel sensor (APS). The sensor architecture integrates an array of active pixels with an array of passive memory cells. Charge integration amplifier-based readout of the memory cells permits binning of pixels for variable resolution imaging.
U.S. Pat. No. 6,721,464 (Pain, et al.) discloses a high-speed on-chip windowed averaging system using photodiode-based CMOS imager. The system has an imager array, a switching network, computation elements, and a divider circuit. The imager array has columns and rows of pixels. The switching network is adapted to receive pixel signals from the image array. The plurality of computation elements operates to compute column and row averages.
U.S. Pat. No. 5,585,620 (Nakamura, et al.) teaches an image reading device (image scanner) that includes a resolution changing device. The resolution is changed by an averaging process circuit that averages the signals output from adjacent photoelectric sensor elements. The averaging process circuit changes a resolution of the image by a factor of m by averaging the signals output by m adjacent photoelectric sensor elements, where m is an integer.
U.S. Pat. No. 6,166,367 (Cho) describes a programmable arithmetic circuit to form multiple circuit modules for different arithmetic operations that share certain common electronic elements to reduce the number of elements. Such circuit can be integrated to an imaging sensor array such as a CMOS active pixel sensor array to perform arithmetic operations and analog-to-digital conversion for imaging processing such as pixel averaging for resolution reduction.
U.S. Pat. No. 6,104,844 (Alger-Meunier) teaches an image sensor that has adjustable resolution. Neighboring sensor elements are in each case combined into pixel sensor regions. During the recording of the image, the measured values of the sensor elements of each sensor region are averaged. In this case, each average value corresponds to a pixel of the recorded image. In this manner, production-dictated tolerances of the sensor elements are compensated for by the averaging.
SUMMARY OF THE INVENTIONAn object of this invention is to provide an apparatus for adjusting the resolution of an array of image sensors such as CMOS active pixel sensors.
Another object of this invention is to provide an apparatus for adjusting the resolution of an array of image sensors while maintaining high image quality.
Further, another object of this invention is to provide an apparatus for adjusting the resolution of an array of image sensors while maintaining high image quality in low light level.
Still further, another object of this invention is to provide an apparatus for adjusting the resolution of an array of image sensors that horizontally averages sub-groups of the image sensors.
Even still further, another object of this invention is to provide an apparatus for adjusting the resolution or an array of image sensors that vertically integrates or bins sub-groups of the image sensors in low light level.
To accomplish at least one of these objects, a photo-sensor image resolution adjustment apparatus is in communication with an array of image photo-sensors. The array of image photo-sensors is organized in columns and rows and has multiple sensor types arranged in a pattern such as a Bayer pattern to detect light. Each sensor type detects unique colors of the light and converts the light to a light conversion electrical signals. The photo-sensor image resolution adjustment apparatus adjusts sensor resolution for reception of the light.
The photo-sensor image resolution adjustment apparatus has a photo-sensor array decimation circuit. The photo-sensor array decimation circuit is in communication with an addressing control circuitry of the array of image photo-sensors to partition the array of image photo-sensors into a plurality of sub-groups of the array of image photo-sensors and provide partition control signals. A column averaging circuit is in communication with the array of image photo-sensors to receive the light conversion electrical signals and in communication with the photo-sensor array decimation circuit to receive the partition control signals. From the partition control signals the column averaging circuit averages the light conversion electrical signals from photo-sensors detecting common colors from the columns of each of the plurality of the sub-groups of the array of image photo-sensors to create column averaged electrical signals of the columns of the plurality of the sub-group of the array of image photo-sensors.
The column averaging circuit has a plurality of even averaging capacitors. Each even averaging capacitor is connected to receive the light conversion electrical signal from the common color adjacent photo-sensors of the array of image photo-sensors on the columns. The common color adjacent photo-sensors are at one set of columns is of common color photo-sensors detects red (R) and the alternate column of common color photo-sensors detects green-1 (G1). Each of a plurality of even averaging switches is connected to receive the light conversion electrical signals from the common color adjacent photo-sensors on the columns to selectively transfer the light conversion electrical signals from the common color adjacent photo-sensor to a selected even averaging capacitor to average the light conversion electrical signals from an attached photo-sensor and the common color adjacent photosensors. Each of the plurality of even averaging switches is in communication with the timing and control circuit to receive the timing, control, and select signals to selectively connect one the even averaging capacitors to average the light conversion electrical signals of the common color associated photo-sensors of the array of image photo-sensors on the columns.
The column averaging circuit, additionally, has a plurality of odd averaging capacitors. Each odd averaging capacitor is connected to receive the light conversion electrical signal from the common color adjacent photo-sensors of the array of image photo-sensors on the columns. The common color adjacent photo-sensors are at one set of columns is of common color photo-sensors detects green-2 (G2) and the alternate column of common color photo-sensors detects blue (B). Each of a plurality of odd averaging switches is connected to receive the light conversion electrical signals from the common color adjacent photo-sensors on the columns to selectively transfer the light conversion electrical signals from the common color adjacent photo-sensor to a selected odd averaging capacitor to average the light conversion electrical signals from an attached photo-sensor and the common color adjacent photo-sensors. Each of the plurality of odd averaging switches is in communication with the timing and control circuit to receive the timing, control, and select signals to selectively connect one the odd averaging capacitors to average the light conversion electrical signals of the common color associated photo-sensors of the array of image photosensors on the columns.
The photo-sensor image resolution adjustment apparatus has a timing control circuit in communication with the photosensor array decimation circuit and the column averaging circuit to provide timing, control, and select signals. The timing, control, and select signals coordinate generation of the light conversion electrical signals from the plurality of sub-groups of the array of image photo-sensors, averaging of the light conversion electrical signals from selected sensors within the sub-group to create the column averaged electrical signals.
A sample and hold circuit within the photo-sensor image resolution adjustment apparatus is connected to the array of image photo-sensors to sample and hold the light conversion electrical signals from selected photo-sensors. The sampled and held light conversion electrical signals are then transferred to the column averaging circuit. The sample and hold circuit is in communication with the timing and control circuit to receive the timing, control, and select signals for sampling and holding the light conversion electrical signals.
The photo-sensor image resolution adjustment apparatus additionally includes a row binning circuit in communication with the column averaging circuit to receive, in low intensity lighting situations, the column averaged electrical signals of each sub-group of photo-sensors that detect the common colors arranged on the columns within each sub-group of the array of image photo-sensors. The row binning circuit is then in communication with the photo-sensor array decimation circuit to receive the partition control signals. From the partition control signals, the row binning circuit integrates the column averaged electrical signals for sensors having the common colors on the rows of each of the plurality of the sub-groups of the array of image photo-sensors to create binning electrical signals of the rows of the plurality of the sub-group of photo-sensors having common colors of the array of image photo-sensors, and in communication with the timing and control circuit to receive the timing, control, and select signals for creating the column averaged electrical signals.
The signal integrator includes a sampling capacitor, an operational amplifier, and a feedback capacitor. The sampling capacitor is in communication with the column averaging circuit to receive and sample the column averaged electrical signals. The operational amplifier is in communication with the sampling capacitor to receive and amplify the sampling of the column averaged electrical signals. The feedback capacitor is connected to transfer a row accumulation signal integrating the column averaged electrical signals for photo-sensors having the common colors on the rows of each of the plurality of the sub-groups of the array of sensors from an output of the operational amplifier to input of the operational amplifier such that the row accumulation signal and a current column averaged signal of one row of the rows of the photosensors with the common attributes on the rows of each of the plurality of the sub-groups of the array of photo-sensors are additively combined to generate the row binning electrical signal.
The signal integrator further includes a first sampling switch in communication between the sampling capacitor and the column averaging circuit to control the sampling of the column electrical signals. A second sampling switch is in communication between the sampling capacitor and the operational amplifier to control additively combining of the column averaged electrical signals and the row accumulation signal. A feedback capacitor reset switch is in communication between a top and a bottom plate of the feedback capacitor to remove the row binning electrical signals at completion of the additive combining the column averaged electrical signals for photo-sensors having the common on the columns of each of the plurality of the sub-groups of the array of photo-sensors.
The row binning circuit further includes a video amplifier connected to selectively receive one of a group of electrical signals consisting of the light conversion electrical signals, the row averaging electrical signals, and the row binning electrical signals to amplify and condition the selected electrical signals for external processing.
The photo-sensor image resolution adjustment apparatus optionally has a plurality of source follower circuits. Each source follower is connected to receive one of the light conversion electrical signals and the column averaged electrical signals to isolate the received one of the light conversion electrical signals and the column averaged electrical signals or row averaged electrical signals from effects of a parasitic capacitor present at an output bus of the photo-sensor image resolution adjustment circuit. If the photo-sensor image resolution adjustment apparatus does not have the plurality of source follower circuits, it considered a passive column averaging, row binning or averaging resolution adjustment circuit. The isolation of the plurality of even and odd averaging capacitors from the row binning circuit with the source follower converts the photo-sensor image resolution adjustment apparatus to a column averaging, row averaging or binning circuit.
BRIEF DESCRIPTION OF THE DRAWINGSFIGS. 1a and 1b are diagrams illustrating a Bayer patterned color image sensor array demonstrating sub-sampling for adjusting resolution of image sensor array of the prior art.
FIG. 2 is a schematic diagram of an image sensor with a sample and hold circuit of the prior art.
FIG. 3 is a schematic diagram of the sample and hold circuit ofFIG. 2.
FIG. 4 is a schematic diagram of the sample and hold circuit ofFIG. 2 with a source follower to isolate the sample and hold circuit from parasitic capacitances of the Column Bus.
FIG. 5 is block diagram of an image sensor of this invention with an image resolution adjustment circuit.
FIG. 6a is a schematic diagram of a first embodiment of a single column sample, holding, and averaging sub-circuit of an image resolution adjustment circuit of this invention.
FIG. 6b is a schematic diagram of the storage capacitor reset signal sub circuit of the single column sample, holding, and averaging sub-circuit of an image resolution adjustment circuit of this invention, as shown inFIG. 6a.
FIG. 6c is a schematic diagram of the video amplifier/switched capacitor integrator circuit of an image resolution adjustment circuit of this invention, as shown inFIG. 6a.
FIG. 7 is a timing diagram of a second embodiment of a single column sample, holding, and averaging sub-circuit of an image resolution adjustment circuit of this invention, as shown inFIG. 6a.
FIG. 8 is a schematic diagram a simplification of the first embodiment of a single column sample, holding, and averaging sub-circuit of an image resolution adjustment circuit of this invention, as shown inFIG. 6a.
FIG. 9 is a diagram of the composite relationship ofFIGS. 9a-9d.
FIGS. 9a-9d are, in composite, a schematic diagram of multiple a single column sample, holding, and averaging sub-circuits forming the image resolution adjustment circuit of this invention.
FIG. 10 is a diagram of the composite relationship ofFIGS. 10a-10b.
FIGS. 10a-10b are timing diagrams for operation of the image resolution adjustment circuit of this invention ofFIGS. 9a-9d showing column averaging for a 2:1 decimation for the image resolution adjustment.
FIG. 11 is a diagram of the contents of the averaging capacitors ofFIGS. 9a-9d for the 2:1 decimation for the image resolution adjustment.
FIG. 12 is a diagram of the composite relationship ofFIGS. 12a-12c.
FIGS. 12a-12c are timing diagrams for operation of the image resolution adjustment circuit of this invention ofFIGS. 9a-9d showing column averaging for a 3:1 decimation for the image resolution adjustment.
FIG. 13 is a diagram of the contents of the averaging capacitors ofFIGS. 9a-9d for the 3:1 decimation for the image resolution adjustment.
FIG. 14 is a diagram of the composite relationship ofFIGS. 14a-14c.
FIGS. 14a-14c are timing diagrams for operation of the image resolution adjustment circuit of this invention ofFIGS. 9a-9d showing column averaging for an n:1 decimation for the image resolution adjustment.
FIG. 15 is a diagram of the contents of the averaging capacitors ofFIGS. 9a-9d for the n:1 decimation for the image resolution adjustment.
FIG. 16 is a diagram of the composite relationship ofFIGS. 16a-16c.
FIG. 16a-16c are, in composite, a timing diagram for operation of the image resolution adjustment circuit of this invention ofFIGS. 9a-9d showing the image resolution adjustment for providing vertical row averaging for an n:1 decimation for the image resolution adjustment.
FIG. 17 is a diagram of the composite relationship ofFIGS. 17a-17c.
FIGS. 17a-17c are, in composite, timing diagrams for operation of the image resolution adjustment circuit of this invention ofFIGS. 9a-9d showing vertical row binning for an n:1 decimation for the image resolution adjustment.
FIG. 18 is a timing diagram for operation of the image resolution adjustment circuit of this invention ofFIGS. 9a-9d showing the image resolution adjustment for providing the full frame resolution of the image sensor.
FIG. 19 is a schematic diagram of a second embodiment of a single column sample, holding, and averaging sub-circuit of an image resolution adjustment circuit of this invention.
FIG. 20 is a diagram of the composite relationship ofFIGS. 20a-20d.
FIGS. 20a-20d are, in composite, a schematic diagram of multiple a single column sample, holding, and averaging sub-circuits forming the image resolution adjustment circuit of this invention.
DETAILED DESCRIPTION OF THE INVENTIONThe CMOS active pixel sensor array of this invention achieves high spatial resolution in the analog domain and high image quality at low light level by a horizontal (column) pixel averaging and vertical (row) pixel binning approach for Bayer patterned pixel array. Additionally, the CMOS active pixel sensor array of this invention achieves high spatial resolution in the analog domain and high image quality at high light level by a horizontal (column) and vertical (row) pixel averaging approach for Bayer patterned pixel array. The advantages of the CMOS active pixel sensor array of this invention are a simple analog column sample and hold circuit; a reduced pixel output rate for decimated image to achieve low power operation; no additional on-chip memory required; and a scalability to any pixel array decimation ratio.
As shown inFIG. 5, an array of color CMOSAPS image sensors100 is arranged in rows and columns. Thearray100 is formed of three types of CMOS APS image sensor pixels by using different color filters. The first type of CMOS APS image sensor is fabricated to sensitive to red light, the second type of CMOS APS image sensor is fabricated to be sensitive to blue light, and the third type of CMOS APS image sensor is fabricated to be sensitive to green light. The CMOS APS image sensors are organized in the Bayer pattern (U.S. Pat. No. 3,971,065). The pattern has a singlered sensor102, a single blue sensor105, and twogreen sensors104 and108.
Arow address decoder115 receives arow address110 to select a row of the CMOS active pixel sensors for activation. The light conversion electrical signals resulting from the conversion of the light as shown inFIG. 2 from the selected row of active pixel sensors are transferred to a sample and holdcircuit125 that samples and holds the light conversion electrical signal. Acolumn address decoder140 receives acolumn address145 select one of the sampled and held light conversion electrical signals from a desired active pixel sensor for transfer to the video amplifier/switchedcapacitor integrator circuit170 to generate the analogvideo output signal175.
For full resolution operation, the sampled and held light conversion signal is transferred to bypass thecolumn averaging circuit130 and therow averaging circuit135. To adjust the resolution of the array ofactive pixels sensors100 to reduce the resolution, thedecimation circuit150 receives adecimation ratio signal155. The decimation circuit generates the necessary address partition signals that are required to partition or decimate the addressing of the array ofactive pixel sensors100 to create sub-groups of active pixels sensors that will act as super-pixels. The number of super-pixels being a sub-multiple of the number of pixels within the array ofactive pixels sensors100. For example digital video cameras that employ images sensors with SXGA image format have 1280×1024 pixel sensor, or approximately 1.3 million pixels or with QXGA image format have 2048×1536 pixels, or approximately 3.2 million pixels. The view finders of these cameras generally use the Common Intermediate Format (CIF). The CIF format is a video format used in videoconferencing systems that easily supports both NTSC and PAL signals. CIF specifies a data rate of 30 frames per second (fps), with each frame containing 288 lines and 352 pixels per line (352×288). A digital camera must decimate or divide the array ofactive pixels sensors100 of a SXGA formatted image array by a decimation ratio of 3:1. Similarly, a digital camera must decimate the array ofactive pixel sensors100 of a QXGA formatted image array by a decimation ratio of 5:1.
To perform the pixel binning/averaging of the color image, two rows of image information, i.e., R/G1 row and G2/B row must be retained. A sub-group of the pixels are formed into super-pixels. Each super-pixel has a size equal to (2n)×(2n) for an n:1 decimation ratio. In the operation, the output color patterns, RO, G1O, G2O, and BO, are produced by all the information from the Bayer pattern in the super-pixel. In other words, for an n:1 image decimation ratio, image pixels in the (2n)×(2n) super-pixel window will is combined to a 2×2 Bayer pattern with single RO, G1O, G2O, and BOvalues.
Thedecimation signal145 thus provides a coding to indicate the decimation ratio necessary to divide the array of active pixel sensors into sub-groups of super-pixels for the sub-multiple format. Thedecimation circuit150 then provides the necessary address controls such that therow address110 and thecolumn address145 not only selects a particular row and column to designate a particular image sensor, but also to select the appropriate neighboring image sensors within the super-pixel. Thecolumn averaging circuit130 receives the sampled and held light conversion electrical signals from the columns of a central row of the addressed row of super-pixels. The sampled and held light conversion electrical signals of the neighboring image sensors are averaged with the central column of the sub-group of image sensors forming the super-pixel. In high intensity light operations, the neighboring rows of the addressed row of super-pixels are selected and the neighboring columns are averaged and transferred to therow averaging circuit135. The averaged electrical signals of the addressed column of the super-pixels for each row of the addressed row of the super-pixels are averaged to create the high light conversion electric signal for the super-pixel. Thecolumn address circuit140 selects the high light conversion electric signal for a desired addressed column of the super-pixel for transfer to the video amplifier/switchedcapacitor integrator circuit170 to generate the analogvideo output signal175. The analogvideo output signal175 being transferred to external circuitry such as an analog-to-digital converter for further processing. In low light operations, therow averaging circuit135 is deactivated and thecolumn address circuit140 transfers the column averaged light conversion electrical signal to the video amplifier/switchedcapacitor integrator circuit170. The video amplifier/switchedcapacitor integrator circuit170 integrates the column averaged light electrical signals to bin the physical pixels signals to form the binning on low light conversion electric signal for each super-pixel.
The address, timing, andcontrol processor circuit165 address, timing, andcontrol processor circuit165 generates thenecessary row address110,column address145, timing, and control signals to select and activate thedecimation circuit150, therow address decoder115, the sample and holdcircuit125, thecolumn averaging circuit130, therow averaging circuit135,column address decoder140 and video amplifier/switchedcapacitor integrator circuit170. The address, timing, andcontrol processor circuit165 generates therow address110,column address145 for capturing the light conversion electrical signals from the array ofactive pixel sensors100 either passing these signals directly to the generate the video signals or decimating the video signal for reduced resolution of the image from the array ofactive pixel sensors100.
Refer now toFIG. 6a for a discussion of the structure of the sample and holdcircuit125, thecolumn averaging circuit130, and therow averaging circuit135 for one column of the array of active pixel sensors. The output terminal PIX_OUT provides the output current IPIXfrom an active pixel sensor of a selected row of the array ofactive pixel sensors100 ofFIG. 5. The structure and operation of sample and holdcircuit125 is fundamentally that of the sample and hold circuit ofFIG. 3.
The sample and hold switch SW1samples the conversion signal and reset voltage level of the output of the pixel of the selected row. The sample and hold switch SW1is controlled by the sample and hold signal SH. The clamp switch SW2provides the clamping of the signal level in signal sampling phase and is controlled by the clamping signal CLAMP.
Referring toFIGS. 2,5,6 and7 for an explanation of the operation of the sample and holdcircuit125. Therow decoder115 decodes therow address signal110 containing a row address ROW_ADDR[N:0] of the desired row (i) of the array. The row select signal ROW_SEL provides the timing to activate the transistor M3 of the active pixel sensor to transfer the conversion signal and reset voltage level to the input terminal PIX_OUT of the sample and holdcircuit125. The pixel reset sampling time PIX_RST resets the pixel after the signal has been sampled. The sample and hold signal SH activates the switch SW1to transfer the differential voltage of pixel reset and signal conversion level to the serial capacitors of CS1 and CS2. The clamp signal activates the switch SW2to place the capacitors of CS1 and CS2 in parallel for charging during the signal sampling period. The switch SW2is the deactivated during the pixel reset sampling time PIX_RST to provide the differential light conversion electrical output signal VOUT.
Thecolumn averaging circuit130 combines the light conversion electrical signals from the sample and hold circuits of same color pixels in adjacent columns of the selected row to average the light conversion signals. The number of pixels being averaged is dependant on the image decimation ratio. The column average switch SW4connects light conversion signal VOUTfrom the same color pixels of the next color adjacent column of the selected connected to the terminal VNC and is controlled by column averaging signal COL_AVE. The terminal VPC connects to the switch SW4of the averaging circuit associated with the same color pixel of the previous adjacent column of the selected row.
During the readout time the capacitors of CS1 and CS2 are serially connected to provide the sampled and held light conversion signal for the pixel (differential voltage level of pixel signal and reset level) connected to the sample and holdcircuit125 on the selected row. The column averaging signal COL_AVE connects the serially connected capacitors of CS1 and CS2 of the adjacent same color pixels. The output voltages VOUTfrom the connected serially connected capacitors of CS1 and CS2, when the column averaging switches SW4are activated, causes the resulting voltage to be averaged.
The averaged differential output signal VOUTis applied to the even row signal transfer switch SW5and odd row signal transfer switch SW6. The even row signal transfer switch SW5transfers the differential output signal VOUTof even rows (after column averaging) to storage capacitor CE. The store even row signal at the terminal ST_EVEN selects the differential output signal VOUTfrom the pixel on the column of a selected even row of pixels within the super-pixel being evaluated. The odd row signal transfer switch SW6transfers the differential output signal VOUTof odd rows (after column averaging) to storage capacitor CO. The store odd row signal at the terminal ST_ODD selects the differential output signal VOUTfrom the pixel on the column of a selected odd row of pixels within the super-pixel being evaluated. As shown inFIG. 6b, the storage capacitors CE and CO are initialized by having any residual charge transferred to ground through the switches SW11and SW12. The storage capacitor reset signal CECO_RST when activated sets the switches SW11and SW12to connect the storage plates of storage capacitors CE and CO to the analog ground reference terminal. When the storage capacitors CE and CO are reset, the storage capacitor reset signal CECO_RST is deactivated.
In a reduced resolution mode, as described above, a row selected at the reduced resolution includes all the rows of the actual physical array of active pixel sensors within each super-pixel. Thus the time for each of the reduced resolution rows of the active pixel sensors must average the columns of each physical row and then combine the physical rows of the super-pixel to bin the results.
In high level light conditions, therow averaging circuit135 averages the average differential output signal VOUTfor the same color pixels of the adjacent rows. The even row average switch SW9connects the differential output signal VOUTof the currently selected column to the terminal VNR_EVEN of the next adjacent row of same color column averaged pixels to average the two differential output signals VOUTof the two rows. The terminal VPR_EVEN that is connected to the even row average switch SW9of the previous row of same color column averaged pixels. If the even row average switch SW9is activated, the column averaged pixels of the previous row are averaged with the selected row and the next row. The even row average control signal RAVE_EVEN is selected by therow address decoder115 and thedecimation circuit150 ofFIG. 5 to select the averaging of the selected rows of the super-pixel during high-light level conditions. The odd row average switch SW10connects the differential output signal VOUTof the currently selected column to the terminal VNR_ODD of the next adjacent row of same color column averaged pixels to average the two differential output signals VOUTof the two rows. The terminal VPR_ODD that is connected to the odd row average switch SW10of the previous row of same color column averaged pixels. If the odd row average switch SW10is activated, the column averaged pixels of the previous row are averaged with the selected row and the next row. The odd row average control signal RAVE_ODD is selected by therow address decoder115 and thedecimation circuit150 ofFIG. 5 to select the averaging of the selected rows of the super-pixel during high-light level conditions.
In low light conditions the physically adjacent even rows or physically adjacent odd rows are combined to integrate or bin the magnitude of the differential output signals VOUTof the adjacent same color columns of the super-pixel.FIG. 6c shows a switch capacitor approach for an embodiment of the video amplifier/switchedcapacitor integrator circuit170. Other approaches, such as fully differential switch capacitor design, can be implemented and still be in keeping with the intent of this invention.
The column bus parasitic capacitance CP is at the input of the video amplifier/switchedcapacitor integrator circuit170. The input signal of the video amplifier/switchedcapacitor integrator circuit170 is the column voltage Vcoland is applied to the sampling switch SW13. The first sampling switch control signal SMPL1, when activated, allows the column voltage Vcolfrom the selected source follower SF1, SF2, or SF3to charge the sampling capacitor CSMPL to the signal level VAin. The sampling capacitor CSMPL is connected to on one terminal of the second sampling control switch SW14and to the inverting terminal of the operational amplifier A and the top plate of the feedback capacitor CFB on the second terminal. The bottom plate of the feedback capacitor CFB is connected to the output of the operational amplifier A.
The feedback capacitor reset switch SW15is in parallel with the feedback capacitor CFB to remove accumulated charge. The common reference voltage VCM is connected to the noninverting terminals of the operational amplifier A. During the activation of the first sampling switch control signal SMPL1, the feedback capacitor reset switch SW15is activated by the reset control pulse RST_CFB resets (input and output of the OPAMP) to common voltage VCM to remove any charge from the feedback capacitor CFB.
When the first sampling switch control signal SMPL1 and reset control pulse RST_CFB are deactivated, the second sampling control signal SMPL2 second sampling control switch SW14is activated to transfer charge from sampling capacitor CSMPL to the feedback capacitor CFB. The output voltage VAOUTof operational amplifier A is given by:
The video amplifier/switchedcapacitor integrator circuit170 of the shown embodiment gives proper analog gain to the signal. The ratio of the sampling capacitor CSMPL to the feedback capacitor CFB (CSMPL/CFB) determines the analog gain. An embodiment with programmable analog gain can be designed by programming the sampling capacitor CSMPL. The sampling capacitor CSMPL in this instance is has a multiple selectable segment capacitors to adjust the gain.
If the resolution of the array of CMOS active pixel sensors is not adjusted, the differential output signal VOUTof each pixel is readout directly to the source follower SF1. The column select switch SW3, selects the source follower SF1output in high resolution imaging mode (i.e. no column pixel averaging or row averaging or binning) and is controlled by the column select signal COL_SEL.
If the array of CMOS active pixel sensors is adjusted for a lower resolution, the averaged differential output signal VOUTpresent on the even averaging capacitor CE is transferred through the source follower SF2. The source follower SF2isolates the differential output signal VOUTfrom the effects of theparasitic capacitor180 of the column bus. The even column select switch SW7selects the source follower SF2output for even column averaging signal. Thecolumn address decoder140 activates the switch SW7with the even column select switch signal CSEL_EVEN. Similarly, the averaged differential output signal VOUTpresent on the odd averaging capacitor CE is transferred through the source follower SF3. The source follower SF3isolates the differential output signal VOUTfrom the effects of theparasitic capacitor180 of the column bus. The odd column select switch SW8selects the source follower SF3output for odd column averaging signal. Thecolumn address decoder140 activates the switch SW8with the odd column select switch signal CSEL_ODD. The average differential output signal VOUTas transferred through the source follower SF1, source follower SF2, or source follower SF3is transferred as the column voltage VCOLto the column bus COL_BUS to the video amplifier/switchedcapacitor integrator circuit170.
Referring now toFIG. 8, the effective circuit of sample and holdcircuit125 after the pixel sample and hold phase as shown inFIG. 6. In the effective circuit of the sample and hold circuit, the capacitor CS is the serial capacitor of capacitors CS1 and CS2. (i.e., CS=(CS1*CS2)/CS1+CS2). The differential output signal VOUT is dependant upon the operation rows and columns and can be the output of red (R), green-1 (G1), green-2 (G2), or blue (B) pixel for a selected row and column.
FIGS. 9a-9d, in composite, illustrate multiple sections of the column sample and hold125column averaging circuit130, therow averaging circuit135, and the source followers SF1, SF2, and SF3 that hereinafter are referred to as the Sample and Hold Column Averaging Circuit (SHCAC). Each section is connected to receive the light conversion electrical signal from a CMOS active pixel sensor on a selected row of one column of CMOS active pixel array sensors.FIGS. 9a-9d show, by example the effective column SHCAC block shown ofFIG. 8 for twelve columns (from column (i) to column (i+11)). Each of the effective column SHCAC blocks as shown function as described for the sample and holdcircuit125, thecolumn averaging circuit130, and therow averaging circuit135 ofFIG. 6. For an n:1 ratio image decimation, the individual pixels are combined by thedecimation circuit150 ofFIG. 5 into super-pixels having 2n physical columns and 2n physical rows of pixels that define the columns and rows of the super-pixels. Each super-pixel includes n red (R), n green-1 (G1), n green-2 (G2), and n blue (B) pixels. The averaging and binning operations of the pixels in the super-pixel gives the effective red (R), green-1 (G1), green-2 (G2), and blue (B) signals for each Bayer patterned supper-pixel set.
To illustrate the operation of column averaging and row binning or averaging, the operation of the SHCAC ofFIGS. 9a-9d will be explained using a decimation ratio of 2:1 in a first example and for a decimation ratio of 3:1 in a second example. For the decimation ratio of 2:1, the column and rows of each super-pixel starts at the physical column and row addresses that are a multiple of the decimation ratio. In a Bayer patterned array of CMOS active pixel sensors, the evaluation to determine the magnitude of the colors of each of the super-pixels requires that twice the decimation ratio (n) of physical rows and columns (2n=4, where n=2). By setting the column counter to i=4k in the section of column SHCAC block shown inFIGS. 9a-9b, physical column i represents the start column of the super-pixel column. At this setting,columns 4k, 4k+1, 4k+2, and 4k+3 cover the range of kth super-pixel column in the column direction of the array of CMOS active pixel sensors. Columns 4(k+1)=4k+4, 4(k+1)+1, 4(k+1)+2, and 4(k+1)+3 cover the range of (k+1)th super-pixel column in the physical column direction.FIGS. 10a and 10b provide the waveforms that demonstrate the analog signal process for the averaging of the physical columns of the super-pixel columns of the lth and (l+1)th super-pixel row of the array of CMOS active pixel sensors. At the 2:1 image decimation ratio, the lth row of super-pixel includesrows 4l, 4l+1, 4l+2, and 4l+3 and the (l+1)th row of super-pixel includes rows 4(l+1)=4l+4, 4l+5, 4l+6, and 4l+7.
As described above, the column averaging operation is controlled by the column averaging switches SW4, even row signal transfer switch SW5, and odd row signal transfer switch SW6in each column SHCAC circuit. The column averaging switches SW4, even row signal transfer switch SW5, and odd row signal transfer switch SW6are programmed ON/OFF depending on the image decimation ratio (n). The waveforms inFIGS. 10a and 10b show the activation signals for the column averaging switches SW4, even row signal transfer switch SW5, and odd row signal transfer switch SW6. The row addresses ROW_ADDR[N:0]for the lthrow of a super-pixel by addressing thephysical row 4+1, 4l+1, 4l+2, and 4l+3 which are then readout during the readout period.
At the beginning of the evaluation of the lth row of the super-pixel, all the even and odd storage capacitors CE(i) and CO(i) are reset, as described inFIG. 6b, by the global reset signal CECO_RST. The reset pulse CECO_RST is given after the readout period of the information of (l−1)th super-pixel row. The row addresses ROW_ADDR[N:0] are set to address the desired physical row of the lth row of the super-pixel. The row select signal ROW_SEL, the sample and hold signal SH, the clamp signal CLAMP, and the pixel reset signal PIX_RST are activated as shown inFIG. 7 to convert the light signal integrated in the pixel to the differential light conversion electrical output signal VOUT(i).
The averaging of the columns of the first super-pixel row l begins with the column averaging of the first and second red (R) pixels of theeven row 4l by setting the column averaging signal COL_AVE[4k] to activate the column averaging switch SW4 to connect the storage capacitor CS(i) in parallel with the storage capacitor CS(i+2) to average the first and second red (R) pixel signals of pixel [4k, 4l] and pixel[4k+2, 4l]. The store even activation signal ST_EVEN[4k] is set to activate the even row signal transfer switch SW5 to transfer and store the averaging light conversion signal of the first pixel of the lth row of the super-pixel on capacitor CE[4k].
Simultaneously, the column averaging of the first and second green-1 (G1) pixels of the super-pixel of theeven row 4l is accomplished by setting the column averaging signal COL_AVE[4k+1] to activate the column averaging switch SW4 to connect the storage capacitor CS(i+1) in parallel with the storage capacitor CS(i+3) to average the first and second green-1 (G1) pixel signals of pixel [4k+1, 4l] and pixel[4k+3, 4l]. The store even activation signal ST_EVEN[4k+1] is set to activate the even row signal transfer switch SW5 to transfer and store the averaging light conversion signal of the second pixel of the lth row of the super-pixel on capacitor CE[4k+1].
The column averaging of the third and fourth red (R) pixels of theeven row 4l by setting the column averaging signal COL_AVE[4(k+1)] to activate the column averaging switch SW4 to connect the storage capacitor CS(i+4) in parallel with the storage capacitor CS(i+6) to average the third and fourth red (R) pixel signals of pixel [4(k+1), 4l] and pixel[4(k+1)+2, 4l]. The store even activation signal ST_EVEN[4(k+1)] is set to activate the even row signal transfer switch SW5 to transfer and store the averaging light conversion signal of the third pixel of the lth row of the super-pixel on capacitor CE[4(k+1)].
The column averaging of the third and fourth green-1 (G1) pixels of the super-pixel of theeven row 4l is accomplished by setting the column averaging signal COL_AVE[4(k+1)+1] to activate the column averaging switch SW4 to connect the storage capacitor CS(i+5) in parallel with the storage capacitor CS(i+7) to average the first and second green-1 (G1) pixel signals of pixel [4(k+1)+1, 4l] and pixel[4(k+1)+3, 4l]. The store even activation signal ST_EVEN[4(k+1)+1] is set to activate the even row signal transfer switch SW5 to transfer and store the averaging light conversion signal of the second pixel of the lth row of the super-pixel on capacitor CE[4(k+1)+1].
The row select signal ROW_SEL is activated to select the secondphysical row 4l+1 of the first super-pixel row l. The sample and hold signal SH, the clamp signal CLAMP, and the pixel reset signal PIX_RST are activated as shown inFIG. 7 to convert the light signal to the differential light conversion electrical output signal VOUT(i) and transfer the differential light conversion electrical output signal VOUT(i) to the storage capacitor CS(i) for each column (i).
The averaging of the first and second green-2 (G2) pixels of theodd row 4l+1 by setting the column averaging signal COL_AVE[4k] to activate the column averaging switch SW4 to connect the storage capacitor CS(i) in parallel with the storage capacitor CS(i+2) to average the first and second green-2 (G2) pixel signals of pixel [4k, 4l+1] and pixel[4k+2, 4l+1]. The store odd activation signal ST_ODD[4k] is set to activate the odd row signal transfer switch SW5 to transfer and store the averaging light conversion signal of the first pixel of the lth row of the super-pixel on capacitor CO[4k].
The column averaging of the first and second blue (B) pixels of the super-pixel of theodd row 4l+1 is accomplished by setting the column averaging signal COL_AVE[4k+1] to activate the column averaging switch SW4 to connect the storage capacitor CS(i+1) in parallel with the storage capacitor CS(i+3) to average the first and second blue (B) pixel signals of pixel [4k+1, 4l+1] and pixel[4k+3, 4l+1]. The store odd activation signal ST_ODD[4k+1] is set to activate the odd row signal transfer switch SW5 to transfer and store the averaging light conversion signal of the second pixel of the lth row of the super-pixel on capacitor CO[4k+1].
The column averaging of the third and fourth green-2 (G2) pixels of theodd row 4l+1 by setting the column averaging signal COL_AVE[4(k+1)] to activate the column averaging switch SW4 to connect the storage capacitor CS(i+4) in parallel with the storage capacitor CS(i+6) to average the third and fourth green-2 (G2) pixel signals of pixel [4(k+1), 4l+1] and pixel[4(k+1)+2, 4l+1]. The store odd activation signal ST_ODD[4(k+1)] is set to activate the odd row signal transfer switch SW5 to transfer and store the averaging light conversion signal of the third pixel of the lth row of the super-pixel on capacitor CO[4(k+1)].
The column averaging of the third and fourth blue (B) pixels of the super-pixel of theodd row 4l+1 is accomplished by setting the column averaging signal COL_AVE[4(k+1)+1] to activate the column averaging switch SW4 to connect the storage capacitor CS(i+5) in parallel with the storage capacitor CS(i+7) to average the first and second green-1 (G1) pixel signals of pixel [4(k+1)+1, 4l] and pixel[4(k+1)+3, 4l]. The store odd activation signal ST_ODD[4(k+1)+1] is set to activate the odd row signal transfer switch SW5 to transfer and store the averaging light conversion signal of the second pixel of the lth row of the super-pixel on capacitor CO[4(k+1)+1].
The even and odd storage capacitors CE(i) and CO(i), CE(i+1) and CO(i+1) CE(i+4) and CO(i+4), CE(i+5) and CO(i+5) store the differential light conversion electrical output signal VOUT for the averaged columns of the first and second rows of the lth row of super-pixels. Likewise, as shown in the following, the even and odd storage capacitors CE(i+2) and CO(i+2), CE(i+3) and CO(i+3), CE(i+6) and CO(i+6), CE(i+7) and CO(i+7) store the differential light conversion electrical output signals VOUT for the averaged columns of the third and fourth rows of the lth row of super-pixels.
The row addresses ROW_ADDR[N:0] are set to address the desired physical row (4l+2) of the lth row of the super-pixel. The row select signal ROW_SEL, the sample and hold signal SH, the clamp signal CLAMP, and the pixel reset signal PIX_RST are activated as shown inFIG. 7 to convert the light signal to the differential light conversion electrical output signal VOUT(i) for each of the columns.
The averaging of the columns of the row of pixels l+2 begins with the column averaging of the first and second red (R) pixels of theeven row 4l+2 by setting the column averaging signal COL_AVE[4k+2] to activate the column averaging switch SW4 to connect the storage capacitor CS(i) in parallel with the storage capacitor CS(i+2) to average the first and second red (R) pixel signals of pixel [4k, 4l+2] and pixel[4k+2, 4l+2]. The store even activation signal ST_EVEN[4k+2] is set to activate the even row signal transfer switch SW5 to transfer and store the averaging light conversion signal of the first pixel of the third row of physical pixels of the lth row of the super-pixel on capacitor CE[4k+2].
Simultaneously, the column averaging of the first and second green-1 (G1) pixels of the super-pixel of theeven row 4l+2 is accomplished by setting the column averaging signal COL_AVE[4k+1] to activate the column averaging switch SW4 to connect the storage capacitor CS(i+1) in parallel with the storage capacitor CS(i+3) to average the first and second green-1 (G1) pixel signals of pixel [4k+1, 4l+2] and pixel [4k+3, 4l+2]. The store even activation signal ST_EVEN[4k+3] is set to activate the even row signal transfer switch SW5 to transfer and store the averaging light conversion signal of the second pixel of the third row of the lth row of the super-pixel on capacitor CE[4k+3].
The column averaging of the third and fourth red (R) pixels of theeven row 4l+2 by setting the column averaging signal COL_AVE[4(k+1)] to activate the column averaging switch SW4 to connect the storage capacitor CS(i+4) in parallel with the storage capacitor CS(i+6) to average the third and fourth red (R) pixel signals of pixel [4(k+1), 4l+2] and pixel[4(k+1)+2, 4l+2]. The store even activation signal ST_EVEN[4(k+1)+2] is set to activate the even row signal transfer switch SW5 to transfer and store the averaging light conversion signal of the third pixel of the third row of the lth row of the super-pixel on capacitor CE[4(k+1)+2].
The column averaging of the third and fourth green-1 (G1) pixels of the super-pixel of theeven row 4l+2 is accomplished by setting the column averaging signal COL_AVE[4(k+1)] to activate the column averaging switch SW4 to connect the storage capacitor CS(i+5) in parallel with the storage capacitor CS(i+7) to average the first and second green-1 (G1) pixel signals of pixel [4(k+1)+1, 4l+2] and pixel[4(k+1)+3, 4l+2]. The store even activation signal ST_EVEN[4(k+1)+3] is set to activate the even row signal transfer switch SW5 to transfer and store the averaging light conversion signal of the second pixel of the lth row of the super-pixel on capacitor CE[4(k+1)+3].
The row addresses ROW_ADDR[N:0] are set to address the fourthphysical row 4l+3 of the first super-pixel row l. The row select signal ROW_SEL, sample and hold signal SH, the clamp signal CLAMP, and the pixel reset signal PIX_RST are activated as shown inFIG. 7 to convert the light signal to the differential light conversion electrical output signal VOUT(i) and transfer the differential light conversion electrical output signal VOUT(i) to the storage capacitor CS(i) for each column (i) of thephysical row 4l+3.
The averaging of the first and second green-2 (G2) pixels of theodd row 4l+3 by setting the column averaging signal COL_AVE[4k] to activate the column averaging switch SW4 to connect the storage capacitor CS(i) in parallel with the storage capacitor CS(i+2) to average the first and second green-2 (G2) pixel signals of pixel [4k, 4l+3] and pixel[4k+2, 4l+3]. The store odd activation signal ST_ODD[4k+2] is set to activate the odd row signal transfer switch SW5 to transfer and store the averaging light conversion signal of the first pixel of the 4l+3 row of the lth row of the super-pixel on capacitor CO[4k+2].
The column averaging of the first and second blue (B) pixels of the super-pixel of theodd row 4l+3 is accomplished by setting the column averaging signal COL_AVE[4k+1] to activate the column averaging switch SW4to connect the storage capacitor CS(i+1) in parallel with the storage capacitor CS(i+3) to average the first and second blue (B) pixel signals of pixel [4k+1, 4l+3] and pixel[4k+3, 4l+3]. The store odd activation signal ST_ODD[4k+3] is set to activate the odd row signal transfer switch SW5to transfer and store the averaging light conversion signal of the second pixel of the lthrow of the super-pixel on capacitor CO[4k+3].
The column averaging of the third and fourth green-2 (G2) pixels of theodd row 4l+3 by setting the column averaging signal COL_AVE[4(k+1)] to activate the column averaging switch SW4to connect the storage capacitor CS(i+4) in parallel with the storage capacitor CS(i+6) to average the third and fourth green-2 (G2) pixel signals of pixel [4(k+1), 4l+3] and pixel[4(k+1)+2, 4l+3]. The store odd activation signal ST_ODD[4(k+1)+2] is set to activate the odd row signal transfer switch SW5to transfer and store the averaging light conversion signal of the third pixel of the lthrow of the super-pixel on capacitor CO[4(k+1)+2].
The column averaging of the third and fourth blue (B) pixels of the super-pixel of theodd row 4l+3 is accomplished by setting the column averaging signal COL_AVE[4(k+1)+1] to activate the column averaging switch SW4to connect the storage capacitor CS(i+5) in parallel with the storage capacitor CS(i+7) to average the first and second green-1 (G1) pixel signals of pixel [4(k+1)+1, 4l+3] and pixel[4(k+1)+3, 4l+3]. The store odd activation signal ST_ODD[4(k+1)+3] is set to activate the odd row signal transfer switch SW5to transfer and store the averaging light conversion signal of the second pixel of the lthrow of the super-pixel on capacitor CO[4(k+1)+3].
After the completion of the column averaging of the four physical rows of 4l, 4l+1, 4l+2, and 4l+3 described above, the averaged pixel information in column direction has been stored in the capacitors CE(i) and CO(i).FIG. 11 shows the differential light conversion electrical output signals that are averaged and stored on each storage capacitor CE(i) and CO(i) in column SHCAC block. During the readout time Readout(l) of the super-pixel row l, the stored differential light conversion electrical output signals are row averaged or row binned and are readout to external circuitry such as an analog-to-digital converter through the video amplifier/switchedcapacitor integrator circuit170 ofFIGS. 9c-9d. Details on readout the averaged column differential light conversion electrical output signals to the column bus COL_BUS is described hereinafter.
After read out the signals of lthrow of super-pixel, the storage capacitors CE(i) and CO(i) are, as described inFIG. 6b, reset by the reset pulse CECO_RST. Then, the operation on (l+1)throw of super-pixels starts and is identical to that described above for the (l)throw of super-pixels. The (i+1)throw of super-pixels includes the physical rows 4(l+1), 4(l+1)+1, 4(l+1)+2, and 4(l+1)+3 and thephysical columns 4k, 4k+1, 4k+2, 4k+3, 4(k+1), 4(k+1)+1, 4(k+1)+2, and 4(k+1)+3. The operation as described above stores the averaged differential light conversion electrical output signals of each of the columns of the selected row on the storage capacitors CE(i) and CO(i). The column averaged differential light conversion electrical output signals are row averaged or row binned and are transferred during the readout time Readout (l+1) to the external circuitry such as an analog-to-digital converter for further processing.
The second example for a decimation ratio of 3:1 is shown inFIGS. 12a,12b, and12c. For the decimation ratio of 3:1, the column and rows of each super-pixel starts at the physical column and row addresses that are a multiple of the decimation ratio. In a Bayer patterned array of CMOS active pixel sensors, the evaluation to determine the magnitude of the colors of each of the super-pixels requires that twice the decimation ratio (n) of physical rows and columns (2n=6, where n=3). By setting the column counter to i=6k in the section of column SHCAC block shown inFIGS. 9a-9d, physical column i represents the start column of the super-pixel column. At this setting,columns 6k, 6k+1, 6k+2, 6k+3, 6k+4, and 6k+5 cover the range of kthsuper-pixel column in the column direction of the array of CMOS active pixel sensors. Columns 6(k+1)=6k+4, 6(k+1)+1, 6(k+1)+2, 6(k+1)+3, 6(k+1)+4, and 6(k+1)+5, cover the range of (k+1)thsuper-pixel column in the physical column direction.FIGS. 12a,12b, and12c provide the waveforms that demonstrate the analog signal process for the averaging of the physical columns of the super-pixel columns the lthand (l+1)thsuper-pixel row of the array of CMOS active pixel sensors. At the 3:1 image decimation ratio, the lthrow of super-pixel includesrows 6l, 6l+1, 6l+2, 6l+3, 6l+4, and 6l+5, and the (l+1)throw of super-pixel includes rows 6(l+1)=6l+6, 6l+7, 6l+8, 6l+9, 6l+10, and 6l+11.
As described above, the column averaging operation is controlled by the column averaging switches SW4, even row signal transfer switch SW5, and odd row signal transfer switch SW6in each column SHCAC circuit. The column averaging switches SW4, even row signal transfer switch SW5, and odd row signal transfer switch SW6are programmed ON/OFF depending on the image decimation ratio (n). The waveforms inFIGS. 12a,12b, and12c show the activation signals for the column averaging switches SW4, even row signal transfer switch SW5, and odd row signal transfer switch SW6. The row addresses ROW_ADDR[N:0] for the lthrow of a super-pixel by addressing thephysical row 6l, 6l+1, 6l+2, 6l+3, 6l+4, and 6l+5 which are row averaged or row binned and are then readout during the readout period Readout(l).
At the beginning of the evaluation of the lthrow of the super-pixel, all the even and odd storage capacitors CE(i) and CO(i), are, as described inFIG. 6b, reset by the global reset signal CECO_RST. The reset pulse CECO_RST is given after the readout period of the information of (l−1)thsuper-pixel row. The row addresses ROW_ADDR[N:0] are set to address the desired first physical row (6l) of the lthrow of the super-pixel. The row select signal ROW_SEL, the sample and hold signal SH, the clamp signal CLAMP, and the pixel reset signal PIX_RST are activated as shown inFIG. 7 to convert the light signal to the differential light conversion electrical output signal VOUT(i).
The averaging of the columns of the first super-pixel row l begins with the column averaging of the first, second, and third red (R) pixels of theeven row 6l by setting the column averaging signals COL_AVE[6k] and COL_AVE[6k+2] to activate the column averaging switches SW4to connect the storage capacitor CS(i) in parallel with the storage capacitors CS(i+2) and CS(i+4) to average the first, second, and third red (R) pixel signals of pixel [6k, 6l], pixel[6k+2, 6l], and pixel [6k+4, 6l]. The store even activation signal ST_EVEN[6k] is set to activate the even row signal transfer switch SW5to transfer and store the averaged light conversion signal of the first pixel of the lthrow of the super-pixel on capacitor CE[6k].
Simultaneously, the column averaging of the first, second, and third green-1 (G1) pixels of the super-pixel of theeven row 6l is accomplished by setting the column averaging signals COL_AVE[6k+1] and COL_AVE[6k+3] to activate the column averaging switches SW4to connect the storage capacitor CS(i+1) in parallel with the storage capacitors CS(i+3) and CS(i+5) to average the first, second, and third green-1 (G1) pixel signals of pixel [6k+1, 6l], pixel[6k+3, 6l], and pixel[6k+5, 6l]. The store even activation signal ST_EVEN[6k+1] is set to activate the even row signal transfer switch SW5to transfer and store the averaged light conversion signal of the second pixel of the lthrow of the super-pixel on capacitor CE[6k+1].
The column averaging of the fourth, fifth, and sixth red (R) pixels of theeven row 6l by setting the column averaging signals COL_AVE[6(k+1)] and COL_AVE[6(k+1)+2] to activate the column averaging switch SW4to connect the storage capacitor CS(i+6) in parallel with the storage capacitors CS(i+8) and CS(i+10) to average the fourth, fifth, and sixth red (R) pixel signals of pixel [6(k+1), 6l] and pixel[6(k+1)+2, 6l]. The store even activation signal ST_EVEN[6(k+1)] is set to activate the even row signal transfer switch SW5to transfer and store the averaging light conversion signal of the third pixel of the lthrow of the super-pixel on capacitor CE[6(k+1)].
The column averaging of the fourth, fifth, and sixth green-1 (G1) pixels of the super-pixel of theeven row 6l is accomplished by setting the column averaging signals COL_AVE [6(k+1)+1] and COL_AVE[6(k+1)+3] to activate the column averaging switches SW4to connect the storage capacitor CS(i+6) in parallel with the storage capacitor CS(i+8) and CS(i+10) to average the fourth, fifth, and sixth green-1 (G1) pixel signals of pixel [6(k+1)+1, 6l] and pixel[6(k+1)+3, 6l]. The store even activation signal ST_EVEN[6(k+1)+1] is set to activate the even row signal transfer switch SW5to transfer and store the averaging light conversion signal of the second pixel of the lthrow of the super-pixel on capacitor CE[6(k+1)+1].
The row addresses ROW_ADDR[N:0] are set to address the second physical row (6l+1) of the lthrow of the super-pixel. The row select signal ROW_SEL is activated to select the second physical row 6i+1 of the first super-pixel row l. The sample and hold signal SH, the clamp signal CLAMP, and the pixel reset signal PIX_RST are activated as shown inFIG. 7 to convert the light signal to the differential light conversion electrical output signal VOUT(i) and transfer the differential light conversion electrical output signal VOUT(i) to the storage capacitor CS(i) for each column (i).
The averaging of the first, second, and third green-2 (G2) pixels of theodd row 6l+1 by setting the column averaging signals COL_AVE[6k] and COL_AVE[6k+2] to activate the column averaging switches SW4to connect the storage capacitor CS(i) in parallel with the storage capacitors CS(i+2) and CS(i+4) to average the first, second, and third green-2 (G2) pixel signals of pixel [6k, 6l+1], pixel[6k+2, 6l+1], and [6k+4, 6l+1]. The store odd activation signal ST_ODD[6k] is set to activate the odd row signal transfer switch SW5to transfer and store the averaging light conversion signal of the first pixel of the lthrow of the super-pixel on capacitor CO[6k].
The column averaging of the first, second, and third blue (B) pixels of the super-pixel of theodd row 6l+1 is accomplished by setting the column averaging signals COL_AVE [6k+1] and COL_AVE[6k+3] to activate the column averaging switch SW4to connect the storage capacitor CS(i+1) in parallel with the storage capacitors CS(i+3) and CS(i+5) to average the first, second, and third blue (B) pixel signals of pixel [6k+1, 6l+1], pixel[6k+3, 6l+1], and pixel[6k+5, 6l+1]. The store odd activation signal ST_ODD[6k+1] is set to activate the odd row signal transfer switch SW5to transfer and store the averaging light conversion signal of the second pixel of the lthrow of the super-pixel on capacitor CO[6k+1].
The column averaging of the fourth, fifth, and sixth green-2 (G2) pixels of theodd row 6l+1 by setting the column averaging signals COL_AVE[6(k+6)] and COL_AVE[6(k+8)] to activate the column averaging switch SW4to connect the storage capacitor CS(i+6) in parallel with the storage capacitors CS(i+8) and CS(i+10) to average the fourth, fifth, and sixth green-2 (G2) pixel signals of pixel [6(k+1), 6l+1], pixel [6(k+1)+2, 6l+1], and pixel[6(k+1)+4, 6l+1]. The store odd activation signal ST_ODD[6(k+1)] is set to activate the odd row signal transfer switch SW5to transfer and store the averaging light conversion signal of the third pixel of the lthrow of the super-pixel on capacitor CO[6(k+1)].
The column averaging of the fourth, fifth, and sixth blue (B) pixels of the super-pixel of theodd row 6l+1 is accomplished by setting the column averaging signals COL_AVE [6(k+1)+1] and COL_AVE[6(k+1)+3] to activate the column averaging switch SW4to connect the storage capacitor CS(i+7) in parallel with the storage capacitors CS(i+9) and CS(i+11) to average the fourth, fifth, and sixth blue (B) pixel signals of pixel [6(k+1)+1, 6l], pixel[6(k+1)+3, 6l], and pixel[6(k+1)+5, 6l]. The store odd activation signal ST_ODD[6(k+1)+1] is set to activate the odd row signal transfer switch SW5to transfer and store the averaging light conversion signal of the second pixel of the lthrow of the super-pixel on capacitor CO[6(k+1)+1].
The row addresses ROW_ADDR[N:0] are set to address the desired third physical row (6l+2) of the lthrow of the super-pixel. The row select signal ROW_SEL, the sample and hold signal SH, the clamp signal CLAMP, and the pixel reset signal PIX_RST are activated as shown inFIG. 7 to convert the light signal to the differential light conversion electrical output signal VOUT(i).
The averaging of the columns of the thirdphysical row 6l+2 of the super-pixel row l begins with the column averaging of the first, second, and third red (R) pixels of theeven row 6l+2 by setting the column averaging signals COL_AVE[6k] and COL_AVE[6k+2] to activate the column averaging switches SW4to connect the storage capacitor CS(i) in parallel with the storage capacitors CS(i+2) and CS(i+4) to average the first, second, and third red (R) pixel signals of pixel [6k, 6l], pixel[6k+2, 6l+2], and pixel[6k+4, 6l+2]. The store even activation signal ST_EVEN[6k+2] is set to activate the even row signal transfer switch SW5to transfer and store the averaged light conversion signal of the first pixel of the lthrow of the super-pixel on capacitor CE[6k+2].
Simultaneously, the column averaging of the first, second, and third green-1 (G1) pixels of the super-pixel of theeven row 6l+2 is accomplished by setting the column averaging signals COL_AVE[6k+1] and COL_AVE[6k+3] to activate the column averaging switches SW4to connect the storage capacitor CS(i+1) in parallel with the storage capacitors CS(i+3) and CS(i+5) to average the first, second, and third green-1 (G1) pixel signals of pixel [6k+1, 6l+2], pixel[6k+3, 6l+2], and pixel[6k+5, 6l]. The store even activation signal ST_EVEN[6k+3] is set to activate the even row signal transfer switch SW5to transfer and store the averaged light conversion signal of the second pixel of the lthrow of the super-pixel on capacitor CE[6k+3].
The column averaging of the fourth, fifth, and sixth red (R) pixels of theeven row 6l+2 by setting the column averaging signals COL_AVE[6(k+1)] and COL_AVE[6(k+1)+2] to activate the column averaging switch SW4to connect the storage capacitor CS(i+6) in parallel with the storage capacitors CS(i+8) and CS(i+10) to average the fourth, fifth, and sixth red (R) pixel signals of pixel [6(k+1), 6l+2] and pixel[6(k+1)+2, 6l+2]. The store even activation signal ST_EVEN [6(k+1)+2] is set to activate the even row signal transfer switch SW5to transfer and store the averaging light conversion signal of the third pixel of the lthrow of the super-pixel on capacitor CE[6(k+1)+2].
The column averaging of the fourth, fifth, and sixth green-1 (G1) pixels of the super-pixel of theeven row 6l+2 is accomplished by setting the column averaging signals COL_AVE [6(k+1)+1] and COL_AVE[6(k+1)+3] to activate the column averaging switches SW4to connect the storage capacitor CS(i+6) in parallel with the storage capacitor CS(i+8) and CS(i+10) to average the fourth, fifth, and sixth green-1 (G1) pixel signals of pixel [6(k+1)+1, 6l+2] and pixel[6(k+1)+3, 6l+2]. The store even activation signal ST_EVEN[6(k+1)+3] is set to activate the even row signal transfer switch SW5to transfer and store the averaging light conversion signal of the second pixel of the lthrow of the super-pixel on capacitor CE[6(k+1)+3].
The row addresses ROW_ADDR[N:0] are set to address the fourth physical row (6l+3) of the lthrow of the super-pixel. The row select signal ROW_SEL is activated to select the fourthphysical row 6l+3 of the first super-pixel row l. The sample and hold signal SH, the clamp signal CLAMP, and the pixel reset signal PIX_RST are activated as shown inFIG. 7 to convert the light signal to the differential light conversion electrical output signal VOUT(i) and transfer the differential light conversion electrical output signal VOUT(i) to the storage capacitor CS(i) for each column (i).
The averaging of the first, second, and third green-2 (G2) pixels of theodd row 6l+3 by setting the column averaging signals COL_AVE[6k] and COL_AVE[6k+2] to activate the column averaging switches SW4to connect the storage capacitor CS(i) in parallel with the storage capacitors CS(i+2) and CS(i+4) to average the first, second, and third green-2 (G2) pixel signals of pixel [6k, 6l+3], pixel[6k+2, 6l+3], and [6k+4, 6l+3]. The store odd activation signal ST_ODD[6k+2] is set to activate the odd row signal transfer switch SW5to transfer and store the averaging light conversion signal of the first pixel of the lthrow of the super-pixel on capacitor CO[6k+2].
The column averaging of the first, second, and third blue (B) pixels of the super-pixel of theodd row 6l+3 is accomplished by setting the column averaging signals COL_AVE [6k+1] and COL_AVE[6k+3] to activate the column averaging switch SW4to connect the storage capacitor CS(i+1) in parallel with the storage capacitors CS(i+3) and CS(i+5) to average the first, second, and third blue (B) pixel signals of pixel [6k+1, 6l+3], pixel[6k+3, 6l+3], and pixel[6k+5, 6l+3]. The store odd activation signal ST_ODD[6k+3] is set to activate the odd row signal transfer switch SW5to transfer and store the averaging light conversion signal of the second pixel of the lthrow of the super-pixel on capacitor CO[6k+3].
The column averaging of the fourth, fifth, and sixth green-2 (G2) pixels of theodd row 6l+3 by setting the column averaging signals COL_AVE[6(k+6)] and COL_AVE[6(k+8)] to activate the column averaging switch SW4to connect the storage capacitor CS(i+6) in parallel with the storage capacitors CS(i+8) and CS(i+10) to average the fourth, fifth, and sixth green-2 (G2) pixel signals of pixel [6(k+1), 6l+3], pixel [6(k+1)+2, 6l+3], and pixel[6(k+1)+4, 6l+3]. The store odd activation signal ST_ODD[6(k+1)+2] is set to activate the odd row signal transfer switch SW5to transfer and store the averaging light conversion signal of the third pixel of the lthrow of the super-pixel on capacitor CO[6(k+1)+2].
The column averaging of the fourth, fifth, and sixth blue (B) pixels of the super-pixel of theodd row 6l+3 is accomplished by setting the column averaging signals COL_AVE [6(k+1)+1] and COL_AVE[6(k+1)+3] to activate the column averaging switch SW4to connect the storage capacitor CS(i+7) in parallel with the storage capacitors CS(i+9) and CS(i+11) to average the fourth, fifth, and sixth blue (B) pixel signals of pixel [6(k+1)+1, 6l+3], pixel[6(k+1)+3, 6l+3], and pixel[6(k+1)+5, 6l+3]. The store odd activation signal ST_ODD[6(k+1)+3] is set to activate the odd row signal transfer switch SW5to transfer and store the averaging light conversion signal of the second pixel of the lthrow of the super-pixel on capacitor CO[6(k+1)+3].
The row addresses ROW_ADDR[N:0] are set to address the desired fifth physical row (6l+4) of the lthrow of the super-pixel. The row select signal ROW_SEL, the sample and hold signal SH, the clamp signal CLAMP, and the pixel reset signal PIX_RST are activated as shown inFIG. 7 to convert the light signal to the differential light conversion electrical output signal VOUT(i).
The averaging of the columns of the fifthphysical row 6l+4 of the super-pixel row l begins with the column averaging of the first, second, and third red (R) pixels of theeven row 6l+4 by setting the column averaging signals COL_AVE[6k] and COL_AVE[6k+2] to activate the column averaging switches SW4to connect the storage capacitor CS(i) in parallel with the storage capacitors CS(i+2) and CS(i+4) to average the first, second, and third red (R) pixel signals of pixel [6k, 6l+4], pixel[6k+2, 6l+4], and pixel[6k+4, 6l+4]. The store even activation signal ST_EVEN[6k+6] is set to activate the even row signal transfer switch SW5to transfer and store the averaged light conversion signal of the first pixel of the lthrow of the super-pixel on capacitor CE[6k+4].
Simultaneously, the column averaging of the first, second, and third green-1 (G1) pixels of the super-pixel of theeven row 6l+4 is accomplished by setting the column averaging signals COL_AVE[6k+1] and COL_AVE[6k+3] to activate the column averaging switches SW4to connect the storage capacitor CS(i+1) in parallel with the storage capacitors CS(i+3) and CS(i+5) to average the first, second, and third green-1 (G1) pixel signals of pixel [6k+1, 6l+4], pixel[6k+3, 6l+4], and pixel [6k+5, 6l+4]. The store even activation signal ST_EVEN[6k+5] is set to activate the even row signal transfer switch SW5to transfer and store the averaged light conversion signal of the second pixel of the lthrow of the super-pixel on capacitor CE[6k+5].
The column averaging of the fourth, fifth, and sixth red (R) pixels of theeven row 6l+4 by setting the column averaging signals COL_AVE[6(k+1)] and COL_AVE[6(k+1)+2] to activate the column averaging switch SW4to connect the storage capacitor CS(i+6) in parallel with the storage capacitors CS(i+8) and CS(i+10) to average the fourth, fifth, and sixth red (R) pixel signals of pixel [6(k+1), 6l+4] and pixel[6(k+1)+2, 6l+4]. The store even activation signal ST_EVEN [6(k+1)+4] is set to activate the even row signal transfer switch SW5to transfer and store the averaging light conversion signal of the third pixel of the lthrow of the super-pixel on capacitor CE[6(k+1)+4].
The column averaging of the fourth, fifth, and sixth green-1 (G1) pixels of the super-pixel of theeven row 6l+4 is accomplished by setting the column averaging signals COL_AVE [6(k+1)+1] and COL_AVE[6(k+1)+3] to activate the column averaging switches SW4to connect the storage capacitor CS(i+6) in parallel with the storage capacitor CS(i+8) and CS(i+10) to average the fourth, fifth, and sixth green-1 (G1) pixel signals of pixel [6(k+1)+1, 6l+4] and pixel[6(k+1)+3, 6l+4]. The store even activation signal ST_EVEN[6(k+1)+5] is set to activate the even row signal transfer switch SW5to transfer and store the averaging light conversion signal of the second pixel of the lthrow of the super-pixel on capacitor CE[6(k+1)+5].
The row addresses ROW_ADDR[N:0] are set to address the sixth physical row (6l+5) of the lthrow of the super-pixel. The row select signal ROW_SEL is activated to select the sixthphysical row 6l+5 of the first super-pixel row l. The sample and hold signal SH, the clamp signal CLAMP, and the pixel reset signal PIX_RST are activated as shown inFIG. 7 to convert the light signal to the differential light conversion electrical output signal VOUT(i) and transfer the differential light conversion electrical output signal VOUT(i) to the storage capacitor CS(i) for each column (i).
The averaging of the first, second, and third green-2 (G2) pixels of theodd row 6l+5 by setting the column averaging signals COL_AVE[6k] and COL_AVE[6k+2] to activate the column averaging switches SW4to connect the storage capacitor CS(i) in parallel with the storage capacitors CS(i+2) and CS(i+4) to average the first, second, and third green-2 (G2) pixel signals of pixel [6k, 6l+1], pixel[6k+2, 6l+1], and [6k+4, 6l+1]. The store odd activation signal ST_ODD[6k+4] is set to activate the odd row signal transfer switch SW5to transfer and store the averaging light conversion signal of the first pixel of the lthrow of the super-pixel on capacitor CO[6k+4].
The column averaging of the first, second, and third blue (B) pixels of theodd row 6l+5 is accomplished by setting the column averaging signals COL_AVE[6k+1] and COL_AVE [6k+3] to activate the column averaging switch SW4to connect the storage capacitor CS(i+1) in parallel with the storage capacitors CS(i+3) and CS(i+5) to average the first, second, and third blue (B) pixel signals of pixel [6k+1, 6l+5], pixel [6k+3, 6l+5], and pixel[6k+5, 6l+5]. The store odd activation signal ST_ODD[6k+5] is set to activate the odd row signal transfer switch SW5to transfer and store the averaging light conversion signal of the second pixel of the lthrow of the super-pixel on capacitor CO[6k+5].
The column averaging of the fourth, fifth, and sixth green-2 (G2) pixels of theodd row 6l+5 by setting the column averaging signals COL_AVE[6(k+6)] and COL_AVE[6(k+8)] to activate the column averaging switch SW4to connect the storage capacitor CS(i+6) in parallel with the storage capacitors CS(i+8) and CS(i+10) to average the fourth, fifth, and sixth green-2 (G2) pixel signals of pixel [6(k+1), 6l+1], pixel [6(k+1)+2, 6l+1], and pixel[6(k+1)+4, 6l+1]. The store odd activation signal ST_ODD[6(k+1)+4] is set to activate the odd row signal transfer switch SW5to transfer and store the averaging light conversion signal of the third pixel of the lthrow of the super-pixel on capacitor CO[6(k+1)+4].
The column averaging of the fourth, fifth, and sixth blue (B) pixels of the super-pixel of theodd row 6l+5 is accomplished by setting the column averaging signals COL_AVE [6(k+1)+1] and COL_AVE[6(k+1)+3] to activate the column averaging switch SW4to connect the storage capacitor CS(i+7) in parallel with the storage capacitors CS(i+9) and CS(i+11) to average the fourth, fifth, and sixth blue (B) pixel signals of pixel [6(k+1)+1, 6l+5], pixel[6(k+1)+3, 6l+5], and pixel[6(k+1)+5, 6l+5]. The store odd activation signal ST_ODD[6(k+1)+5] is set to activate the odd row signal transfer switch SW5to transfer and store the averaging light conversion signal of the second pixel of the lthrow of the super-pixel on capacitor CO[6(k+1)+5].
After the completion of the column averaging of the six physical rows of 6l, 6l+1, 6l+2, 6l+3, 6l+4, and 6l+5 described above, the averaged pixel information in column direction has been stored in the capacitors CE(i) and CO(i).FIG. 13 shows the differential light conversion electrical output signals that are averaged and stored on each storage capacitor CE(i) and CO(i) in column SHCAC block. During the readout time Readout(l) of the super-pixel row l, the stored differential light conversion electrical output signals are row averaged or row binned and are readout to external circuitry such as an analog-to-digital converter through the video amplifier/switchedcapacitor integrator circuit170 ofFIG. 9d. Details on readout the averaged column differential light conversion electrical output signals to the column bus COL_BUS is described hereinafter.
After read out the signals of lthrow of super-pixel, the storage capacitors CE(i) and CO(i) are, as described inFIG. 6b, reset by the reset pulse CECO_RST. Then, the operation on (l+1)throw of super-pixels starts and is identical to that described above for the (l)throw of super-pixels. The (l+1)throw of super-pixels includes the physical rows 6(l+1), 6(l+1)+1, 6(l+1)+2, 6(l+1)+3, 6(l+1)+4, and 6(l+1)+5, and thephysical columns 6k, 6k+1, 6k+2, 6k+3, 6k+4, 6k+5, 6(k+1), 6(k+1)+1, 6(k+1)+2, 6(k+1)+3, 6(k+1)+5, and 6(k+1)+5. The operation as described above stores the averaged differential light conversion electrical output signals of each of the columns of the selected row on the storage capacitors CE(i) and CO(i). The averaged differential light conversion electrical output signals are row averaged or row binned and are transferred during the readout time Readout(l+1) to the external circuitry such as an analog-to-digital converter for further processing.
For the general case where the decimation ratio of n:1, the column and rows of each super-pixel starts at the physical column and row addresses that are a multiple of the decimation ratio. As noted above, in a Bayer patterned array of CMOS active pixel sensors, the evaluation to determine the magnitude of the colors of each of the super-pixels requires that twice the decimation ratio (n) of physical rows and columns (2n). By setting the column counter to i=2nk in the section of column SHCAC block shown inFIGS. 9a-9d, physical column i represents the start column of the super-pixel column. At this setting, columns 2nk, 2nk+1, 2nk+2, . . . , 2n(k+1)−2, and 2n(k+1)−1 cover the range of kthsuper-pixel column in the column direction of the array of CMOS active pixel sensors.Columns 2n(k+1), 2n(k+1)+1, 2n(k+1)+2, . . . , 2n(k+2)−2, and 2n(k+2)−1 cover the range of (k+1)thsuper-pixel column in the physical column direction.FIGS. 14a-14c provide the waveforms that demonstrate the analog signal process for the averaging of the physical columns of the super-pixel columns of the lthand (l+1)thsuper-pixel row of the array of CMOS active pixel sensors. At the n:1 image decimation ratio, the lthrow of super-pixel includes rows 2nl, 2nl+1, , 2n(l+1)−2, and 2n(l+1)−1 and the (l+1)throw of super-pixel includesrows 2n(l+1), 2n(l+1)+1, . . . , 2n(l+2)−2, and 2n(l+2)−1.
As described above, the column averaging operation is controlled by the column averaging switches SW4, even row signal transfer switch SW5, and odd row signal transfer switch SW6in each column SHCAC circuit. The column averaging switches SW4, even row signal transfer switch SW5, and odd row signal transfer switch SW6are programmed ON/OFF depending on the image decimation ratio (n). The waveforms inFIGS. 14a-14c show the activation signals for the column averaging switches SW4, even row signal transfer switch SW5, and odd row signal transfer switch SW6. The row addresses ROW_ADDR[N:0] for the lthrow of a super-pixel by addressing the physical row 2n2nl, 2nl+1, . . . , 2n(l+1)−2, and 2n(l+1)−1 which are then are row averaged or row binned and are readout during the readout period Readout(1).
At the beginning of the evaluation of the lthrow of the super-pixel, all the even and odd storage capacitors CE(i) and CO(i) are, as described inFIG. 6b, reset by the global reset signal CECO_RST. The reset pulse CECO_RST is given after the readout period of the information of (l−1)thsuper-pixel row. The row addresses ROW_ADDR[N:0] are set to address the desired physical row of the lthrow of the super-pixel. The row select signal ROW_SEL, the sample and hold signal SH, the clamp signal CLAMP, and the pixel reset signal PIX_RST are activated as shown inFIG. 7 to convert the light signal to the differential light conversion electrical output signal VOUT(i).
The averaging of the columns of the first super-pixel row l begins with the column averaging of the first n red (R) pixels of the even row 2nl by setting the column averaging signals COL_AVE[2nk+(2i)]|i=0n−1to activate the column averaging switches SW4to connect the storage capacitors CS[2nk+(2i)]|i=0n−1in parallel to average the first n red (R) pixel signals of pixels [2nk+(2i)]i=0n−1. The store even activation signal ST_EVEN[2nk] is set to activate the even row signal transfer switch SW5to transfer and store the averaging light conversion signal of the first pixel of the lthrow of the super-pixel on capacitor CE[2nk].
Simultaneously, the column averaging of the first n green-1 (G1) pixels of the super-pixel of the even row 2nl is accomplished by setting the column averaging signals COL_AVE [2nk+(2i+1)]|i=0n−1to activate the column averaging switches SW4to connect the storage capacitor CS[2nk+(2i+1)]|i=0n−1in parallel to average the first n green-1 (G1) pixel signals of pixels [2nk+(2i)]|i=0n−1. The store even activation signal ST_EVEN[2nk+1] is set to activate the even row signal transfer switch SW5to transfer and store the averaging light conversion signal of the second pixel of the lthrow of the super-pixel on capacitor CE[2nk+1].
In a similar fashion, the column averaging of the remaining groups of n red (R) pixels of the even row 2nl is accomplished by setting the column averaging signals
where N is the number of super-pixels in the horizontal direction of the active pixel sensor
to activate the column averaging switches SW4to connect the storage capacitors
in parallel to average each of the groups of n red (R) pixel signals of pixels
The store even activation signal
is set to activate each of the respective even row signal transfer switches SW5to transfer and store the averaging light conversion signal of the third pixel of the lthrow of the super-pixel on capacitor
In a similar fashion, the column averaging of the remaining groups of n green-1 (G) pixels of the even row 2nl is accomplished by setting the column averaging signals
to activate the column averaging switches SW4to connect the storage capacitors
in parallel to average each of the groups of n green-1 (G) pixel signals of pixels
The store even activation signal
is set to activate each of the respective even row signal transfer switches SW5to transfer and store the averaging light conversion signal of the third pixel of the lthrow of the super-pixel on capacitor
The row select signal ROW_SEL is activated to select the second physical row 2nl+1 of the first super-pixel row l. The sample and hold signal SH, the clamp signal CLAMP, and the pixel reset signal PIX_RST are activated as shown inFIG. 7 to convert the light signal to the differential light conversion electrical output signal VOUT(i) and transfer the differential light conversion electrical output signal VOUT(i) to the storage capacitor CS(i) for each column (i).
The averaging of the first n green-2 (G2) pixels of the odd row 2nl+1 by setting the column averaging signals COL_AVE[2nk+(2nk)]|i=0N−1to activate the column averaging switches SW4to connect the storage capacitors CS[2nk+(2i)]|i=0N−1in parallel to average the first n green-2 (G2) pixel signals of pixels [2nk+(2i)]|i=0N−1. The store odd activation signal ST_ODD[2nk] is set to activate the odd row signal transfer switch SW5to transfer and store the averaging light conversion signal of the first pixel of the lthrow of the super-pixel on capacitor CO[2nk].
The column averaging of the first n blue (B) pixels of the super-pixel of the odd row 2nl+1 is accomplished by setting the column averaging signals COL_AVE[2n(k+1)+(2i)]|i=0N−1to activate the column averaging switches SW4to connect the storage capacitor CS [2n(k+1)+(2i)]|i=0N−1in parallel with the storage capacitor CS[2n(k+1)+(2i)]|i=0N−1to average the first n (B) pixel signals of pixels [2n(k+1)+(2i)]|i=0N−1. The store odd activation signal ST_ODD[2nk+1] is set to activate the odd row signal transfer switch SW5to transfer and store the averaging light conversion signal of the second pixel of the lthrow of the super-pixel on capacitor CO[2nk+1].
In a similar fashion, the column averaging of the remaining groups of n green-2 (G2) pixels of the odd row 2nl+1 is accomplished by setting the column averaging signals
to activate the column averaging switches SW4to connect the storage capacitors
in parallel to average each of the groups of n green-2 (G2) pixel signals of pixels
The store odd activation signal
is set to activate each of the respective even row signal transfer switches SW5to transfer and store the averaging light conversion signal of the 2n+k|k=0N−1pixel of the lthrow of the super-pixel on capacitor
In a similar fashion, the column averaging of the remaining groups of n blue (B) pixels of the super-pixel of the odd row 2nl+1 is accomplished by setting the column averaging signals
to activate the column averaging switches SW4to connect the storage capacitors
in parallel to average each of the groups of n blue (B) pixel signals of pixels
The store even activation signal
is set to activate each of the respective even row signal transfer switches SW5to transfer and store the averaging light con version signal of the 2n+(k+1)k=0N−1pixel of the lthrow of the super-pixel on capacitor
The even and odd storage capacitors
and
store the differential light conversion electrical output signal VOUTfor the averaged columns of the first and second rows of the lthrow of super-pixels. Likewise, as shown in the following, the even and odd storage capacitors CE(i+2) and CO(i+2), CE(i+3) and CO(i+3), CE(i+6) and CO(i+6), CE(i+7) and CO(i+7) store the differential light conversion electrical output signals VOUTfor the averaged columns of the third and fourth rows of the lthrow of super-pixels.
As described above, the row addresses ROW_ADDR[N:0] are iteratively set to address the remaining even physical rows 2nl+2j|j=1n−1of the lthrow of the super-pixel. At each iteration, the row select signal ROW_SEL, the sample and hold signal SH, the clamp signal CLAMP, and the pixel reset signal PIX_RST are activated as shown inFIG. 7 to convert the light signal to the differential light conversion electrical output signal VOUT(i) for each of the columns.
The averaging of the columns of the row of pixels 2nl+2j|j=1n−1column averages each group of n red (R) pixels of the even row 2nl+2j|j=1n−1by setting the column averaging signal
to activate the column averaging switches SW4to connect the storage capacitors CS(i)
in parallel average each group of n red (R) pixel signals of pixels
Upon the averaging of each group, the store each activation signal
for that group is set to activate the even row signal transfer switches SW5to transfer and store the averaging light conversion signal of the first pixel of the each row of physical pixels of the lthrow of the super-pixel on the capacitors
Simultaneously, The averaging of the columns of the row of pixels 2nl+2j|j=1n−1column averages each group of n green-1 (G1) pixels of the even row 2nl+2j|j=1n−1by setting the column averaging signal
to activate the column averaging switches SW4to connect the storage capacitors
in parallel average each group of n green-1 (G1) pixel signals of pixels
Upon the averaging of each group, the store even activation signal
for that group is set to activate the even row signal transfer switches SW5to transfer and store the averaging light conversion signal of the first pixel of the each row of physical pixels of the lthrow of the super-pixel on the capacitors
Additionally, as described above, the row addresses ROW_ADDR[N:0] are iteratively set to address the remaining odd physical rows 2nl+(2j+1)|j=1n−1of the lthrow of the super-pixel. At each iteration, the row select signal ROW_SEL, the sample and hold signal SH, the clamp signal CLAMP, and the pixel reset signal PIX_RST are activated as shown inFIG. 7 to convert the light signal to the differential light conversion electrical output signal VOUT(i) for each of the columns.
The averaging of the columns of the odd rows of pixels 2nl+(2j+1)|j=1n−1column averages each group of n green-2 (G2) pixels of the odd row 2nl+(2j+1)|j=1n−1by setting the column averaging signal
to activate the column averaging switches SW4to connect the storage capacitors
in parallel average each group of n green-2 (G2) pixel signals of pixels
Upon the averaging of each group, the store odd activation signal
for that group is set to activate the odd row signal transfer switches SW5to transfer and store the averaging light conversion signal of the first pixel of the each row of physical pixels of the lthrow of the super-pixel on the capacitors
Simultaneously, the averaging of the columns of the odd rows of pixels 2nl+(2j+1)|j=n−1column averages each group of n blue (B) pixels of the odd row 2nl+(2j+1)|j=1n−1by setting the column averaging signal
to activate the column averaging switches SW4to connect the storage capacitors
in parallel average each group of n blue (B) pixel signals of pixels
Upon the averaging of each group, the store odd activation signal
for that group is set to activate the odd row signal transfer switches SW5to transfer and store the averaging light con version signal of the first pixel of the each row of physical pixels of the lthrow of the super-pixel on the capacitors
After the completion of the column averaging of the n physical rows 2nl+(2j)|j=0n−1and 2nl+(2j+1)|j=0n−1described above, the averaged pixel information in column direction has been stored in the capacitors
and
FIG. 15 shows the differential light conversion electrical output signals that are averaged and stored on each storage capacitor
in column SHCAC block. During the readout time Readout(l) of the super-pixel row l, the stored differential light conversion electrical output signals are row averaged or row binned and are readout to external circuitry such as an analog-to-digital converter through the video amplifier/switchedcapacitor integrator circuit170 ofFIGS. 9c-9d. Details on readout the averaged column differential light conversion electrical output signals to the column bus COL_BUS is described hereinafter.
After read out the signals of lthrow of super-pixel, the storage capacitors
are, as described inFIG. 6b, reset by the reset pulse CECO_RST. Then, the operation on (l+1)throw of super-pixels starts and is identical to that described above for the (l)throw of super-pixels. The (l+1)throw of super-pixels includes the physical rows 2nl+(2j)|j=0n−1and 2nl+(2j+1)|j=0n−1and the physical columns
The operation as described above stores the averaged differential light conversion electrical output signals of each of the columns of the selected row on the storage capacitors
The averaged differential light conversion electrical output signals are row averaged or row binned and are transferred during the readout time Readout(l+1) to the external circuitry such as an analog-to-digital converter for further processing.
The remaining rows (l+2), . . . , (l+x), where x is the number of super-pixel rows of the array of CMOS active pixel sensors, are evaluated iteratively in pairs of rows as described above. The column average for each physical row being available on each of the storage capacitors for readout. Depending upon the light intensity, the physical rows may be averaged within a super-pixel row in high intensity light operation or may be integrated for binning in low intensity operation. The decision to operate the SHCAC ofFIG. 9a-9d between row averaging and row binning is made by an algorithm implemented in the address, timing, andcontrol processor circuit165 ofFIG. 5 based on the averaging signal level. The row averaging and row binning is explained below.
At high light levels, the output voltage of single bright pixel signal is high enough to meet the full signal swing. However, for decimated image with low resolution (used as viewfinder or video stream), it is still desired to have high spatial resolution. Pixel averaging readout operation is used in this condition.
Therow averaging circuit135 ofFIGS. 6 and 8 consists of the row averaging selection switches Sw9and SW10that are respectively controlled by the terminals RAVE_EVEN and RAVE_ODD. In each column, as shown inFIGS. 9a-9d, the row averaging circuit connects the storage capacitors CE(i) and CO(i) to the storage capacitors CE(i+1) and CO(i+1) of the same color adjacent column averaging circuits. Thus, when the row averaging selection switches Sw9and SW10are activated the physical rows of each super-pixel are connected to average the magnitude of the column averaged differential light conversion electrical output signals for the super-pixel to enhance image spatial resolution only.
Referring toFIGS. 16a-16c, the even row averaging switches Sw9are activated by the even row activation signals RAVE_EVEN[N:0;i.ne. {(2mn).or.(2mn+1)}]|m=0N−1to connect the storage capacitors CE(i) of the physicals rows of each row of the super-pixels together to average the column averaged pixels of each physical row of the super-pixels. The even row activation signals RAVE_EVEN[N:0;i.eq.{(2mn).or. (2mn+1)}]m=0N−1are not activated to segregate the physical rows of adjacent super-pixels from each other.
Thecolumn address decoder140 decodes the column addresses145 ofFIG. 5 and sets the even column select signals
sequentially activates the first two switches SW5of each super-pixel to transfer the red (R) and green-1 (G1) row averaged signals of the to the video amplifier/switchedcapacitor integrator circuit170 for transfer to the external circuitry.
At the completion of the transfer of the even row red (R) and green-1 (G1) averaged signals, the row averaging switches SW10are activated by the odd row activation signals RAVE_ODD[N:0; i.ne. {(2nm).or.(2mn+1)}]|m=0N−1to connect the storage capacitors CO(i) of the physicals rows of each row of the super-pixels together to average the column averaged pixels of each physical row of the super-pixels. The odd row activation signals RAVE_ODD[N:0;i.eq.{(2mn).or. (2mn+1)}]m=0N−1are not activated to segregate the physical rows of adjacent super-pixels from each other.
Thecolumn address decoder140 decodes the column addresses145 ofFIG. 5 and sets the odd column select signals
sequentially activates the first two switches SW5of each super-pixel to transfer the row averaged signals of the green-2 (G2) and blue (B) to the video amplifier/switchedcapacitor integrator circuit170 for transfer to the external circuitry.
Refer back toFIG. 6c for the discussion of the structure and operation of the video amplifier/switchedcapacitance integration circuit170 of this invention. As described above, the analog gain G of the video amplifier/switchedcapacitor integrator circuit170 is the ratio of the sampling capacitor CSMPL to the feedback capacitor CFB (CSMPL/CFB). The first sampling switch control signal SMPL1, second sampling control switch SMPL2, and reset control pulse RST_CFB are activated during each period that thecolumn address145 has selected a column address of the active pixel sensor to provide a switched capacitor amplification of the column output signal VCOLto generate the analog output signal VOUT.
In the high light level conditions, the effective output voltage of theanalog signal175 at the output of the video amplifier/switchedcapacitor integration circuit170 for each of the column averaged and row averaged pixels is given by the equations:
- where:
- n is the decimation ratio of the sub-sampling of the array.
- CS is the effective value of the sample and hold capacitor CS(i).
- CST is the value of the storage capacitor CE(i) or CE(i)
- G is the gain of the video amplifier/switchedcapacitor integrator circuit170.
- i is the counting variable for the neighboring pixels in a row dimension of the sub sampledarray15.
- j is the counting variable for the neighboring pixels for a column dimension of the sub sampledarray15.
- k is the counting variable for a row dimension of the sub sampledarray15.
- l is the counting variable for the column dimension of the sub sampledarray15.
- ROis the red pixel of the sub sampledarray15.
- G1Ois the first green pixel of the sub sampledarray15.
- G2Ois the second green pixel of the sub sampledarray15.
- BOis the blue pixel of the sub sampledarray15.
 
At low light levels, although the row averaging of the column averaged pixels provides the high spatial resolution need for the low resolution such as the viewfinder or video stream, the overall signal level is low that makes the signal-to-noise ratio (SNR) very low. To achieve the high spatial resolution and high SNR, all the even rows of the column averaged pixels of each super-pixel are integrated or added together and all the odd rows of the column averaged pixels of each super-pixel are integrated or added together to provide a row binning of the pixels the video amplifier/switchedcapacitance integration circuit170 ofFIGS. 5,6a,6c, and8.
FIGS. 17a-17b illustrate the timing of the even and odd column select signals that activate the switches SW7and SW8necessary to perform the binning integration in the video amplifier/switchedcapacitance integration circuit170 ofFIGS. 9a-9d. Referring toFIG. 5, thecolumn address decoder140 receives thecolumn address145. The column addresses140, as shown inFIGS. 17a-17b, are sequentially activated to select each same color even and odd storage capacitor CE(i) and CO(i) for each super-pixel. Thecolumn address decoder140 sequentially activates the even column select lines
The switches SW7are activated to connect the storage capacitors
to transfer the column averaged the column averaged differential light conversion electrical output signals to the video amplifier/switchedcapacitor integrator170. The video amplifier/switchedcapacitance integration circuit170 integrated each of the column averaged differential light conversion electrical output signals for each physical row of a super-pixel to create a row binned differential light conversion electrical output signal of theanalog output signal175 that is transferred to external circuit such as an analog-to-digital converter for further processing. The even column select lines
are activated to generate the differential light conversion electrical signals for the red (R) and green-1 (G1) super-pixels.
Upon completion of the odd row of the super-pixel, Thecolumn address decoder140 sequentially activates the odd column select lines
The switches SW5are activated to connect the storage capacitors
to transfer the column averaged the column averaged differential light conversion electrical output signals to the video amplifier/switchedcapacitor integrator170.
Refer back toFIG. 6c for the discussion of the structure and operation of the video amplifier/switchedcapacitance integration circuit170 of this invention. The first sampling switch control signal SMPL1, second sampling control switch SMPL2, and reset control pulse RST_CFB are activated during each period that thecolumn address145 has selected a column address of the active pixel sensor to provide a switched capacitor amplification of the column output signal VCOLto generate the analog output signal VOUT. For vertical pixel binning readout, the feedback capacitor has been reset at the beginning of n samples readout. In this case, the charge transfer from CSAML to CFB of the n readout [e.g. column 2nk to 2n(k+1)−2] has been binned (added) at CFB. The output signal VOUTof the video amplifier/switchedcapacitor integrator circuit170 is given by the equation:
The video amplifier/switchedcapacitance integration circuit170 integrates each of the column averaged differential light conversion electrical output signals for each physical row of a super-pixel to create a row binned differential light conversion electrical output signal of theanalog output signal175 that is transferred to external circuit such as an analog-to-digital converter for further processing. The odd column select lines
are activated to generate the differential light conversion electrical signals for the green-2 (G2) and blue (B) super-pixels.
As noted above, the even and odd row averaging activation signals RAVE_EVEN[N:0] and RAVE_ODD[N:0] are not activated. The video amplifier/switchedintegration circuit170 provides the binning function for providing sufficient spatial resolution and better SNR at low light level not achievable by therow averaging circuit135 ofFIGS. 5,6, and8.
In the low light level conditions, the effective output voltage of theanalog signal175 at the output of the video amplifier/switchedcapacitor integration circuit170 for each of the column averaged and row binned pixels is given by the equations:
- where:
- n is the decimation ratio of the sub-sampling of the array.
- CS is the effective value of the sample and hold capacitor CS(i).
- CST is the value of the storage capacitor CE(i) or CE(i)
- G is the gain of the video amplifier/switchedcapacitor integrator circuit170. The analog gain G of the video amplifier/switchedcapacitor integrator circuit170 is the ratio of the sampling capacitor CSMPL to the feedback capacitor CFB (CSMPL/CFB).
- i is the counting variable for the neighboring pixels in a row dimension of the sub sampledarray15.
- j is the counting variable for the neighboring pixels for a column dimension of the sub sampledarray15.
- k is the counting variable for a row dimension of the sub sampledarray15.
- l is the counting variable for the column dimension of the sub sampledarray15.
- ROis the red pixel of the sub sampledarray15.
- G1Ois the first green pixel of the sub sampledarray15.
- G2Ois the second green pixel of the sub sampledarray15.
- BOis the blue pixel of the sub sampledarray15.
 
When the CMOS active pixel array is to function at full resolution, the row addresses110 ofFIG. 5 are set to sequentially address each row of the CMOS active pixel array. Each pixel is reset and the light conversion is initiated. The sample and holdcircuit125 ofFIGS. 5,6, and8 captures the light conversion electrical signal VOUTand the light conversion electrical signal through the source follower SF1for each column of the addressed row. The light conversion electrical signal is then selectively transferred through the column select switch SW3to thecolumn bus180 to the video amplifier/switchedcapacitor integrator170. In this operation the switched capacitor integrator is inoperative and the video signal is amplified and transferred as the analog signal to external circuitry Refer now toFIG. 18 the column select signals COL_SEL[0], . . . , COL_SEL[i], . . . , COL_SEL[N] are sequentially activated to set the switches SW3to transfer the light conversion electrical signals VOUTto the video amplifier/switchedcapacitor integrator circuit170 ofFIG. 9d as theanalog signal175 to external circuitry (analog-to-digital converter) for further processing. Each row is sequentially selected and the column selection as described is repeated for each row.
FIG. 19 illustrates a second embodiment of the sample and hold column averaging circuit of this invention. The SHCAC circuit is essentially identical to the structure and function of the first embodiment ofFIG. 6a, except the source followers SF ofFIG. 6a are eliminated thus creating a passive column averaging, row averaging/binning circuit of this invention. The SHCAC circuit with the source followers SF eliminated has very low column fixed pattern noise. Alternately, the elimination of the source followers SF causes the signal dilution from the charge sharing between effective sampling capacitor CS and the large parasitic capacitor CP of the column bus COL_BUS. The output voltage VCOLat the column bus COL_BUS is determined by the equation:
- Where:- VCOLis the voltage level representing the light level impinging upon the pixel being sensed.
- CS1 is the capacitance value of the series capacitor CS1.
- CS2 is the capacitance value of the series capacitor CS2.
- CP is the capacitance value of the parasitic capacitor CP.
 
 
For large arrays of CMOS active pixel sensors, the large parasitic capacitance CP of the column bus COL_BUS (due to long routed wiring and a large number of switches) is the main contributor to the dilution of the output voltage VCOL to the video amplifier/switchedcapacitor integrator170.
For resolution adjustment of the array of CMOS active pixel sensors, the image decimation by using column averaging, row averaging/binning approach can also be implemented into the passive column readout and will reduce the signal dilution effect since a high column output voltage VOUT is expected.
FIGS. 20a-20d, in composite, form the schematic of passive column SHCAC of this invention. The reset switches for the storage capacitors CE and CO are not illustrated and are as shown inFIG. 6b. As described above, the reset switches are controlled by the global control switch reset signal CECO_RST.
The operation of the passive SHCAC is identical to that described above for the first embodiment incorporating the source followers SF. In order to get highest effective gain, for the passive SHCAC, the capacitance of storage capacitor CE(i) or CE(i) is optimized. Based on the theoretical analysis, the optimized size of the storage capacitor CE(i) or CE(i) is the square root of the product of effective sampling capacitor CS(i) and line parasitic capacitor CP.
The input voltage VCOLat the input of the video amplifier/switchedcapacitor integrator170 in full resolution image readout for each of the output pixels RO, G1O, G2O, and BOis given by:
- where:
- n is the decimation ratio of the sub-sampling of the array.
- i is the counting variable for the neighboring pixels in a row dimension of the sub sampledarray15.
- j is the counting variable for the neighboring pixels for a column dimension of the sub sampledarray15.
- α is the ratio of the parasitic capacitance CP to the effective capacitance value CS of the sample and hold capacitances C1 and C2.
- ROis the red pixel of the sub sampledarray15.
- G1Ois the first green pixel of the sub sampledarray15.
- G2Ois the second green pixel of the sub sampledarray15.
- BOis the blue pixel of the sub sampledarray15.
 
The capacitance value of the storage capacitor CE(i) or CE(i) is assigned according to equation:
CST=√{square root over (CS*CP)}
- where:
- CST is the value of the storage capacitor CE(i) or CE(i)
 The values of the input voltage VCOLat the input of the video amplifier/switchedcapacitor integrator170 for each oh of the output pixels RO, G1O, G2O, and BOin a column and row averaging operation is given by:
 
- where:- n is the decimation ratio of the sub-sampling of the array.
- α is the ratio of the parasitic capacitance CP to the effective capacitance value CS of the sample and hold capacitances C1 and C2.
- i is the counting variable for the neighboring pixels in a row dimension of the sub sampledarray15.
- j is the counting variable for the neighboring pixels for a column dimension of the sub sampledarray15.
- k is the counting variable for a row dimension of the sub sampledarray15.
- l is the counting variable for the column dimension of the sub sampledarray15.
- ROis the red pixel of the sub sampledarray15.
- G1Ois the first green pixel of the sub sampledarray15.
- G2Ois the second green pixel of the sub sampledarray15.
- BOis the blue pixel of the sub sampledarray15.
 As can be seen, by comparing the full resolution result with the averaged result of a super-pixel, the resultant input voltage VCOLhas been enhanced because of less voltage dilution.
 
 
The vertical pixel binning readout of passive SHCAC, is as described above for the active SHCAC. The output signal VOUTof the video amplifier/switchedcapacitor integrator circuit170 is given by the equation:
The amplifier input voltage VAINbeing essentially the input voltage VCOLat the input of the video amplifier/switchedcapacitor integrator170.
While the above embodiments refers to an array of CMOS active pixels with resolution adjustment circuitry having the primary color (Red, Green, and Blue) detectors arranged in a Bayer Pattern, it is in keeping with the intent of this invention that other sensor arrays and array patterns may be employed. The structure of the column averaging process connects columns having the same sense attributes for the sensing. The row averaging likewise connects the same sense attributes of adjacent rows for averaging the same sense attributes for sensing. Similarly, the row binning will integrate the rows of the same sense attributes for the binning process. For instance, the CMOS active pixels sensors may have the four channel subtractive colors of Cyan, Magenta, Yellow, and Black. It is envisioned that the basic primary colors and the subtractive primary colors maybe combined on a single CMOS active pixel sensor array for improved color purity. The resolution adjustment would require column averaging and row averaging or binning of same color adjacent colors within a super-pixel. The structure of the sample and hold circuitry, the column averaging circuitry, the row averaging circuitry, and the video amplifier/switched capacitor integration circuitry would be identical. The main difference is the connectivity of the control switching and the timing and control of the switching to perform the column averaging and row averaging or row binning.
While this invention has been particularly shown and described with reference to the preferred embodiments thereof, it will be understood by those skilled in the art that various changes in form and details may be made without departing from the spirit and scope of the invention.