Movatterモバイル変換


[0]ホーム

URL:


USRE37409E1 - Memory and method for sensing sub-groups of memory elements - Google Patents

Memory and method for sensing sub-groups of memory elements
Download PDF

Info

Publication number
USRE37409E1
USRE37409E1US09/559,836US55983600AUSRE37409EUS RE37409 E1USRE37409 E1US RE37409E1US 55983600 AUS55983600 AUS 55983600AUS RE37409 EUSRE37409 EUS RE37409E
Authority
US
United States
Prior art keywords
word line
row
memory
sense amplifiers
segment
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US09/559,836
Inventor
Richard M. Barth
Donald C. Stark
Lawrence Lai
Wayne S. Richardson
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Rambus Inc
Original Assignee
Rambus Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Family has litigation
First worldwide family litigation filedlitigationCriticalhttps://patents.darts-ip.com/?family=25091385&utm_source=google_patent&utm_medium=platform_link&utm_campaign=public_patent_search&patent=USRE37409(E1)"Global patent litigation dataset” by Darts-ip is licensed under a Creative Commons Attribution 4.0 International License.
Application filed by Rambus IncfiledCriticalRambus Inc
Priority to US09/559,836priorityCriticalpatent/USRE37409E1/en
Application grantedgrantedCritical
Publication of USRE37409E1publicationCriticalpatent/USRE37409E1/en
Anticipated expirationlegal-statusCritical
Expired - Lifetimelegal-statusCriticalCurrent

Links

Images

Classifications

Definitions

Landscapes

Abstract

A memory and method of operation is disclosed. In one embodiment, the memory includes a group of memory cells divided into a plurality of subgroups. Sub word-lines are selectively coupled to main word lines, each sub-word line corresponding to a subgroup and is coupled to the memory cells in the row of the corresponding subgroup. Sense amplifier circuitry is coupled to the group of memory cells. The sense amplifier circuitry is divided into a plurality of sub-sensing circuits, each of the plurality of sub-sensing circuits selectively coupled to a corresponding one of the plurality of sub-groups. The memory includes a control mechanism to control the word lines and sub-sensing circuit (s) that are activated at any one time such that only those sub-word lines and sub-sensing circuits needed to perform memory operations are operated and consume power. In an alternate embodiment, the control mechanism controls the sub-word lines and sub-sensing circuits to enable substantially concurrent access to different sub-groups of memory cells from different rows of the memory.

Description

FIELD OF THE INVENTION
The present invention pertains to the field of computer memories. More specifically, the present invention relates to sub-word line access in computer memories.
BACKGROUND OF THE INVENTION
Memory cells are typically physically and logically oriented in rows and columns, and share word lines and bit lines, respectively. In a dynamic random access memory, for example, a memory cell consists of a transistor and a capacitor connected to a bit tine and a word line. The word line selects a memory cell. The bit line is what connects the memory cell to the sense amplifier to transfer data.
This is illustrated in the simplified diagram of FIG.1a. Referring to FIG. 1a, aword line metal110, is coupled to wordline gate polysilicon115 which runs in parallel withword line metal110. Metal-polysilicon straps120 are periodically added to reduce resistance. When theword line metal110 is activated, wordline gate polysilicon115 is activated and enables thesense amplifiers125 to sense or restore data to/from the coupled memory cells (not shown). The operations performed bysense amplifiers125 are controlled bycontrol signals127,129.
FIG. 1b illustrates a dual word line example. In this example,word line metal110 is selectively connected to one of two wordline gate polysilicon117,119 through ANDgates130,135. Typically the AND gates are placed at intervals along the word lines and110,gate polysilicon117,119 corresponding to locations of word line straps. Selectsignals140,145, which are complementary signals, are input to theAND gates130,135 to select the word line gate polysilicon to couple to the word line metal.
Some manufactures have encountered performance problems utilizing longer word line lengths. This is due to increased capacitance and resistance. To minimize longer word line lengths effects, the word line polysilicon is broken up into a plurality of segments. When the word line metal is activated, all of the segments are activated, effectively activating the entire word line polysilicon composed of the segments.
All of these circuits require that the entire word line gate polysilicon associated with a particular row of memory cells be raised, even if only a small portion of the row of memory cells required access. In addition, the entire column of sense amplifiers is activated to perform the memory operation. For example, if a read operation is performed with respect to a subset of a row of memory cells, the entire word line gate polysilicon associated with a particular row of memory cells and the entire column of sense amplifiers are activated to transfer the data of the entire row to the sense amplifiers. It follows that a restore operation on the entire row is subsequently required.
One disadvantage associated with the this approach is that a significant amount of power is required to bring an entire row of information into the sense amplifiers. Another disadvantage associated with this approach is that the sense amplifiers can only store data from one row of memory cells at a time. Therefore, data that was placed there before will need to be flushed even if that particular data is required immediately afterwards.
SUMMARY OF THE INVENTION
It is one object of the present invention to provide a memory in which power efficient memory accesses can be performed.
It is an object of the present invention to provide for sub-word memory accesses.
It is another object of the invention to provide for a memory in which sets of sense amplifiers corresponding to different sub-words of rows of memory can communicate data to different rows of the memory.
A memory design and method of operation is described. In one embodiment, the memory includes a group of memory cells divided into a plurality of sub-groups. Sub word-lines are selectively coupled to main word lines, each sub-word line corresponding to a sub-group. The sub-word lines are further coupled to the memory cells in the row of the corresponding sub-group. Sense amplifier circuitry is coupled to the group of memory cells. The sense amplifier circuitry is divided into a plurality of sub-sensing circuits, each of the plurality of sub-sensing circuits selectively coupled to a corresponding one of the plurality of sub-groups. The memory includes a control mechanism to control the word lines and sub-sensing circuit(s) that are activated at any one time such that only those sub-word lines and sub-sensing circuits needed to perform memory operations are operated and consume power.
In an alternate embodiment, the control mechanism controls the sub-word lines and sub-sensing circuits to enable substantially concurrent access to different sub-groups of memory cells from different rows of the memory.
Other objects, features, and advantages of the present invention will be apparent from the accompanying drawings and from the detailed description that follows below.
BRIEF DESCRIPTION OF THE DRAWINGS
The present invention is illustrated by way of example and not imitation in the figures of the accompanying drawings, in which like references indicate similar elements and in which:
FIG. 1a is a prior art block diagram of a dynamic random access memory (DRAM) illustrating one example of word line connections and FIG. 1b is a prior art block diagram of a DRAM illustrating a dual word line connection.
FIG. 2 is a simplified block diagram of one embodiment of a DRAM in accordance with the teachings of the present invention.
FIG. 3 illustrates a block diagram of one embodiment of a portion of a DRAM that operates in accordance with the teachings of the present invention.
FIG. 4 illustrates one embodiment of a sub-group of memory cells and associated circuitry.
FIG. 5 illustrates an alternate embodiment of a sub-group of memory cells and associated circuitry.
FIG. 6a is a state diagram illustrating one embodiment of a process for accessing memory cells of the DRAM and FIG. 6b is a state diagram illustrating an alternate embodiment of a process for access memory cells of the DRAM.
FIG. 7 is a diagram illustrating the states of sense amplifiers after processing requests.
DETAILED DESCRIPTION
The apparatus and method of the present invention provides for an innovative memory structure and method for accessing the memory cells contained therein. In the following description, for purposes of explanation, numerous details are set forth in order to provide a thorough understanding of the present invention. However, it will be apparent to one skilled in the art that these specific details are not required in order to practice the present invention. In other instances, well known electrical structures and circuits are shown in block diagram form in order not to obscure the present invention unnecessarily.
Although the present invention is described with respect to dynamic random access memory (DRAM), it is apparent to one skilled in the art that the invention is readily applicable to other memories including static memories and electrically programmable memories (e.g. EPROMS).
The invention describes sub-group accessing of memory cells from the array. A group can be defined as a bank of memory cells. As is readily apparent to one skilled in the art, a group also can be defined to a subset or a superset of a bank of memory cells. In addition, the present invention is described with respect to memory of a determined size and the number of control signals and lines are correspondingly allocated. It is readily apparent that the present invention is not limited to a memory of a particular size and the number of control signals and lines can be varied to accommodate the size of the memory.
FIG. 2 is a simplified block diagram of one embodiment of the DRAM of the present invention. FIG. 2 illustrates a dual word line structure that includesword line metal205 and word line gate polysilicon zero (GP0) and one (GP1). Word lines GP0 and GP1 are each broken up into unconnected segments, each approximately spanning the distance of a sub-group of memory cells. For example, referring to FIG. 2, word line GP0 is broken up intosegments255,260,265,270 and word line GP1 is broken up intosegments210,215,220,225, each segment capable of being separately enabled using control signals sel [0.3-0.1, 1.3-1.0] (0.3-0.0,1.3-1.0).
Furthermore, the DRAM includes logic that enables a corresponding subset of the sense amplifiers in order to perform a memory operation. In particular, the SAP and SAN signals are expanded to be multiple bits, e.g., SUBSAP [3:0], {overscore (SUBSAN)} [3:0], in order to address specific subsets of sense amplifiers of the column of sense amplifiers260. These signals can be routed separately from top to bottom, or generated in the area near the subset (e.g., in the strap areas) from a master signal. Area penalty is minimal as the width of the areas and size of the drivers need only be one fourth of the original width and size. Thus, the word line segments and corresponding subsets of sense amplifiers are selectively enabled to perform memory access for a sub-group of a row of memory cells. It can readily be understood that substantial power savings are achieved as only a fraction of the sense amplifiers and a corresponding fraction of the word line gate polysilicon are activated. As is readily apparent, use of SUBSAP and {overscore (SUBSAN)} control signals are exemplary; different control signals can be used for different memories and differents types of DRAMS.
FIG. 3 is a slightly more detailed block diagram of a DRAM constructed in accordance with the teachings of the present invention. It is apparent to one skilled in the art, numerous details not distinctive to the teachings of the present invention are omitted for purpose of explanation.
Furthermore, certain control logic is shown in functional block form; it is readily apparent that a variety of implementations can be used to perform the function described.
Referring to FIG. 3, theDRAM114 includes a memory array, or portion thereof,350sense amplifier circuitry360row decoder circuitry311,column decoder circuitry371 andcontroller118.
In the present embodiment, thecontroller118 receives control signals frommemory controller117, including signals to indicate that sub-group sensing is to be performed. For example, in one embodiment thememory controller117 issues signal SUBACT, to indicate that sub-group sensing is to be performed and SADR[3:0] SADR(3:0) which identifies the sub-group(s) to be sensed.
As is readily apparent to one skilled in the art, the present invention is not limited to these specific control signals or the structure of thememory controller117 issuing certain signals tocontroller118. A variety of embodiments, in which different embodiments of signals including signals that may be issued by a processor (not shown) coupled to thememory controller117 ormemory114 is contemplated. Furthermore, embodiments which do not include on chip controller circuitry also are contemplated.
Continuing with the present embodiment, thecontroller118 issues control signals to selectively activate a word line segment (e.g.,segments365,366,367,368) and corresponding sub-group of the sense amplifier (e.g.,sub groups361,362,363,364). For example, to perform a memory access operation with respect to one sub-group of memory cells, delineated by area352,controller118 issues an activation signal online119. Thus, whenrow decoder311 selects a corresponding word line metal to activate, for example,word line metal305, thecontroller118 activatesline119 such thatgate321 activatesword segment366. In addition,controller118 issues SUBSAP, {overscore (SUBSAN)} signals to activate thecorresponding portion362 ofsense amplifier circuitry360.
FIG. 4 is a slightly more detailed diagram of one sub-group352 of the memory that is individually accessible in accordance with the teachings of the present invention. This embodiment, illustrative of a single or conventional word line access, selects a sub-group of the memory array represented bycells401,402,403. Activation ofword line segment367366by activation of the sub word lineselect signal119 bycontroller118 andword line metal305 causes the data to be available on the bitlines represented bylines315,316 and317. The controller issues the appropriate SUBSAP[3:0] SUBSAP(3:0) and SUBSAN[3:0] SUBSAN(3:0) to select thecorresponding portion362 of sense amplifier circuitry to perform the desired operation (e.g., sense). FIG. 5 is illustrative of an embodiment which utilizes a dual word line structure. As is readily apparent to one skilled in the art, sub-group access can be applied to different memory access structures to improve the efficiency of access.
The architecture of memory array therefore allows a sub-group of memory cells to be sensed during a row operation. Thus, when only a portion of a row of memory cells needs to be accessed, only the corresponding word line section and sub-group of sense amplifiers designated to sense those memory cells are activated. By turning on only the necessary circuitry required for sensing requested data, power consumption is reduced.
In an alternate embodiment, the structure for sensing sub-groups of rows of memory cells can be configured to concurrently access sub-groups of cells from different rows of the memory. In this embodiment, the row decoder circuitry would be modified to activate more from than one word line metal at a time. The control signals issued to control the selection of sections of the word lines and corresponding sub-groups of the sense amplifiers would also be modified correspondingly. Additional control logic would be required to ensure that only the sub-group associated with the desired row is sensed. For example, in one approach, additional control signals are issued bycontroller118, each control signal separately connected to a different segment in a different row. Alternately, a row/segment control signal is issued and the gate (e.g.,320-331, FIG. 3) is expanded to include logic to decode the row/segment control signal to activate the specified segment in the particular row.
It will be appreciated that the memory architecture of the present invention may be implemented for pulse word line sensing and level word line sensing operations. For a memory that implements level word line sensing, where the word line remains activated after a sense cycle and restore cycle, subsequent writes to the sense amplifier circuitry will update both the sense amplifier circuitry and the memory cells selected by the word line. In a memory that implements pulse word line sensing where the word line deactivates after a sense and restore cycle, an explicit restore cycle is executed before retiring a row when the data in the sense amplifier circuitry has been updated by an earlier write (e.g., by a CAS write). This is desirable as updates done to the sense amplifiers are not updated in the memory cells.
FIG. 6a shows one embodiment of the state transitions that occur for a level word line memory. If a row already is in the sensed state, bringing in a new row requires as executing a precharge followed by a sense and a restore. As is well known in the art, the term precharge refers to the process of turning off the sense amplifiers and setting all the bit lines to Vdd/2. All information that was in the sense amplifiers is lost; new data can then be placed in the sense amplifiers. The term sense refers to the process of activating the selected word line or section of a word line, activating the corresponding sense amplifiers and latching the data into the sense amplifiers. Since the transfer of data from the memory cells to the sense amplifiers is a destructive read, a restore operation is needed to write the data from the sense amplifiers back to the memory cells. The term restore therefore refers to an implicit, automatic restore operation that occurs after the sense operation. After the restore, CAS read and write operations can be executed to that row or a portion of that row. In this implementation, all writes are updated in both the sense amplifiers and the memory cells and the sense amplifiers can be turned off at any time using a precharge operation without any ill effects.
FIG. 6b illustrates one embodiment of a state transition diagram for pulsed word line operation. This process utilizes an explicit restore state in which a word line or segment of a word line is activated and data is transferred from the sense amplifiers back to the memory cells selected by the word line. The explicit restore state is performed prior to a precharge if the sense amplifiers have been updated via a CAS write (i.e., the sense amplifier are dirty). This action activates the word line and updates the memory cells associated with the row currently sensed. If the sense amplifiers have not been updated via a CAS write (i.e., the sense amplifiers are clean), then the precharge operation can occur without executing an explicit restore cycle.
The utilization of level word line sensing and pulse word line sensing will now be discussed. Without adding circuitry to enable multiple word line activation, one way of implementing sub-wordline sensing using a level word line implementation would be to turn off all sense amplifiers before bringing in a new row (with 1 to 4 sections activated). Data can also be brought from multiple word lines. This is illustrated by the following example. Assume a simple case in which a memory core includes a single bank of memory cells. Each bank consists of 1024 rows and each row contains 2048 bits coupled to 2048 sense amplifiers. Each word line is subdivided into 4 sub-groups, each controlling 512 sense amplifiers.
Assume an initial state that in which the sense amplifiers are turned on, but the data contained in the sense amplifiers is clean. The example includes the processing of the following three requests:
Request 1: Bring inrow 100,sections 1 and 2
Request 2: Bring inrow 200,sections 2 and 3
Request 3: Bring inrow 300,sections 3 and 4
In a level word line implementation, the following events would happen in response to the requests:
Request1: Precharge Turn off the sense amplifiers insections 1 and 2. Set bitlines insections 1 and 2 to Vdd/2.
Sense Turn onword line 100 polysilicon forsections 1 and 2. Latch data onto sense amplifiers insections 1 and 2.
Restore Drive sense amplifiers data back toword line 100 and polysilicon forsections 1 and 2.
Request 2: Precharge Turn off the sense amplifiers insections 2 and 3 Set bitlines insections 2 and 3 to Vdd/2.Release word line100 polysilicon forsection 2
Sense Turn onword line 200 polysilicon forsections 2 and 3. Latch data ontosense amplifier sub-groups 2 and 3
Restore Drive sense amplifier data back toword line 200 and polysilicon forsections 2 and 3
Request 3: Precharge Turn off the sense amplifiers insections 3 and 4. Set bitlines insections 3 and 4 to Vdd/2.Release word line 200 polysilicon forsection 3.
Sense Turn onword line 300 polysilicon forsections 3 and 4. Latch data ontosense amplifier sections 3 and 4.
Restore Drive sense amp data back toword line 300 and word line polysilicon forsections 3 and 4.
Request1: (Precharge)Turn off thesense amplifier sub-groups1 and2. Set bitlines insections1 and2 to Vdd/2.
(Sense)Turn onword line100 polysilicon forsections1 and2. Latch data intosense amplifier sub-groups1 and2.
(Restore)Drive data fromsense amplifier subgroups1 and2 back to storage locations ofword line100 polysilicon forsections1 and2.
Request2:(Precharge)Turn off the sense amplifiers insections2 and3 Set bitlines insections2 and3 to Vdd/2.Release word line100 polysilicon forsection2.
(Sense)Turn onword line200 polysilicon forsections2 and3. Latch data intosense amplifier sub-groups2 and3.
(Restore)Drive data fromsense amplifier sub-groups2 and3 back to storage locations ofword line200 polysilicon forsections2 and3.
Request3:(Precharge)Turn off the sense amplifiers insections3 and4. Set bitlines insections3 and4 to Vdd/2.Release word line200 polysilicon forsection3.
(Sense)Turn onword line300 polysilicon forsections3 and4. Latch data intosense amplifier sub-groups3 and4.
(Restore)Drive data fromsense amplifier sub-groups3 and4 back to storage locations ofword line300 polysilicon forsections3 and4.
FIG. 7 illustrates the state of the sense amplifiers after processingRequests 1, 2 and 3 for level word line sensing implementation described above and the pulse word line implementation described below.
In the pulse word line implementation, the following events would happen in response to the requests:
Request 1: Precharge Turn off the sense amplifiers insections 1 and 2. Set bitlines insections 1 and 2 to Vdd/2.
Sense Turn onword line 100 polysilicon forsections 1 and 2. Latch data onto sense amplifiers insections 1 and 2.
Restore Drive sense amplifier data back toword line 100 and polysilicon forsections 1 and 2.
Request 2: Explicit An explicit restore would be performed onRestore word line 100 polysilicon for section 2 (if necessary)
Precharge Turn off the sense amplifiers insections 2 and 3 Set bitlines insections 2 and 3 to Vdd/2.
Sense Turn onword line 200 polycide forsections 2 and 3. Latch data ontosense amplifiers 2 and 3
Restore Drive sense amplifier data back toword line 200 and polycides forsections 2 and 3
Request 3: Explicit An explicit restore would be performed onRestore word line 100 polycide for section 3 (if necessary)
Precharge Turn off the sense amplifiers insections 3 and 4. Set bitlines insections 3 and 4 to Vdd/2.
Sense Turn onword line 300 polysilicon forsections 3 and 4. Latch data ontosense amplifier sections 3 and 4.
Restore Drive sense amplifier data back toword line 300 and polysilicon forsections 3 and 4.
Request1: (Precharge)Turn offsense amplifier sub-groups1 and2. Set bitlines insections1 and2 to Vdd/2.
(Sense)Turn onword line100 polysilicon forsections1 and2. Latch data intosense amplifier sub-groups1 and2.
(Restore)Drive data fromsense amplifier sub-groups1 and2 to storage locations ofword line100 polysilicon forsections1 and2.
Request2:(Explicit Restore)An explicit restore would be performed to storage locations ofword line100 polysilicon for section2(if necessary).
(Precharge)Turn offsense amplifier sub-groups2 and3. Set bit lines insections2 and3 to Vdd/2.
(Sense)Turn onword line200 polysilicon forsections2 and3. Latch data intosense amplifier sub-groups2 and3
(Restore)Drive data fromsense amplifier sub-groups2 and3 to storage locations ofword line200 polysilicon forsections2 and3
Request3:(Explicit Restore)An explicit restore would be performed to storage locations ofword line100 polycide for section3(if necessary).
(Precharge)Turn offsense amplifier sub-groups3 and4. Set bit lines insections3 and4 to Vdd/2.
(Sense)Turn onword line300 polysilicon forsections3 and4. Latch data intosense amplifier sub-groups3 and4.
(Restore)Drive data fromsense amplifier sub-groups3 and4 to storage locations ofword line300 polysilicon forsections3 and4.
It should be noted that explicit restores are not always required. For example, if the data were not changed (i.e., the sense amplifiers were not written to or “clean”), an explicit restore is not necessary. An explicit restore is needed after a sense amplifier has been written to or “dirty”.
Furthermore, in this implementation, the controller in the memory would maintain a memory address tag to determine whether the address indicated in a request matches the address of data in the sense amplifier, a valid bit tag to determine whether data in the sense amplifiers is valid, and a dirty bit tag to determine whether the sense amplifiers are dirty for each subwordline section. These tags are used to determine whether or not a subwordline section has been made dirty and if so, which row address to explicitly restore it to.
In the foregoing specification, the invention has been described with reference to specific embodiments thereof. It will, however, be evident that various modifications and changes may be made thereto without departing from the broader spirit and scope of the invention. The specification and drawings are, accordingly, to be regarded in an illustrative rather than a restrictive sense.

Claims (65)

What is claimed is:
1. A memory comprising:
a memory array of storage locations;
a plurality of word lines for selecting rows of the memory array, each word line comprising a plurality of segments, each segment spanning a portion of the distance of the word line;
a plurality of sets of sense amplifiers, each sense amplifier of the sets of sense amplifiers selectively coupled to one storage location associated with the word line, each set of sense amplifiers corresponding to a segment;
a first select logic for selecting at least one segment of a word line during a sense operation; and
a second select logic for selecting at least one corresponding set of sense amplifiers.
2. The memory as set forth in claim1, wherein the memory is located on a component and the first select logic comprises a controller located on the component.
3. The memory as set forth in claim1, wherein the memory is located on a component and the second select logic comprises a controller located on the component.
4. The memory as set forth in claim1, wherein the first select logic issues a select signal to a gate having as inputs the select signal and a row signal indicative that the row is selected, the output of the gate activating the selected segment when the select signal and the row signal are active.
5. The memory as set forth in claim1, wherein the memory further comprises a plurality of gates, an output of each gate coupled to selectively activate a segment, each gate receiving as input a row signal indicative that a row is selected and a select signal indicative that a segment is selected.
6. The memory as set forth in claim1, wherein the first select logic comprises a controller which issues a first select signal and a plurality of decoders each coupled to receive the first select signal and selectively activate a segment when row decode logic indicates tat the corresponding row is selected.
7. The memory as set forth in claim1, wherein the second select logic issues the following signals:
SUBSAP[3:0] and {overscore (SUBSAN)} [3:0]
wherein the bits set indicate the set of sense amplifiers that is to be activated.
8. A method for accessing a memory comprising a plurality of storage locations , that includes a plurality of storage locations arranged in rows and word lines for selecting the rows, each word line including a plurality of segments and each segment spanning a portion of the distance of the word line, said method comprising the steps of:
providing a plurality of word lines for selecting rows of a memory array, each word line comprising a plurality of segments, each segment spanning a portion of the distance of the word line;
identifying sets of sense amplifiers, each sense amplifier of the sets of sense amplifiers coupled to one storage location associated with a word line, each set of sense amplifiers corresponding to a segment;
selecting at least one segment of a word line that is to be activated during a sense operation; and
selecting at least one corresponding set of sense amplifiers.
9. The method as set forth in claim8, wherein the set of selecting a segment comprises the steps of:
issuing a segment select signal to identify a segment to be selected;
issuing a row select signal to identify a row to be selected;
selecting a particular segment in a particular row based on the segment select signal and row select signal issued.
10. The method as set forth in claim8, wherein the step of selecting a corresponding set of sense amplifiers comprises the step of issuing a set select signal to select a set of sense amplifiers.
11. The method as set forth in claim8, wherein the access performed is a read operation, said method further comprising the steps of:
sensing the data of the selected segment, said sense operation placing the data in the corresponding set of sense amplifiers;
restoring the data to the selected segment; and
performing a column address strobe (CAS) wherein the data in the corresponding set of sense amplifiers is output from the memory.
12. The method as set forth in claim11, further comprising the step of precharging the sense amplifiers prior to performing the step of sensing the data.
13. The method as set forth in claim8, wherein the access performed is a write operation, said method further comprising the steps of:
performing a level word line access, wherein the selected segment remains activated until another segment is selected; and
performing a column address strobe (CAS) wherein data to be written is latched into the corresponding set of sense amplifiers, said CAS causing the data to further be stored in storage locations coupled to the selected segment.
14. The method as set forth in claim8, wherein the access performed is a write operation, said method further comprising the steps of:
performing a pulse word line access, wherein the selected segment is activated prior to performing a sense cycle and restore cycle and deactivated after completion of the restore cycle;
performing a column address strobe (CAS) wherein data to be written is latched into the corresponding set of sense amplifiers; and
performing an explicit restore operation thereby causing the data located in the corresponding set of sense amplifiers to be stored in storage locations coupled to the selected segment.
15. A memory comprising:
a plurality of word lines for selecting a row of a memory array, each word line comprising a plurality of segments, each segment spanning a portion of the distance of the word line;
a plurality of sets of sense amplifiers, each sense amplifier of the sets of sense amplifiers selectively coupled to one storage location associated with a word line, each set of sense amplifiers corresponding to a segment;
a first select logic for selecting during a sense operation at least one segment from a first word line and at least one segment from a second word line; and
a second select logic for selecting corresponding sets of sense amplifiers to access storage locations along the first segment and the second segment.
16. The memory as set forth in claim15, wherein the memory is located on a component and the first select logic comprises a controller located on the component.
17. The memory as set forth in claim15, wherein the memory is located on a component and the second select logic comprises a controller located on the component.
18. The memory as set forth in claim15, wherein the first select logic issues a first select signal to a first gate and a second select signal to a second gate, the first gate and second gate further respectively receiving as input a first row signal and second row signal indicative that the first row and second row, respectively, are selected, the output of the first gate activating the first selected segment when the first select signal and the first row signal are active and the output of the second gate activating the second selected segment when the second select signal and the second row signal are active.
19. The memory as set forth in claim15, wherein the memory further comprises a plurality of gates, an output of each gate coupled to selectively activate a segment of a row, each gate receiving as input a row signal indicative that a row is selected and a select signal to indicate selection of a segment in a particular row.
20. The memory as set forth in claim15, wherein the first select logic comprises a controller which issues a first select signal and a plurality of decoders each coupled to receive the first select signal and selectively activate a coupled segment when row decode logic indicates that the corresponding row is selected.
21. The memory as set forth in claim15, wherein the second select logic issues the following signals:
SUBSAP[3:0] and SUBSAN [3:0]
wherein the bits set indicate the set of sense amplifiers that is to be activated.
22. A method for accessing a memory comprising a plurality of storage locations that includes a plurality of storage locations arranged in rows and word lines for selecting the rows, each word line including a plurality of segments and each segment spanning a portion of the distance of the word line, said method comprising the steps of:
providing a plurality of word lines for selecting rows of a memory array, each word line comprising a plurality of segments, each segment spanning a portion of the distance of the word line;
identifying sets of sense amplifiers, each sense amplifier of the sets of sense amplifiers coupled to one storage location associated with a word line, each set of sense amplifiers corresponding to a segment;
selecting at least one segment of a first word line to activate during a sense operation;
selecting at least one segment of a second word line that is to be activated during a sense operation; and
selecting sets of sense amplifiers corresponding to the at least one segment of the first word line and at least one segment of the second word line to access storage locations along the first segment and the second segment.
23. The method as set forth in claim22, wherein:
the step of selecting at least one segment of a first word line comprises the steps of issuing a first select signal; and
the step of selecting at least one segment of a second word line comprises the step of issuing a second select signal.
24. The method as set forth in claim22, further comprising the step of issuing a select signal that identifies at least one segment of at least one row to be selected;
wherein the steps of selecting at least one segment of a first word line and at least one segment of a second word line comprise decoding the select signal to determine the segments to select.
25. The method as set forth in claim22, wherein the step of selecting sets of sense amplifiers comprises the step of issuing the following signals:
SUBSAP[3:0] and SUBSAN [3:0]
wherein the bits set indicate the set of sense amplifiers to activate.
26. The method as set forth in claim22 wherein the access performed is a read operation, said method further comprising the steps of:
sensing the data of the selected segments, said sense operation placing the data in the corresponding set of sense amplifiers;
restoring the data to the selected segments; and
performing a column address strobe (CAS) wherein the data in the corresponding sets of sense amplifiers are output from the memory.
27. The method as set forth in claim26, further comprising the step of precharging the sense amplifiers prior to performing the step of sensing the data.
28. The method as set forth in claim22, wherein the access performed is a write operation, said method further comprising the steps of:
performing a level word line access, wherein the selected segments remains activated until another segment is selected; and
performing a column address strobe (CAS) wherein data to be written are latched into the corresponding sets of sense amplifiers, said CAS causing the data to further be stored in storage locations coupled to the selected segments.
29. The method as set forth in claim22, wherein the access performed is a write operation, said method further comprising the steps of:
performing a pulse word line access, wherein the selected segments are activated prior to performing a sense cycle and restore cycle and deactivated after completion of the restore cycle;
performing a column address strobe (CAS) wherein data to be written is latched into the corresponding sets of sense amplifiers; and
performing an explicit restore operation thereby causing the data located in the corresponding sets of sense amplifiers to be stored in storage locations coupled to the selected segments.
30. The method as set forth in claim22, wherein the access performed is a write operation, said method further comprising the steps of:
performing a pulse word line access, wherein the selected segments are activated prior to performing a sense cycle and restore cycle and deactivated after completion of the restore cycle;
performing a column address strobe (CAS) wherein data to be written is latched into the corresponding sets of sense amplifiers;
performing an explicit restore operation with respect to the first segment thereby causing the data located in the corresponding set of sense amplifiers to be stored in storage locations coupled to the first segment; and
performing an explicit restore operation with respect to the the second segment thereby causing the data located in the corresponding set of sense amplifiers to be stored in storage locations coupled to the second segment.
31. A memory comprising:
storage locations arranged in rows;
a word line to select a first row of the storage locations, the word line including a plurality of word line segments coupled to enable access to respective sub-groups of the storage locations in the first row; and
a first selection circuit to selectively activate a variable number of the word line segments in accordance with a control value that indicates a pattern of the word line segments to be activated.
32. The memory of claim31 further comprising a plurality of sets of sense amplifiers, the sets of sense amplifiers coupled respectively to the sub-groups of the storage locations.
33. The memory of claim32 further comprising a second selection circuit configured to selectively activate a variable number of the sets of sense amplifiers in accordance with the control value.
34. The memory of claim32 wherein the plurality of sets of sense amplifiers are coupled to the first select circuit and a variable number of the sets of sense amplifiers are activated in accordance with the control value.
35. The memory of claim32 further comprising a memory address tag to store an address, the address corresponding to a first storage location of the sub-groups of the storage locations.
36. The memory of claim32 further comprising a valid tag to indicate that data sensed in at least one set of the sets of sense amplifiers is valid.
37. The memory of claim32 further comprising a dirty tag to indicate that data has been written to the at least one set of the sets of sense amplifiers.
38. The memory of claim31 further comprising circuitry to receive a sub-group activation signal, the select logic configured to activate the variable number of the word line segments in accordance with the control value if the sub-group activation signal is in a first state.
39. The memory of claim38 wherein the control value includes a plurality of bits, each bit corresponding to a respective word line segment.
40. The memory of claim31 further comprising:
a second word line to select a second row of the storage locations, the second word line including a second plurality of word line segments each coupled to enable access to a respective sub-group of the storage locations in the second row; and
select logic to concurrently activate at least one of the word line segments included in the second word line and the variable number of the sets of word line segments in the first row.
41. The memory of claim40 wherein further comprising a row decoder to receive a row address, the row decoder selecting both the first and second word lines in accordance with the row address.
42. A memory comprising:
a memory array of storage locations
sense amplifier circuitry, including a plurality of sets of sense amplifiers coupled to respective sub-groups of the storage locations; and
first selection circuitry to selectively activate a variable number of the sets of sense amplifiers in accordance with a control value that indicates a pattern of the sets of sense amplifiers to be activated.
43. The memory of claim42 further comprising:
a word line to select a first row of the storage locations the word line including a plurality of word line segments coupled to enable access to the respective sub-groups of the storage locations in the first row; and
second selection circuitry to selectively activate a variable number of the word line segments in accordance with the control value.
44. The memory of claim43 further comprising:
a second word line to select a second row of the storage locations, the word line including a second plurality of word line segments each coupled to enable access to a respective sub-group of the storage locations in the second row; and
third selection circuitry to concurrently activate at least one of the word line segments included in the second word line in accordance with the control value.
45. The memory of claim44 further comprising a row decoder to receive a row address, the row decoder selecting both the first and second word lines in accordance with the row address.
46. The memory of claim42 further comprising a memory address tag to store an address, the address corresponding to a storage location of data sensed in at least one set of the sets of sense amplifiers.
47. The memory of claim46 further comprising:
a valid tag to indicate whether the data latched in the at least one set of sense amplifiers is valid.
48. The memory of claim46 further comprising:
a dirty tag to indicate that data has been written to the at least one set of sense amplifiers.
49. A memory comprising:
storage locations arranged in rows;
a first word line to select a first row of the storage locations, the first word line including a plurality of word line segments coupled to enable access to respective sub-groups of the storage locations in the first row:
a second word line to select a second row of the storage locations, the second word line including a plurality of word line segments coupled to enable access to respective sub-groups of the storage locations in the second row; and
selection circuitry to concurrently activate a first word line segment included in the first word line and a second word line segments included in the second word line.
50. The memory of claim49 further comprising a row decoder to receive a row address, the row decoder selecting both the first and second word lines in accordance to the row address.
51. The memory of claim49 further comprising:
a first set of sense amplifiers coupled to a first sub-group of storage locations, the first sub-group of storage locations corresponding to the first word line segment included in the first word line; and
a second set of sense amplifiers coupled to a second sub-group of storage locations, the second sub-group of storage locations corresponding to the second word line segment included in the second word line.
52. The memory of claim51 further comprising:
a memory address tag to store an address, the address corresponding to a storage location address of data sensed in the first set of sense amplifiers;
a valid tag to indicate whether the data sensed in the first set of sense amplifiers is valid; and
a dirty tag to indicate whether the data sensed in the first set of sense amplifiers data has been updated.
53. A memory comprising:
storage locations arranged in rows and columns;
sense amplifiers coupled respectively to the columns of storage locations, the sense amplifiers including first and second sets of sense amplifiers;
a first word line to select a first row of the storage locations, the first word line including a plurality of word line segments coupled to enable access to respective sub-groups of the storage locations in the first row;
a second word line to select a second row of the storage locations, the second word line including a plurality of word line segments coupled to enable access to respective sub-groups of the storage locations in the second row; and
selection circuitry to activate at least one of the word line segments included in the first word line to transfer contents of the corresponding sub-group of the storage locations in the first row to the first set of sense amplifiers and to activate at least one of the word line segments included in the second word line to transfer contents of the corresponding sub-group of the storage locations in the second row to the second set of sense amplifiers.
54. The memory of claim53 further comprising a row decoder to receive a row address and to select both the first and second word lines in accordance with the row address.
55. The memory of claim54 further comprising:
a memory address tag to store an address, the address corresponding to a storage location of data latched in the first sets of sense amplifiers;
a first tag to indicate whether the data latched in the first set of sense amplifiers is valid; and
a second tag to indicate whether the data has been written to the first set of sense amplifiers.
56. A method of operation in a memory, the method comprising:
receiving a control value that indicates sub-groups of a row of storage locations within a first row of the memory; and
activating more than one and fewer than all of a plurality of word line segments in accordance with the control value to enable access to the corresponding sub-groups of the storage locations in the first row.
57. The method of claim56 further comprising storing an address in an address tag, the address being representative of one storage location of the storage locations in the first row.
58. The method of claim56 wherein the memory further includes a plurality of sets of sense amplifiers each coupled to respective sub-groups of the storage locations in the first row, the method further including transferring data from storage locations corresponding to the activated plurality of word line segments in the first row to the corresponding plurality of sets of sense amplifiers.
59. The method of claim58 further comprising:
inputting data from an external signal line;
writing the data to at least one sense amplifier of the plurality of sets of sense amplifiers; and
setting a dirty tag to indicate the writing of data to the at least one sense amplifier.
60. The method of claim56 further comprising activating at least one word line segment of a plurality of word line segments in a second row to enable access to at least one corresponding sub-group of the storage locations in a second row.
61. The method of claim60 wherein the control value is further indicative of the at least one corresponding sub-group of the storage locations within the second row.
62. The method of claim56 wherein the memory further comprises a plurality of sets of sense amplifiers coupled to respective sub-groups of storage locations in the first row, the method further comprising:
transferring data from storage locations corresponding to at least one activated word line segment to a corresponding set of sense amplifiers; and
setting a valid bit to indicate that the data transferred is valid.
63. The method of claim56 wherein the memory further comprises a first set of sense amplifiers coupled to a first sub-group of the storage locations in the first row and a second set of sense amplifiers coupled to a second sub-group of storage locations in a second row, the method further comprising:
transferring data corresponding to the first sub-group of the storage locations in the first row to the first set of sense amplifiers; and
transferring data corresponding to the second sub-group of storage locations in a second row to the second set of sense amplifiers.
64. The method of claim56 wherein the control value includes a plurality of bits, each bit corresponding to a respective one of the plurality of word line segments in the first row.
65. The method of claim56 further comprising receiving a sub-group selection activation signal, wherein the sub-groups of the storage locations in the first row corresponding to the control value are activated in accordance to the control value if the sub-group selection activation signal is in a first state.
US09/559,8361996-12-202000-04-26Memory and method for sensing sub-groups of memory elementsExpired - LifetimeUSRE37409E1 (en)

Priority Applications (1)

Application NumberPriority DateFiling DateTitle
US09/559,836USRE37409E1 (en)1996-12-202000-04-26Memory and method for sensing sub-groups of memory elements

Applications Claiming Priority (2)

Application NumberPriority DateFiling DateTitle
US08/771,303US5748554A (en)1996-12-201996-12-20Memory and method for sensing sub-groups of memory elements
US09/559,836USRE37409E1 (en)1996-12-202000-04-26Memory and method for sensing sub-groups of memory elements

Related Parent Applications (1)

Application NumberTitlePriority DateFiling Date
US08/771,303ReissueUS5748554A (en)1996-12-201996-12-20Memory and method for sensing sub-groups of memory elements

Publications (1)

Publication NumberPublication Date
USRE37409E1true USRE37409E1 (en)2001-10-16

Family

ID=25091385

Family Applications (2)

Application NumberTitlePriority DateFiling Date
US08/771,303CeasedUS5748554A (en)1996-12-201996-12-20Memory and method for sensing sub-groups of memory elements
US09/559,836Expired - LifetimeUSRE37409E1 (en)1996-12-202000-04-26Memory and method for sensing sub-groups of memory elements

Family Applications Before (1)

Application NumberTitlePriority DateFiling Date
US08/771,303CeasedUS5748554A (en)1996-12-201996-12-20Memory and method for sensing sub-groups of memory elements

Country Status (6)

CountryLink
US (2)US5748554A (en)
EP (1)EP0946943B1 (en)
AU (1)AU5604698A (en)
DE (1)DE69723105T2 (en)
TW (1)TW412749B (en)
WO (1)WO1998028747A1 (en)

Cited By (21)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US20030156450A1 (en)*2002-02-152003-08-21Tomoki HigashiSemiconductor memory device using magnetoresistive effect
US6667896B2 (en)2002-05-242003-12-23Agilent Technologies, Inc.Grouped plate line drive architecture and method
US20050072994A1 (en)*2003-10-012005-04-07Dongbu Electronics Co., Ltd.CMOS image sensor and manufacturing method thereof
US20050146975A1 (en)*2003-12-302005-07-07Halbert John B.Method and apparatus for multiple row caches per bank
US20050146974A1 (en)*2003-12-302005-07-07Halbert John B.Method and apparatus for multiple row caches per bank
US20060039227A1 (en)*2004-08-172006-02-23Lawrence LaiMemory device having staggered memory operations
US20060067146A1 (en)*2004-09-302006-03-30Steven WooIntegrated circuit memory system having dynamic memory bank count and page size
US20060072366A1 (en)*2004-09-302006-04-06Ware Frederick AMulti-column addressing mode memory system including an integrated circuit memory device
US20060133124A1 (en)*1999-12-232006-06-22Nader GaminiSemiconductor package with a controlled impedance bus and method of forming same
US20070028060A1 (en)*2005-08-012007-02-01Ware Frederick ALow power memory device
US20080165560A1 (en)*2007-01-052008-07-10International Business Machines CorporationHierarchical 2T-DRAM with Self-Timed Sensing
US20080165601A1 (en)*2007-01-052008-07-10International Business Machines CorporationeDRAM HIERARCHICAL DIFFERENTIAL SENSE AMP
US20080165561A1 (en)*2007-01-052008-07-10International Business Machines CorporationHierarchical six-transistor sram
US20080165562A1 (en)*2007-01-052008-07-10International Business Machines CorporationFast, stable, sram cell using seven devices and hierarchical bit/sense line
US7500075B1 (en)2001-04-172009-03-03Rambus Inc.Mechanism for enabling full data bus utilization without increasing data granularity
US20100223426A1 (en)*2001-02-282010-09-02Rambus Inc.Variable-width memory
US8595459B2 (en)2004-11-292013-11-26Rambus Inc.Micro-threaded memory
US9214219B2 (en)2011-08-302015-12-15Rambus Inc.Distributed sub-page selection
US9256557B2 (en)2006-05-022016-02-09Rambus Inc.Memory controller for selective rank or subrank access
US9268719B2 (en)2011-08-052016-02-23Rambus Inc.Memory signal buffers and modules supporting variable access granularity
US9330735B2 (en)2011-07-272016-05-03Rambus Inc.Memory with deferred fractional row activation

Families Citing this family (23)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
JPH10302471A (en)*1997-02-281998-11-13Mitsubishi Electric Corp Semiconductor storage device
US6111813A (en)*1997-09-302000-08-29Winbond Electronics CorporationApparatus and method for tracking dynamic sense amplifier enable signals with memory array accessing signals in a synchronous RAM
US5940329A (en)*1997-12-171999-08-17Silicon Aquarius, Inc.Memory architecture and systems and methods using the same
US6111808A (en)*1998-03-022000-08-29Hyundai Electronics Industries Co., Ltd.Semiconductor memory device
US6003121A (en)*1998-05-181999-12-14Intel CorporationSingle and multiple channel memory detection and sizing
KR100278658B1 (en)*1998-08-272001-01-15윤종용 Internal Clock Generation Circuit with Analog Pumping Structure
JP3177966B2 (en)*1998-11-122001-06-18日本電気株式会社 Semiconductor storage device
JP3926506B2 (en)*1999-05-282007-06-06富士通株式会社 Semiconductor memory device
KR100344819B1 (en)*1999-09-202002-07-19주식회사 하이닉스반도체Nonvolatile ferroelectric memory device and circuit for driving the same
US6760247B2 (en)*2002-09-272004-07-06Texas Instruments IncorporatedMethods and apparatus for flexible memory access
JP4252297B2 (en)2002-12-122009-04-08株式会社日立製作所 LIGHT EMITTING ELEMENT AND DISPLAY DEVICE USING THE LIGHT EMITTING ELEMENT
US8607328B1 (en)2005-03-042013-12-10David HodgesMethods and systems for automated system support
US7765366B2 (en)*2005-06-232010-07-27Intel CorporationMemory micro-tiling
US7587521B2 (en)*2005-06-232009-09-08Intel CorporationMechanism for assembling memory access requests while speculatively returning data
US8332598B2 (en)*2005-06-232012-12-11Intel CorporationMemory micro-tiling request reordering
US7558941B2 (en)*2005-06-302009-07-07Intel CorporationAutomatic detection of micro-tile enabled memory
US8253751B2 (en)2005-06-302012-08-28Intel CorporationMemory controller interface for micro-tiled memory access
US7389194B2 (en)*2005-07-062008-06-17Rambus Inc.Driver calibration methods and circuits
KR100673694B1 (en)*2005-10-102007-01-24주식회사 하이닉스반도체 Semiconductor memory device having low power consumption type column decoder and its operation method
US8878860B2 (en)*2006-12-282014-11-04Intel CorporationAccessing memory using multi-tiling
US7835202B2 (en)*2007-06-262010-11-16Broadcom CorporationPower-saving semiconductor memory
US9116781B2 (en)*2011-10-172015-08-25Rambus Inc.Memory controller and memory device command protocol
US8929164B2 (en)2012-03-052015-01-06Micron Technology, Inc.Apparatuses and methods for adjustment of data strobe signals

Citations (58)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US4377855A (en)*1980-11-061983-03-22National Semiconductor CorporationContent-addressable memory
US4542483A (en)*1983-12-021985-09-17At&T Bell LaboratoriesDual stage sense amplifier for dynamic random access memory
US4569036A (en)*1982-02-261986-02-04Tokyo Shibaura Denki Kabushiki KaishaSemiconductor dynamic memory device
US4646268A (en)*1983-10-131987-02-24Nec CorporationSemiconductor bipolar memory device operating in high speed
US4698788A (en)*1985-07-011987-10-06Motorola, Inc.Memory architecture with sub-arrays
US4700328A (en)*1985-07-111987-10-13Intel CorporationHigh speed and high efficiency layout for dram circuits
US4710902A (en)*1985-10-041987-12-01Motorola, Inc.Technique restore for a dynamic random access memory
US4730275A (en)*1985-11-221988-03-08Motorola, Inc.Circuit for reducing the row select voltage swing in a memory array
US4740921A (en)*1985-10-041988-04-26Motorola, Inc.Precharge of a dram data line to an intermediate voltage
US4758993A (en)*1984-11-191988-07-19Fujitsu LimitedRandom access memory device formed on a semiconductor substrate having an array of memory cells divided into sub-arrays
US4787858A (en)*1987-03-231988-11-29Digital Equipment CorporationLatching system for computer plug
US4796230A (en)*1987-06-241989-01-03Intel CorporationFolded-cascode configured differential current steering column decoder circuit
US4800525A (en)*1984-10-311989-01-24Texas Instruments IncorporatedDual ended folded bit line arrangement and addressing scheme
US4811302A (en)*1986-06-241989-03-07Nec CorporationDynamic semiconductor memory with improved sensing scheme
US4825413A (en)*1987-02-241989-04-25Texas Instruments IncorporatedBipolar-CMOS static ram memory device
US4837743A (en)*1987-08-171989-06-06Texas Instruments IncorporatedArchitecture for memory multiplexing
US4843264A (en)*1987-11-251989-06-27Visic, Inc.Dynamic sense amplifier for CMOS static RAM
US4862421A (en)*1988-02-161989-08-29Texas Instruments IncorporatedSensing and decoding scheme for a BiCMOS read/write memory
US4888732A (en)*1987-02-231989-12-19Matsushita Electric Industrial Co., Ltd.Dynamic random access memory having open bit line architecture
US4903344A (en)*1987-07-071990-02-20Oki Electric Industry Co., Ltd.Semiconductor memory device with staggered sense amplifiers
US4961168A (en)*1987-02-241990-10-02Texas Instruments IncorporatedBipolar-CMOS static random access memory device with bit line bias control
US4982370A (en)*1985-10-041991-01-01Mitsubishi Denki Kabushiki KaishaShared sense amplifier semiconductor memory
US4984196A (en)*1988-05-251991-01-08Texas Instruments, IncorporatedHigh performance bipolar differential sense amplifier in a BiCMOS SRAM
US4991141A (en)*1990-02-081991-02-05Texas Instruments IncorporatedSense amplifier and method for sensing the outputs of static random access memory cells
US5046050A (en)*1990-04-101991-09-03National Semiconductor CorporationShared BiCMOS sense amplifier
US5093806A (en)*1988-02-161992-03-03Tran Hiep VSensing and decoding scheme for a bicmos read/write memory
US5111434A (en)*1988-12-201992-05-05Ltd. SamSung Electronics Co.Semiconductor memory device
US5119340A (en)*1990-09-261992-06-02Sgs-Thomson Microelectronics, Inc.Semiconductor memory having latched repeaters for memory row line selection
US5121358A (en)*1990-09-261992-06-09Sgs-Thomson Microelectronics, Inc.Semiconductor memory with power-on reset controlled latched row line repeaters
US5124610A (en)*1989-03-031992-06-23E. F. Johnson CompanyTritiated light emitting polymer electrical energy source
US5124951A (en)*1990-09-261992-06-23Sgs-Thomson Microelectronics, Inc.Semiconductor memory with sequenced latched row line repeaters
US5128897A (en)*1990-09-261992-07-07Sgs-Thomson Microelectronics, Inc.Semiconductor memory having improved latched repeaters for memory row line selection
US5132931A (en)*1990-08-281992-07-21Analog Devices, Inc.Sense enable timing circuit for a random access memory
US5181205A (en)*1990-04-101993-01-19National Semiconductor CorporationShort circuit detector circuit for memory arrays
US5193072A (en)*1990-12-211993-03-09Vlsi Technology, Inc.Hidden refresh of a dynamic random access memory
US5193074A (en)1990-02-091993-03-09Mitsubishi Denki Kabushiki KaishaSemiconductor memory device having hierarchical row selecting lines
US5214610A (en)*1989-09-221993-05-25Texas Instruments IncorporatedMemory with selective address transition detection for cache operation
US5241503A (en)*1991-02-251993-08-31Motorola, Inc.Dynamic random access memory with improved page-mode performance and method therefor having isolator between memory cells and sense amplifiers
US5249165A (en)*1991-03-071993-09-28Kabushiki Kaisha ToshibaMemory cell array divided type multi-port semiconductor memory device
US5251178A (en)*1991-03-061993-10-05Childers Jimmie DLow-power integrated circuit memory
US5263002A (en)*1990-06-121993-11-16Kabushiki Kaisha ToshibaSemiconductor memory device and its topography
US5267215A (en)*1990-11-091993-11-30Nec CorporationSemiconductor memory device with transfer gates arranged to subdivide bit lines
US5274596A (en)*1987-09-161993-12-28Kabushiki Kaisha ToshibaDynamic semiconductor memory device having simultaneous operation of adjacent blocks
US5291444A (en)*1991-12-231994-03-01Texas Instruments IncorporatedCombination DRAM and SRAM memory array
US5305280A (en)*1991-04-041994-04-19Mitsubishi Denki Kabushiki KaishaSemiconductor memory device having on the same chip a plurality of memory circuits among which data transfer is performed to each other and an operating method thereof
US5321646A (en)*1991-04-091994-06-14Mitsubishi Denki Kabushiki KaishaLayout of a semiconductor memory device
US5337283A (en)*1991-12-271994-08-09Nec CorporationDynamic random access memory device
US5343438A (en)*1992-01-311994-08-30Samsung Electronics Co., Ltd.Semiconductor memory device having a plurality of row address strobe signals
US5383159A (en)*1992-09-171995-01-17Sharp Kabushiki KaishaSemiconductor memory device of alternately-activated open bit-line architecture
US5390308A (en)*1992-04-151995-02-14Rambus, Inc.Method and apparatus for address mapping of dynamic random access memory
US5406526A (en)1992-10-011995-04-11Nec CorporationDynamic random access memory device having sense amplifier arrays selectively activated when associated memory cell sub-arrays are accessed
US5414662A (en)*1990-04-061995-05-09Mosaid Technologies IncorporatedDynamic random access memory using imperfect isolating transistors
US5418737A (en)*1990-09-171995-05-23Texas Instruments IncorporatedDRAM with sub data lines and match lines for test
US5455802A (en)*1992-12-221995-10-03Sgs-Thomson Microelectronics, Inc.Dual dynamic sense amplifiers for a memory array
US5471425A (en)*1993-03-101995-11-28Fujitsu LimitedDynamic random access memory having sense amplifier control circuit supplied with external sense amplifier activating signal
US5485430A (en)*1992-12-221996-01-16Sgs-Thomson Microelectronics, Inc.Multiple clocked dynamic sense amplifier
US5517456A (en)1993-11-021996-05-14Nec CorporationSemiconductor memory device including a word line driving circuit of the divisional decoding type
US5587960A (en)1994-11-151996-12-24Sgs-Thomson Microelectronics LimitedIntegrated circuit memory device with voltage boost

Family Cites Families (1)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
JP3272888B2 (en)*1993-12-282002-04-08株式会社東芝 Semiconductor storage device

Patent Citations (58)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US4377855A (en)*1980-11-061983-03-22National Semiconductor CorporationContent-addressable memory
US4569036A (en)*1982-02-261986-02-04Tokyo Shibaura Denki Kabushiki KaishaSemiconductor dynamic memory device
US4646268A (en)*1983-10-131987-02-24Nec CorporationSemiconductor bipolar memory device operating in high speed
US4542483A (en)*1983-12-021985-09-17At&T Bell LaboratoriesDual stage sense amplifier for dynamic random access memory
US4800525A (en)*1984-10-311989-01-24Texas Instruments IncorporatedDual ended folded bit line arrangement and addressing scheme
US4758993A (en)*1984-11-191988-07-19Fujitsu LimitedRandom access memory device formed on a semiconductor substrate having an array of memory cells divided into sub-arrays
US4698788A (en)*1985-07-011987-10-06Motorola, Inc.Memory architecture with sub-arrays
US4700328A (en)*1985-07-111987-10-13Intel CorporationHigh speed and high efficiency layout for dram circuits
US4740921A (en)*1985-10-041988-04-26Motorola, Inc.Precharge of a dram data line to an intermediate voltage
US4982370A (en)*1985-10-041991-01-01Mitsubishi Denki Kabushiki KaishaShared sense amplifier semiconductor memory
US4710902A (en)*1985-10-041987-12-01Motorola, Inc.Technique restore for a dynamic random access memory
US4730275A (en)*1985-11-221988-03-08Motorola, Inc.Circuit for reducing the row select voltage swing in a memory array
US4811302A (en)*1986-06-241989-03-07Nec CorporationDynamic semiconductor memory with improved sensing scheme
US4888732A (en)*1987-02-231989-12-19Matsushita Electric Industrial Co., Ltd.Dynamic random access memory having open bit line architecture
US4825413A (en)*1987-02-241989-04-25Texas Instruments IncorporatedBipolar-CMOS static ram memory device
US4961168A (en)*1987-02-241990-10-02Texas Instruments IncorporatedBipolar-CMOS static random access memory device with bit line bias control
US4787858A (en)*1987-03-231988-11-29Digital Equipment CorporationLatching system for computer plug
US4796230A (en)*1987-06-241989-01-03Intel CorporationFolded-cascode configured differential current steering column decoder circuit
US4903344A (en)*1987-07-071990-02-20Oki Electric Industry Co., Ltd.Semiconductor memory device with staggered sense amplifiers
US4837743A (en)*1987-08-171989-06-06Texas Instruments IncorporatedArchitecture for memory multiplexing
US5274596A (en)*1987-09-161993-12-28Kabushiki Kaisha ToshibaDynamic semiconductor memory device having simultaneous operation of adjacent blocks
US4843264A (en)*1987-11-251989-06-27Visic, Inc.Dynamic sense amplifier for CMOS static RAM
US4862421A (en)*1988-02-161989-08-29Texas Instruments IncorporatedSensing and decoding scheme for a BiCMOS read/write memory
US5093806A (en)*1988-02-161992-03-03Tran Hiep VSensing and decoding scheme for a bicmos read/write memory
US4984196A (en)*1988-05-251991-01-08Texas Instruments, IncorporatedHigh performance bipolar differential sense amplifier in a BiCMOS SRAM
US5111434A (en)*1988-12-201992-05-05Ltd. SamSung Electronics Co.Semiconductor memory device
US5124610A (en)*1989-03-031992-06-23E. F. Johnson CompanyTritiated light emitting polymer electrical energy source
US5214610A (en)*1989-09-221993-05-25Texas Instruments IncorporatedMemory with selective address transition detection for cache operation
US4991141A (en)*1990-02-081991-02-05Texas Instruments IncorporatedSense amplifier and method for sensing the outputs of static random access memory cells
US5193074A (en)1990-02-091993-03-09Mitsubishi Denki Kabushiki KaishaSemiconductor memory device having hierarchical row selecting lines
US5414662A (en)*1990-04-061995-05-09Mosaid Technologies IncorporatedDynamic random access memory using imperfect isolating transistors
US5046050A (en)*1990-04-101991-09-03National Semiconductor CorporationShared BiCMOS sense amplifier
US5181205A (en)*1990-04-101993-01-19National Semiconductor CorporationShort circuit detector circuit for memory arrays
US5263002A (en)*1990-06-121993-11-16Kabushiki Kaisha ToshibaSemiconductor memory device and its topography
US5132931A (en)*1990-08-281992-07-21Analog Devices, Inc.Sense enable timing circuit for a random access memory
US5418737A (en)*1990-09-171995-05-23Texas Instruments IncorporatedDRAM with sub data lines and match lines for test
US5119340A (en)*1990-09-261992-06-02Sgs-Thomson Microelectronics, Inc.Semiconductor memory having latched repeaters for memory row line selection
US5121358A (en)*1990-09-261992-06-09Sgs-Thomson Microelectronics, Inc.Semiconductor memory with power-on reset controlled latched row line repeaters
US5124951A (en)*1990-09-261992-06-23Sgs-Thomson Microelectronics, Inc.Semiconductor memory with sequenced latched row line repeaters
US5128897A (en)*1990-09-261992-07-07Sgs-Thomson Microelectronics, Inc.Semiconductor memory having improved latched repeaters for memory row line selection
US5267215A (en)*1990-11-091993-11-30Nec CorporationSemiconductor memory device with transfer gates arranged to subdivide bit lines
US5193072A (en)*1990-12-211993-03-09Vlsi Technology, Inc.Hidden refresh of a dynamic random access memory
US5241503A (en)*1991-02-251993-08-31Motorola, Inc.Dynamic random access memory with improved page-mode performance and method therefor having isolator between memory cells and sense amplifiers
US5251178A (en)*1991-03-061993-10-05Childers Jimmie DLow-power integrated circuit memory
US5249165A (en)*1991-03-071993-09-28Kabushiki Kaisha ToshibaMemory cell array divided type multi-port semiconductor memory device
US5305280A (en)*1991-04-041994-04-19Mitsubishi Denki Kabushiki KaishaSemiconductor memory device having on the same chip a plurality of memory circuits among which data transfer is performed to each other and an operating method thereof
US5321646A (en)*1991-04-091994-06-14Mitsubishi Denki Kabushiki KaishaLayout of a semiconductor memory device
US5291444A (en)*1991-12-231994-03-01Texas Instruments IncorporatedCombination DRAM and SRAM memory array
US5337283A (en)*1991-12-271994-08-09Nec CorporationDynamic random access memory device
US5343438A (en)*1992-01-311994-08-30Samsung Electronics Co., Ltd.Semiconductor memory device having a plurality of row address strobe signals
US5390308A (en)*1992-04-151995-02-14Rambus, Inc.Method and apparatus for address mapping of dynamic random access memory
US5383159A (en)*1992-09-171995-01-17Sharp Kabushiki KaishaSemiconductor memory device of alternately-activated open bit-line architecture
US5406526A (en)1992-10-011995-04-11Nec CorporationDynamic random access memory device having sense amplifier arrays selectively activated when associated memory cell sub-arrays are accessed
US5455802A (en)*1992-12-221995-10-03Sgs-Thomson Microelectronics, Inc.Dual dynamic sense amplifiers for a memory array
US5485430A (en)*1992-12-221996-01-16Sgs-Thomson Microelectronics, Inc.Multiple clocked dynamic sense amplifier
US5471425A (en)*1993-03-101995-11-28Fujitsu LimitedDynamic random access memory having sense amplifier control circuit supplied with external sense amplifier activating signal
US5517456A (en)1993-11-021996-05-14Nec CorporationSemiconductor memory device including a word line driving circuit of the divisional decoding type
US5587960A (en)1994-11-151996-12-24Sgs-Thomson Microelectronics LimitedIntegrated circuit memory device with voltage boost

Non-Patent Citations (13)

* Cited by examiner, † Cited by third party
Title
"Two-Dimensional Power-Line Selection Scheme for Low Subthreshold-Current Multi-Gigabit DRAM's", IEEE Journal of Solid-State Circuits, vol. 29, No. 8, Aug. 1994, pp. 887-893.*
A 30ns 256-Mb DRAM with a Multidivided Array Structure, IEEE Journal of Solid-State Circuits, vol. 28, No. 11, Nov. 1993, pp. 1092-1097.*
FA 14.4: A 150 MHz 8-Banks 256M Synchronous DRAM with Wave Pipelining Methods, IEEE International Solid-State Circuits Conference, 1995, pp. 250-251, 192-193, 356-357.*
FA 142: A 29ns 64 Mb DRAM with Hierarchical Array Architecture, IEEE International Solid-State Circuits Conference, 1995, p. 246-247, 188-189, 355.*
H. Toshihiko., "A 20-ns 4Mb CMOS SRAM with Hierarchical Word Decoding Architecture," IEEE Journal of Solid State Circuits, vol. 25 No. 5, pp. 1068-1074 (Oct. 1990).
Session XVIII: STATIC RAMs, FAM 18.6: A 64Kb CMOS RAM, IEEE International Solid-State Circuits Conference, 1982, pp. 258-259.*
SP 23.1: A 60ns 1 Mb Nonvolatile Ferroelectric Memory with Non-Driven Cell Plate Line Write/Read Scheme, IEEE International Solid-State Circuits Conference, 1996, pp. 368-369.*
SP 23.2: A 1MB, 100MHz Integrated L2 Cache Memory with 128b Interface and ECC Protection, IEEE International Solid-State Circuits Conference, 1996, pp. 370-371.*
SP 23.3: A 7.68GIPS 3.84GB/s 1W Parallel Image-Processing RAM Integrating a 16Mb DRAM and 128 Processors, IEEE International Solid-State Circuits Conference, 1996, pp. 372-373, 298-299, 479.*
SP 23.4: A 2.5ns Clock Access 250MHz 256Mb SDRAM with a Synchronous Mirror Delay, IEEE International Solid-State Circuits Conference, 1996, pp. 374-375, 300-301, 480.*
SP 23.5: A 16.GB/s Data-Rate 1Gb Synchronous DRAM with Hierarchical Square-Shaped Memory Block and Distributed Bank Architecture, IEEE International Solid-State Circuits Conference, 1996, pp. 376-377.*
SP 23.6 A 32-Bank 1 Gb DRAM with 1GB/s Bandwidth, IEEE International Solid-State Circuits Conference, 1996, pp. 378-379, 304-305, 481-482.*
WP 3.5: A 30ns 256Mb DRAM with Multi-Divided Array Structure, IEEE International Solid-State Circuits Conference, 1993, pp. 50-51, 40-41, 215.*

Cited By (68)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US8076759B2 (en)1999-12-232011-12-13Rambus Inc.Semiconductor package with a controlled impedance bus and method of forming same
US20100072605A1 (en)*1999-12-232010-03-25Nader GaminiSemiconductor Package With a Controlled Impedance Bus and Method of Forming Same
US7626248B2 (en)1999-12-232009-12-01Rambus Inc.Semiconductor package with a controlled impedance bus
US20060133124A1 (en)*1999-12-232006-06-22Nader GaminiSemiconductor package with a controlled impedance bus and method of forming same
US9824036B2 (en)2001-02-282017-11-21Rambus Inc.Memory systems with multiple modules supporting simultaneous access responsive to common memory commands
US8769234B2 (en)2001-02-282014-07-01Rambus Inc.Memory modules and devices supporting configurable data widths
US8412906B2 (en)2001-02-282013-04-02Rambus Inc.Memory apparatus supporting multiple width configurations
US8112608B2 (en)2001-02-282012-02-07Rambus Inc.Variable-width memory
US20100223426A1 (en)*2001-02-282010-09-02Rambus Inc.Variable-width memory
US9257151B2 (en)2001-02-282016-02-09Rambus Inc.Printed-circuit board supporting memory systems with multiple data-bus configurations
US7500075B1 (en)2001-04-172009-03-03Rambus Inc.Mechanism for enabling full data bus utilization without increasing data granularity
US7126843B2 (en)*2002-02-152006-10-24Kabushiki Kaisha ToshibaSemiconductor memory device using magnetoresistive effect
US20030156450A1 (en)*2002-02-152003-08-21Tomoki HigashiSemiconductor memory device using magnetoresistive effect
US6667896B2 (en)2002-05-242003-12-23Agilent Technologies, Inc.Grouped plate line drive architecture and method
US20050072994A1 (en)*2003-10-012005-04-07Dongbu Electronics Co., Ltd.CMOS image sensor and manufacturing method thereof
US20050146975A1 (en)*2003-12-302005-07-07Halbert John B.Method and apparatus for multiple row caches per bank
US6990036B2 (en)*2003-12-302006-01-24Intel CorporationMethod and apparatus for multiple row caches per bank
US7050351B2 (en)2003-12-302006-05-23Intel CorporationMethod and apparatus for multiple row caches per bank
US20050146974A1 (en)*2003-12-302005-07-07Halbert John B.Method and apparatus for multiple row caches per bank
US8190808B2 (en)2004-08-172012-05-29Rambus Inc.Memory device having staggered memory operations
US20060039227A1 (en)*2004-08-172006-02-23Lawrence LaiMemory device having staggered memory operations
US8908466B2 (en)2004-09-302014-12-09Rambus Inc.Multi-column addressing mode memory system including an integrated circuit memory device
US8154947B2 (en)2004-09-302012-04-10Rambus Inc.Multi-column addressing mode memory system including an integrated circuit memory device
US7254075B2 (en)*2004-09-302007-08-07Rambus Inc.Integrated circuit memory system having dynamic memory bank count and page size
US8432766B2 (en)2004-09-302013-04-30Rambus Inc.Multi-column addressing mode memory system including an integrated circuit memory device
US7280428B2 (en)2004-09-302007-10-09Rambus Inc.Multi-column addressing mode memory system including an integrated circuit memory device
US8050134B2 (en)2004-09-302011-11-01Rambus Inc.Multi-column addressing mode memory system including an integrated circuit memory device
US7505356B2 (en)2004-09-302009-03-17Rambus Inc.Multi-column addressing mode memory system including an integrated circuit memory device
US20060072366A1 (en)*2004-09-302006-04-06Ware Frederick AMulti-column addressing mode memory system including an integrated circuit memory device
US7907470B2 (en)2004-09-302011-03-15Rambus Inc.Multi-column addressing mode memory system including an integrated circuit memory device
US20060067146A1 (en)*2004-09-302006-03-30Steven WooIntegrated circuit memory system having dynamic memory bank count and page size
US7755968B2 (en)2004-09-302010-07-13Rambus Inc.Integrated circuit memory device having dynamic memory bank count and page size
US10331379B2 (en)2004-11-292019-06-25Rambus Inc.Memory controller for micro-threaded memory operations
US8595459B2 (en)2004-11-292013-11-26Rambus Inc.Micro-threaded memory
US9292223B2 (en)2004-11-292016-03-22Rambus Inc.Micro-threaded memory
US9652176B2 (en)2004-11-292017-05-16Rambus Inc.Memory controller for micro-threaded memory operations
US11797227B2 (en)2004-11-292023-10-24Rambus Inc.Memory controller for micro-threaded memory operations
US7660183B2 (en)2005-08-012010-02-09Rambus Inc.Low power memory device
US7916570B2 (en)2005-08-012011-03-29Rambus Inc.Low power memory device
US20080140974A1 (en)*2005-08-012008-06-12Ware Frederick ALow power memory device
US9257159B2 (en)2005-08-012016-02-09Rambus Inc.Low power memory device
US20070028060A1 (en)*2005-08-012007-02-01Ware Frederick ALow power memory device
US10191866B2 (en)2006-05-022019-01-29Rambus Inc.Memory controller for selective rank or subrank access
US11467986B2 (en)2006-05-022022-10-11Rambus Inc.Memory controller for selective rank or subrank access
US10795834B2 (en)2006-05-022020-10-06Rambus Inc.Memory controller for selective rank or subrank access
US9256557B2 (en)2006-05-022016-02-09Rambus Inc.Memory controller for selective rank or subrank access
US20080165601A1 (en)*2007-01-052008-07-10International Business Machines CorporationeDRAM HIERARCHICAL DIFFERENTIAL SENSE AMP
US7460387B2 (en)2007-01-052008-12-02International Business Machines CorporationeDRAM hierarchical differential sense amp
US7821858B2 (en)2007-01-052010-10-26International Business Machines CorporationeDRAM hierarchical differential sense AMP
US7709299B2 (en)2007-01-052010-05-04International Business Machines CorporationHierarchical 2T-DRAM with self-timed sensing
US20080165560A1 (en)*2007-01-052008-07-10International Business Machines CorporationHierarchical 2T-DRAM with Self-Timed Sensing
US7499312B2 (en)2007-01-052009-03-03International Business Machines CorporationFast, stable, SRAM cell using seven devices and hierarchical bit/sense line
US20080165561A1 (en)*2007-01-052008-07-10International Business Machines CorporationHierarchical six-transistor sram
US20080165562A1 (en)*2007-01-052008-07-10International Business Machines CorporationFast, stable, sram cell using seven devices and hierarchical bit/sense line
US7471546B2 (en)2007-01-052008-12-30International Business Machines CorporationHierarchical six-transistor SRAM
US7460423B2 (en)2007-01-052008-12-02International Business Machines CorporationHierarchical 2T-DRAM with self-timed sensing
US20080308941A1 (en)*2007-01-052008-12-18International Business Machines CorporationHierarchical 2t-dram with self-timed sensing
US9911468B2 (en)2011-07-272018-03-06Rambus Inc.Memory with deferred fractional row activation
US10388337B2 (en)2011-07-272019-08-20Rambus Inc.Memory with deferred fractional row activation
US9570126B2 (en)2011-07-272017-02-14Rambus Inc.Memory with deferred fractional row activation
US10811062B2 (en)2011-07-272020-10-20Rambus Inc.Deferred fractional memory row activation
US11270741B2 (en)2011-07-272022-03-08Rambus Inc.Deferred fractional memory row activation
US9330735B2 (en)2011-07-272016-05-03Rambus Inc.Memory with deferred fractional row activation
US11804250B2 (en)2011-07-272023-10-31Rambus Inc.Memory with deferred fractional row activation
US12190990B2 (en)2011-07-272025-01-07Rambus Inc.Deferred fractional memory row activation
US9666250B2 (en)2011-08-052017-05-30Rambus Inc.Memory signal buffers and modules supporting variable access granularity
US9268719B2 (en)2011-08-052016-02-23Rambus Inc.Memory signal buffers and modules supporting variable access granularity
US9214219B2 (en)2011-08-302015-12-15Rambus Inc.Distributed sub-page selection

Also Published As

Publication numberPublication date
WO1998028747A1 (en)1998-07-02
DE69723105D1 (en)2003-07-31
EP0946943A1 (en)1999-10-06
US5748554A (en)1998-05-05
DE69723105T2 (en)2004-05-06
AU5604698A (en)1998-07-17
TW412749B (en)2000-11-21
EP0946943B1 (en)2003-06-25

Similar Documents

PublicationPublication DateTitle
USRE37409E1 (en)Memory and method for sensing sub-groups of memory elements
US6967885B2 (en)Concurrent refresh mode with distributed row address counters in an embedded DRAM
US5276642A (en)Method for performing a split read/write operation in a dynamic random access memory
US5226009A (en)Semiconductor memory device supporting cache and method of driving the same
US6937535B2 (en)Semiconductor memory device with reduced data access time
JPH0757457A (en)Memory device
CA2345845C (en)Bitline precharge
US5432733A (en)Semiconductor memory device
US7917692B2 (en)Method and system for using dynamic random access memory as cache memory
JPH041955B2 (en)
US6023428A (en)Integrated circuit device having a memory array with segmented bit lines and method of operation
US6724645B1 (en)Method and apparatus for shortening read operations in destructive read memories
JP2823466B2 (en) Semiconductor storage device
US6130855A (en)Latching wordline driver for multi-bank memory
KR100389750B1 (en)Semiconductor memory device that can access two regions alternately at high speed
US5481496A (en)Semiconductor memory device and method of data transfer therefor
US6070229A (en)Cache memory cell with a pre-programmed state
JPH02148496A (en) Semiconductor storage device and its data transfer method
JP2740486B2 (en) Semiconductor storage device
JPH1173763A (en) Semiconductor integrated circuit device
US12423001B2 (en)Memory device and operating method thereof
JP2002230966A (en)Ferroelectric memory
US6046958A (en)Latching wordline driver for multi-bank memory
JP3966506B2 (en) Semiconductor memory device
US20250118353A1 (en)Apparatuses and methods for single and multi memory cell architectures

Legal Events

DateCodeTitleDescription
FEPPFee payment procedure

Free format text:PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAYFee payment

Year of fee payment:4

SULPSurcharge for late payment
FPAYFee payment

Year of fee payment:8

FPAYFee payment

Year of fee payment:12


[8]ページ先頭

©2009-2025 Movatter.jp