

2.sup.X =N. .Iaddend..Iadd.11. The method of claim 10 wherein N equals 4 and X equals 2. .Iaddend..Iadd.12. The method of claim 10 wherein N equals 2 and X equals 1. .Iaddend.
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US08/510,729USRE36229E (en) | 1992-06-01 | 1995-11-20 | Simulcast standard multichip memory addressing system |
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US07/891,609US5371866A (en) | 1992-06-01 | 1992-06-01 | Simulcast standard multichip memory addressing system |
| US08/510,729USRE36229E (en) | 1992-06-01 | 1995-11-20 | Simulcast standard multichip memory addressing system |
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US07/891,609ReissueUS5371866A (en) | 1992-06-01 | 1992-06-01 | Simulcast standard multichip memory addressing system |
| Publication Number | Publication Date |
|---|---|
| USRE36229Etrue USRE36229E (en) | 1999-06-15 |
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US07/891,609CeasedUS5371866A (en) | 1992-06-01 | 1992-06-01 | Simulcast standard multichip memory addressing system |
| US08/510,729Expired - LifetimeUSRE36229E (en) | 1992-06-01 | 1995-11-20 | Simulcast standard multichip memory addressing system |
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US07/891,609CeasedUS5371866A (en) | 1992-06-01 | 1992-06-01 | Simulcast standard multichip memory addressing system |
| Country | Link |
|---|---|
| US (2) | US5371866A (en) |
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6242285B1 (en) | 1998-07-23 | 2001-06-05 | Kyung Suk Kang | Stacked package of semiconductor package units via direct connection between leads and stacking method therefor |
| US20030014578A1 (en)* | 2001-07-11 | 2003-01-16 | Pax George E. | Routability for memeory devices |
| US6731011B2 (en) | 2002-02-19 | 2004-05-04 | Matrix Semiconductor, Inc. | Memory module having interconnected and stacked integrated circuits |
| US20060117152A1 (en)* | 2004-01-05 | 2006-06-01 | Smart Modular Technologies Inc., A California Corporation | Transparent four rank memory module for standard two rank sub-systems |
| US20060203601A1 (en)* | 2004-08-16 | 2006-09-14 | Pawlowski J T | Memory device and method having programmable address configurations |
| US20080068900A1 (en)* | 2004-03-05 | 2008-03-20 | Bhakta Jayesh R | Memory module decoder |
| US20090201711A1 (en)* | 2004-03-05 | 2009-08-13 | Netlist, Inc. | Memory module with a circuit providing load isolation and memory domain translation |
| US20110016269A1 (en)* | 2009-07-16 | 2011-01-20 | Hyun Lee | System and method of increasing addressable memory space on a memory board |
| US7916574B1 (en) | 2004-03-05 | 2011-03-29 | Netlist, Inc. | Circuit providing load isolation and memory domain translation for memory module |
| US8516185B2 (en) | 2009-07-16 | 2013-08-20 | Netlist, Inc. | System and method utilizing distributed byte-wise buffers on a memory module |
| US8782350B2 (en) | 2008-04-14 | 2014-07-15 | Netlist, Inc. | Circuit providing load isolation and noise reduction |
| US9128632B2 (en) | 2009-07-16 | 2015-09-08 | Netlist, Inc. | Memory module with distributed data buffers and method of operation |
| US10290328B2 (en) | 2010-11-03 | 2019-05-14 | Netlist, Inc. | Memory module with packages of stacked memory chips |
| US10324841B2 (en) | 2013-07-27 | 2019-06-18 | Netlist, Inc. | Memory module with local synchronization |
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6205654B1 (en) | 1992-12-11 | 2001-03-27 | Staktek Group L.P. | Method of manufacturing a surface mount package |
| US5484959A (en)* | 1992-12-11 | 1996-01-16 | Staktek Corporation | High density lead-on-package fabrication method and apparatus |
| EP0977127A2 (en)* | 1994-03-11 | 2000-02-02 | The Panda Project | Method for configuring a computer system |
| US5530836A (en)* | 1994-08-12 | 1996-06-25 | International Business Machines Corporation | Method and apparatus for multiple memory bank selection |
| US5613094A (en)* | 1994-10-17 | 1997-03-18 | Smart Modular Technologies | Method and apparatus for enabling an assembly of non-standard memory components to emulate a standard memory module |
| US5572686A (en)* | 1995-06-05 | 1996-11-05 | Apple Computer, Inc. | Bus arbitration scheme with priority switching and timer |
| US5737572A (en)* | 1995-06-06 | 1998-04-07 | Apple Computer, Inc. | Bank selection logic for memory controllers |
| US5619471A (en)* | 1995-06-06 | 1997-04-08 | Apple Computer, Inc. | Memory controller for both interleaved and non-interleaved memory |
| US5590071A (en)* | 1995-11-16 | 1996-12-31 | International Business Machines Corporation | Method and apparatus for emulating a high capacity DRAM |
| US5926827A (en)* | 1996-02-09 | 1999-07-20 | International Business Machines Corp. | High density SIMM or DIMM with RAS address re-mapping |
| US5745914A (en)* | 1996-02-09 | 1998-04-28 | International Business Machines Corporation | Technique for converting system signals from one address configuration to a different address configuration |
| US5721708A (en)* | 1996-07-15 | 1998-02-24 | Winbond Electronics Corp. | Reduction of the address pins of the integrated circuit |
| US6332183B1 (en) | 1998-03-05 | 2001-12-18 | Micron Technology, Inc. | Method for recovery of useful areas of partially defective synchronous memory components |
| US6314527B1 (en) | 1998-03-05 | 2001-11-06 | Micron Technology, Inc. | Recovery of useful areas of partially defective synchronous memory components |
| US5870325A (en)* | 1998-04-14 | 1999-02-09 | Silicon Graphics, Inc. | Memory system with multiple addressing and control busses |
| US6381707B1 (en) | 1998-04-28 | 2002-04-30 | Micron Technology, Inc. | System for decoding addresses for a defective memory array |
| US6381708B1 (en) | 1998-04-28 | 2002-04-30 | Micron Technology, Inc. | Method for decoding addresses for a defective memory array |
| US6496876B1 (en) | 1998-12-21 | 2002-12-17 | Micron Technology, Inc. | System and method for storing a tag to identify a functional storage location in a memory device |
| US6572387B2 (en) | 1999-09-24 | 2003-06-03 | Staktek Group, L.P. | Flexible circuit connector for stacked chip module |
| US6408356B1 (en) | 1999-11-16 | 2002-06-18 | International Business Machines Corporation | Apparatus and method for modifying signals from a CPU to a memory card |
| US6578157B1 (en) | 2000-03-06 | 2003-06-10 | Micron Technology, Inc. | Method and apparatus for recovery of useful areas of partially defective direct rambus rimm components |
| US7269765B1 (en) | 2000-04-13 | 2007-09-11 | Micron Technology, Inc. | Method and apparatus for storing failing part locations in a module |
| US6470417B1 (en) | 2000-06-12 | 2002-10-22 | International Business Machines Corporation | Emulation of next generation DRAM technology |
| US6608763B1 (en) | 2000-09-15 | 2003-08-19 | Staktek Group L.P. | Stacking system and method |
| US6462408B1 (en) | 2001-03-27 | 2002-10-08 | Staktek Group, L.P. | Contact member stacking system and method |
| JP5280135B2 (en)* | 2008-09-01 | 2013-09-04 | 株式会社日立製作所 | Data transfer device |
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4884237A (en)* | 1984-03-28 | 1989-11-28 | International Business Machines Corporation | Stacked double density memory module using industry standard memory chips |
| US4992984A (en)* | 1989-12-28 | 1991-02-12 | International Business Machines Corporation | Memory module utilizing partially defective memory chips |
| US5005157A (en)* | 1989-11-13 | 1991-04-02 | Chips & Technologies, Inc. | Apparatus for selectively providing RAS signals or RAS timing and coded RAS address signals |
| US5126910A (en)* | 1989-05-19 | 1992-06-30 | Compaq Computer Corporation | Modular computer memory circuit board |
| US5227995A (en)* | 1989-07-18 | 1993-07-13 | International Business Machines Corporation | High density semiconductor memory module using split finger lead frame |
| US5228132A (en)* | 1989-09-29 | 1993-07-13 | Texas Instrument Incorporated | Memory module arranged for data and parity bits |
| US5229960A (en)* | 1990-12-05 | 1993-07-20 | Matra Marconi Space France | Solid state memory modules and memory devices including such modules |
| US5252857A (en)* | 1991-08-05 | 1993-10-12 | International Business Machines Corporation | Stacked DCA memory chips |
| US5257233A (en)* | 1990-10-31 | 1993-10-26 | Micron Technology, Inc. | Low power memory module using restricted RAM activation |
| US5279029A (en)* | 1990-08-01 | 1994-01-18 | Staktek Corporation | Ultra high density integrated circuit packages method |
| US5394010A (en)* | 1991-03-13 | 1995-02-28 | Kabushiki Kaisha Toshiba | Semiconductor assembly having laminated semiconductor devices |
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4884237A (en)* | 1984-03-28 | 1989-11-28 | International Business Machines Corporation | Stacked double density memory module using industry standard memory chips |
| US5126910A (en)* | 1989-05-19 | 1992-06-30 | Compaq Computer Corporation | Modular computer memory circuit board |
| US5227995A (en)* | 1989-07-18 | 1993-07-13 | International Business Machines Corporation | High density semiconductor memory module using split finger lead frame |
| US5228132A (en)* | 1989-09-29 | 1993-07-13 | Texas Instrument Incorporated | Memory module arranged for data and parity bits |
| US5228132B1 (en)* | 1989-09-29 | 1998-12-01 | Texas Instruments Inc | Memory module arranged for data and parity bits |
| US5005157A (en)* | 1989-11-13 | 1991-04-02 | Chips & Technologies, Inc. | Apparatus for selectively providing RAS signals or RAS timing and coded RAS address signals |
| US4992984A (en)* | 1989-12-28 | 1991-02-12 | International Business Machines Corporation | Memory module utilizing partially defective memory chips |
| US5279029A (en)* | 1990-08-01 | 1994-01-18 | Staktek Corporation | Ultra high density integrated circuit packages method |
| US5257233A (en)* | 1990-10-31 | 1993-10-26 | Micron Technology, Inc. | Low power memory module using restricted RAM activation |
| US5229960A (en)* | 1990-12-05 | 1993-07-20 | Matra Marconi Space France | Solid state memory modules and memory devices including such modules |
| US5394010A (en)* | 1991-03-13 | 1995-02-28 | Kabushiki Kaisha Toshiba | Semiconductor assembly having laminated semiconductor devices |
| US5252857A (en)* | 1991-08-05 | 1993-10-12 | International Business Machines Corporation | Stacked DCA memory chips |
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6242285B1 (en) | 1998-07-23 | 2001-06-05 | Kyung Suk Kang | Stacked package of semiconductor package units via direct connection between leads and stacking method therefor |
| US7124223B2 (en) | 2001-07-11 | 2006-10-17 | Micron Technology, Inc. | Routability for memory devices |
| US20030014578A1 (en)* | 2001-07-11 | 2003-01-16 | Pax George E. | Routability for memeory devices |
| US6944694B2 (en)* | 2001-07-11 | 2005-09-13 | Micron Technology, Inc. | Routability for memory devices |
| US20060118927A1 (en)* | 2002-02-19 | 2006-06-08 | Matrix Semiconductor, Inc. | Memory module having interconnected and stacked integrated circuits |
| US7005730B2 (en) | 2002-02-19 | 2006-02-28 | Matrix Semiconductor, Inc. | Memory module having interconnected and stacked integrated circuits |
| US7432599B2 (en) | 2002-02-19 | 2008-10-07 | Sandisk 3D Llc | Memory module having interconnected and stacked integrated circuits |
| US6731011B2 (en) | 2002-02-19 | 2004-05-04 | Matrix Semiconductor, Inc. | Memory module having interconnected and stacked integrated circuits |
| US20060117152A1 (en)* | 2004-01-05 | 2006-06-01 | Smart Modular Technologies Inc., A California Corporation | Transparent four rank memory module for standard two rank sub-systems |
| US8626998B1 (en) | 2004-01-05 | 2014-01-07 | Smart Modular Technologies, Inc. | Multi-rank memory module that emulates a memory module having a different number of ranks |
| US8990489B2 (en) | 2004-01-05 | 2015-03-24 | Smart Modular Technologies, Inc. | Multi-rank memory module that emulates a memory module having a different number of ranks |
| US8250295B2 (en) | 2004-01-05 | 2012-08-21 | Smart Modular Technologies, Inc. | Multi-rank memory module that emulates a memory module having a different number of ranks |
| US20110125966A1 (en)* | 2004-01-05 | 2011-05-26 | Smart Modular Technologies, Inc. | Multi-rank memory module that emulates a memory module having a different number of ranks |
| US10755757B2 (en) | 2004-01-05 | 2020-08-25 | Smart Modular Technologies, Inc. | Multi-rank memory module that emulates a memory module having a different number of ranks |
| US20100091540A1 (en)* | 2004-03-05 | 2010-04-15 | Netlist, Inc. | Memory module decoder |
| US20110090749A1 (en)* | 2004-03-05 | 2011-04-21 | Netlist, Inc. | Circuit for providing chip-select signals to a plurality of ranks of a ddr memory module |
| US7619912B2 (en) | 2004-03-05 | 2009-11-17 | Netlist, Inc. | Memory module decoder |
| US7636274B2 (en) | 2004-03-05 | 2009-12-22 | Netlist, Inc. | Memory module with a circuit providing load isolation and memory domain translation |
| US20090201711A1 (en)* | 2004-03-05 | 2009-08-13 | Netlist, Inc. | Memory module with a circuit providing load isolation and memory domain translation |
| US20100128507A1 (en)* | 2004-03-05 | 2010-05-27 | Netlist, Inc. | Circuit providing load isolation and memory domain translation for memory module |
| US7864627B2 (en) | 2004-03-05 | 2011-01-04 | Netlist, Inc. | Memory module decoder |
| US9858215B1 (en) | 2004-03-05 | 2018-01-02 | Netlist, Inc. | Memory module with data buffering |
| US7881150B2 (en) | 2004-03-05 | 2011-02-01 | Netlist, Inc. | Circuit providing load isolation and memory domain translation for memory module |
| US7916574B1 (en) | 2004-03-05 | 2011-03-29 | Netlist, Inc. | Circuit providing load isolation and memory domain translation for memory module |
| US20110085406A1 (en)* | 2004-03-05 | 2011-04-14 | Netlist, Inc. | Circuit providing load isolation and memory domain translation for memory module |
| US10489314B2 (en) | 2004-03-05 | 2019-11-26 | Netlist, Inc. | Memory module with data buffering |
| US20080068900A1 (en)* | 2004-03-05 | 2008-03-20 | Bhakta Jayesh R | Memory module decoder |
| US9037774B2 (en) | 2004-03-05 | 2015-05-19 | Netlist, Inc. | Memory module with load reducing circuit and method of operation |
| US8072837B1 (en) | 2004-03-05 | 2011-12-06 | Netlist, Inc. | Circuit providing load isolation and memory domain translation for memory module |
| US8081535B2 (en) | 2004-03-05 | 2011-12-20 | Netlist, Inc. | Circuit for providing chip-select signals to a plurality of ranks of a DDR memory module |
| US8081536B1 (en) | 2004-03-05 | 2011-12-20 | Netlist, Inc. | Circuit for memory module |
| US8081537B1 (en) | 2004-03-05 | 2011-12-20 | Netlist, Inc. | Circuit for providing chip-select signals to a plurality of ranks of a DDR memory module |
| US11093417B2 (en) | 2004-03-05 | 2021-08-17 | Netlist, Inc. | Memory module with data buffering |
| US12222878B2 (en) | 2004-03-05 | 2025-02-11 | Netlist, Inc. | Memory module with data buffering |
| US8756364B1 (en) | 2004-03-05 | 2014-06-17 | Netlist, Inc. | Multirank DDR memory modual with load reduction |
| US8516188B1 (en) | 2004-03-05 | 2013-08-20 | Netlist, Inc. | Circuit for memory module |
| US7564733B2 (en)* | 2004-08-16 | 2009-07-21 | Micron Technology, Inc. | Memory device and method having programmable address configurations |
| US20090268544A1 (en)* | 2004-08-16 | 2009-10-29 | Micron Technology, Inc. | Memory device and method having programmable address configurations |
| US20060203601A1 (en)* | 2004-08-16 | 2006-09-14 | Pawlowski J T | Memory device and method having programmable address configurations |
| US7978534B2 (en) | 2004-08-16 | 2011-07-12 | Round Rock Research, Llc | Memory device and method having programmable address configurations |
| US7324401B2 (en)* | 2004-08-16 | 2008-01-29 | Micron Technology, Inc. | Memory device and method having programmable address configurations |
| US20080175090A1 (en)* | 2004-08-16 | 2008-07-24 | Pawlowski J Thomas | Memory device and method having programmable address configurations |
| US8782350B2 (en) | 2008-04-14 | 2014-07-15 | Netlist, Inc. | Circuit providing load isolation and noise reduction |
| US9037809B1 (en) | 2008-04-14 | 2015-05-19 | Netlist, Inc. | Memory module with circuit providing load isolation and noise reduction |
| US10949339B2 (en) | 2009-07-16 | 2021-03-16 | Netlist, Inc. | Memory module with controlled byte-wise buffers |
| US20110016269A1 (en)* | 2009-07-16 | 2011-01-20 | Hyun Lee | System and method of increasing addressable memory space on a memory board |
| US9606907B2 (en) | 2009-07-16 | 2017-03-28 | Netlist, Inc. | Memory module with distributed data buffers and method of operation |
| US8516185B2 (en) | 2009-07-16 | 2013-08-20 | Netlist, Inc. | System and method utilizing distributed byte-wise buffers on a memory module |
| US9128632B2 (en) | 2009-07-16 | 2015-09-08 | Netlist, Inc. | Memory module with distributed data buffers and method of operation |
| US11994982B2 (en) | 2009-07-16 | 2024-05-28 | Netlist, Inc. | Memory module with distributed data buffers |
| US8417870B2 (en) | 2009-07-16 | 2013-04-09 | Netlist, Inc. | System and method of increasing addressable memory space on a memory board |
| US10290328B2 (en) | 2010-11-03 | 2019-05-14 | Netlist, Inc. | Memory module with packages of stacked memory chips |
| US10268608B2 (en) | 2012-07-27 | 2019-04-23 | Netlist, Inc. | Memory module with timing-controlled data paths in distributed data buffers |
| US10860506B2 (en) | 2012-07-27 | 2020-12-08 | Netlist, Inc. | Memory module with timing-controlled data buffering |
| US11762788B2 (en) | 2012-07-27 | 2023-09-19 | Netlist, Inc. | Memory module with timing-controlled data buffering |
| US10324841B2 (en) | 2013-07-27 | 2019-06-18 | Netlist, Inc. | Memory module with local synchronization |
| US10884923B2 (en) | 2013-07-27 | 2021-01-05 | Netlist, Inc. | Memory module with local synchronization and method of operation |
| Publication number | Publication date |
|---|---|
| US5371866A (en) | 1994-12-06 |
| Publication | Publication Date | Title |
|---|---|---|
| USRE36229E (en) | Simulcast standard multichip memory addressing system | |
| US5590071A (en) | Method and apparatus for emulating a high capacity DRAM | |
| KR910000589B1 (en) | Memory system providing contiguous address space | |
| KR100626223B1 (en) | Memory Expansion Modules with Stacked Memory Packages | |
| US4908789A (en) | Method and system for automatically assigning memory modules of different predetermined capacities to contiguous segments of a linear address range | |
| US8769234B2 (en) | Memory modules and devices supporting configurable data widths | |
| US5619471A (en) | Memory controller for both interleaved and non-interleaved memory | |
| EP1194856B1 (en) | A memory expansion module including multiple memory banks and a bank control circuit | |
| US6714433B2 (en) | Memory module with equal driver loading | |
| US4675808A (en) | Multiplexed-address interface for addressing memories of various sizes | |
| US4809234A (en) | Memory device including memories having different capacities | |
| US5278801A (en) | Flexible addressing for drams | |
| US5446860A (en) | Apparatus for determining a computer memory configuration of memory modules using presence detect bits shifted serially into a configuration register | |
| US5737572A (en) | Bank selection logic for memory controllers | |
| US6470417B1 (en) | Emulation of next generation DRAM technology | |
| JP2688177B2 (en) | Semiconductor memory system | |
| US4882700A (en) | Switched memory module | |
| US7167967B2 (en) | Memory module and memory-assist module | |
| EP0200198B1 (en) | An arrangement for expanding memory capacity | |
| US6408356B1 (en) | Apparatus and method for modifying signals from a CPU to a memory card | |
| KR870001518A (en) | Computer memory device | |
| GB2215498A (en) | Expandable reconfigurable memory circuit | |
| WO1993004430A1 (en) | Self-configuration of memory addresses for computer memory having multiple memory module types | |
| JPH0675850A (en) | Memory control signal switching device |
| Date | Code | Title | Description |
|---|---|---|---|
| FEPP | Fee payment procedure | Free format text:PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY | |
| AS | Assignment | Owner name:STAKTEK GROUP L.P., TEXAS Free format text:ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:STAKTEK CORPORATION;REEL/FRAME:011177/0921 Effective date:20000927 | |
| FPAY | Fee payment | Year of fee payment:8 | |
| AS | Assignment | Owner name:COMERICA BANK, AS AGENT, MICHIGAN Free format text:SECURITY AGREEMENT;ASSIGNOR:STAKTEK GROUP L.P.;REEL/FRAME:014546/0001 Effective date:20030819 | |
| FEPP | Fee payment procedure | Free format text:PAT HOLDER NO LONGER CLAIMS SMALL ENTITY STATUS, ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: STOL); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY | |
| FPAY | Fee payment | Year of fee payment:12 | |
| SULP | Surcharge for late payment | Year of fee payment:11 | |
| FEPP | Fee payment procedure | Free format text:PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text:PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY | |
| FEPP | Fee payment procedure | Free format text:PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text:PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY | |
| AS | Assignment | Owner name:ENTORIAN TECHNOLOGIES L.P., TEXAS Free format text:CHANGE OF NAME;ASSIGNOR:STAKTEK GROUP, L.P.;REEL/FRAME:023848/0062 Effective date:20080229 | |
| AS | Assignment | Owner name:STAKTEK GROUP L.P. NOW KNOWN AS ENTORIAN TECHNOLOG Free format text:RELEASE BY SECURED PARTY;ASSIGNOR:COMERICA BANK, AS AGENT;REEL/FRAME:023985/0954 Effective date:20040219 | |
| AS | Assignment | Owner name:STAKTEK CORPORATION,TEXAS Free format text:ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:CADY, JAMES W.;REEL/FRAME:024045/0731 Effective date:19920520 | |
| AS | Assignment | Owner name:ENTORIAN TECHNOLOGIES INC., TEXAS Free format text:MERGER;ASSIGNOR:ENTORIAN GP LLC;REEL/FRAME:029195/0114 Effective date:20100714 Owner name:ENTORIAN GP LLC, TEXAS Free format text:MERGER;ASSIGNOR:ENTORIAN TECHNOLOGIES L.P.;REEL/FRAME:029195/0048 Effective date:20100714 | |
| AS | Assignment | Owner name:OVID DATA CO. LLC, DELAWARE Free format text:ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:ENTORIAN TECHNOLOGIES INC.;REEL/FRAME:029389/0672 Effective date:20121031 | |
| AS | Assignment | Owner name:STAKTEK GROUP L.P., TEXAS Free format text:CORRECTIVE ASSIGNMENT TO CORRECT THE STATE OF INCORPORATION WITHIN THE ASSIGNMENT DOCUMENT PREVIOUSLY RECORDED ON REEL 011177, FRAME 0921.ASSIGNORS HEREBY CONFIRMS THE STATE OF INCORPORATION IS TEXAS;ASSIGNOR:STAKTEK CORPORATION;REEL/FRAME:030962/0142 Effective date:20000927 | |
| AS | Assignment | Owner name:TAMIRAS PER PTE. LTD., LLC, DELAWARE Free format text:MERGER;ASSIGNOR:OVID DATA CO. LLC;REEL/FRAME:037373/0481 Effective date:20150903 |