Movatterモバイル変換


[0]ホーム

URL:


US9711396B2 - Method for forming metal chalcogenide thin films on a semiconductor device - Google Patents

Method for forming metal chalcogenide thin films on a semiconductor device
Download PDF

Info

Publication number
US9711396B2
US9711396B2US14/741,249US201514741249AUS9711396B2US 9711396 B2US9711396 B2US 9711396B2US 201514741249 AUS201514741249 AUS 201514741249AUS 9711396 B2US9711396 B2US 9711396B2
Authority
US
United States
Prior art keywords
metal
semiconductor
precursor
source
metal chalcogenide
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active
Application number
US14/741,249
Other versions
US20160372365A1 (en
Inventor
Fu Tang
Michael Eugene Givens
Jacob Huffman Woodruff
Qi Xie
Jan Willem Maes
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
ASM IP Holding BV
Original Assignee
ASM IP Holding BV
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by ASM IP Holding BVfiledCriticalASM IP Holding BV
Priority to US14/741,249priorityCriticalpatent/US9711396B2/en
Assigned to ASM IP HOLDING B.V.reassignmentASM IP HOLDING B.V.ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS).Assignors: TANG, FU, WOODRUFF, JACOB HUFFMAN, GIVENS, MICHAEL EUGENE, MAES, JAN WILLEM, XIE, QI
Priority to TW105118684Aprioritypatent/TWI658166B/en
Priority to KR1020160075332Aprioritypatent/KR102282375B1/en
Publication of US20160372365A1publicationCriticalpatent/US20160372365A1/en
Application grantedgrantedCritical
Publication of US9711396B2publicationCriticalpatent/US9711396B2/en
Activelegal-statusCriticalCurrent
Anticipated expirationlegal-statusCritical

Links

Images

Classifications

Definitions

Landscapes

Abstract

In some aspects, methods of forming a metal chalcogenide thin film are provided. According to some methods, a metal chalcogenide thin film is deposited on a substrate in a reaction space in a cyclical deposition process where at least one cycle includes alternately and sequentially contacting the substrate with a first vapor-phase metal reactant and a second vapor-phase chalcogen reactant. In some aspects, methods of forming three-dimensional structure on a substrate surface are provided. In some embodiments, the method includes forming a metal chalcogenide dielectric layer between a substrate and a conductive layer. In some embodiments the method includes forming an MIS-type contact structure including a metal chalcogenide dielectric layer.

Description

BACKGROUND OF THE INVENTION
Field of the Invention
The invention relates generally to the field of semiconductor device manufacturing and, more particularly, to metal chalcogenide thin films and methods for forming the same, such as by atomic layer deposition (“ALD”) processes. For example, metal chalcogenide thin films may be formed by ALD processes and may serve as a dielectric layer in a metal-insulator-semiconductor (MIS) structure.
Description of the Related Art
As the dimensions of semiconductor devices in integrated circuits become ever smaller, the sizes of the constituent parts of these devices are also becoming smaller. For example, the sizes of transistors are continually decreasing, leading to decreases in the sizes of transistor source/drain regions. These smaller source/drain regions provide a smaller contact area for the source/drain contacts that electrically connect the source/drain regions to other electrical features. Smaller contact areas, however, can cause undesirable increases in contact resistance. Consequently, there is a need for methods of forming source/drain contact structures with low contact resistance.
SUMMARY OF THE INVENTION
In some aspects, methods of forming metal chalcogenide thin films are provided. According to some methods, a metal chalcogenide thin film is deposited on a substrate in a reaction space in a cyclical process where at least one cycles includes alternately and sequentially contacting the substrate with a vapor phase first metal precursor and a second vapor phase chalcogen precursor. In some embodiments the metal reactant comprises a metal selected from the group consisting of Mg, Sr, Be, Ca, Ba, Ni, Zn, Cd, and In.
In some embodiments, methods for forming a metal chalcogenide thin film include removing excess vapor phase metal precursor and reaction byproducts from the substrate after contacting the substrate with the first vapor phase metal precursor. In some embodiments, methods for forming a metal chalcogenide thin film include removing excess vapor phase second chalcogen precursor and reaction byproducts from the substrate after contacting the substrate with a second vapor phase chalcogen precursor. In some embodiments the second precursor contacts the substrate before the first precursor contacts the substrate in at least one deposition cycle.
According to some embodiments, a metal chalcogenide film is formed using metal precursor having at least one cyclopentadienyl ligand. In some embodiments the metal of the metal chalcogenide thin film is magnesium (Mg). In some embodiments the metal precursor is Mg(Cp)2or a derivative thereof. In some embodiments the metal of the metal chalcogenide thin film is strontium (Sr). In some embodiments the metal precursor is Sr(Cp)2or a derivative thereof.
According to some embodiments, methods for forming a metal chalcogenide thin film include using H2S, H2Se, or H2Te as a chalcogenide precursor. In some embodiments the chalcogenide precursor comprises (NH4)2S, (NH4)2Se, (NH4)2Te, elemental or atomic S, Se, Te, S-containing, Se-containing, or Te-containing plasma, or S-radical, Se-radicals, or Te-radicals. In some embodiments the resulting metal chalcogenide thin film comprises BeS, MgS, CaS, SrS, BaS, NiS, ZnS, CdS, InS, BeSe, MgSe, CaSe, SrSe, BaSe, NiSe, ZnSe, CdSe, InSe, BeTe, MgTe, CaTe, SrTe, BaTe, NiTe, ZnTe, CdTe, or InTe.
In some aspects, methods of forming metal-insulator-semiconductor (MIS) structure on a substrate surface are provided. In some embodiments, the methods comprise providing a substrate comprising a semiconductor surface, depositing a metal chalcogenide thin film over the semiconductor surface, and depositing a metal layer over the metal chalcogenide thin film. In some embodiments the metal of the metal chalcogenide thin film comprises at least one of the following: Mg, Sr, Be, Ca, Ba, Ni, Zn, Cd, and In. In some embodiments the chalcogen of the metal chalcogenide thin film comprises at least one of sulfur, selenium, and tellurium. In some embodiments the metal chalcogenide thin film has a thickness between about 0.1 nm and about 5 nm. In some embodiments the metal of the metal chalcogenide thin film comprises at least one of the following: Be, Mg, Ca, Ba, Sr, Y, Sc, La, Ce, Pr, Nd, Pm, Sm, Eu, Gd, Tb, Dy, Ho, Er, Tm, Yb, Lu, Al, Si, Ni, Zn, Cd, Pb, In, Ga, Ge, Gd, Ta, Mo, and W. In some embodiments the metal chalcogenide thin film comprises at least one of the following: BeS, MgS, CaS, SrS, BaS, NiS, ZnS, CdS, InS, BeSe, MgSe, CaSe, SrSe, BaSe, NiSe, ZnSe, CdSe, InSe, BeTe, MgTe, CaTe, SrTe, BaTe, NiTe, ZnTe, CdTe, and InTe. In some embodiments the semiconductor surface comprises silicon, silicon germanium, a group III-V semiconductor, a group II-VI semiconductor, a 2D semiconductor, or combinations thereof. In some embodiments the metal layer comprises at least one of the following: Ti, Al, Zr, Hf, V, Ta, Nb, Cr, Mo, W, Co, TiN, TiC, TiAlC, TaC, TaAlC, NbAlC, TiAl, TaAl, TaN, TaCN, WN, and TiWN.
In some aspects, methods of forming metal-insulator-semiconductor (MIS) structure on a substrate surface are provided. In some embodiments, the methods comprise forming a metal chalcogenide thin film on the substrate surface by an atomic layer deposition (ALD) process comprising alternately and sequentially contacting the substrate surface with a metal precursor and a chalcogen precursor, and forming a metal layer over the metal chalcogenide thin film. In some embodiments the metal precursor comprises at least one of the following metals: Mg, Sr, Be, Ca, Ba, Ni, Zn, Cd, and In. In some embodiments the chalcogen precursor is selected from at least one of the following: elemental S, elemental Se, elemental Te, S plasma, Se plasma, Te plasma, H2S, H2Se, H2Te, (NH4)2S, (NH4)2Se, and (NH4)2Te. In some embodiments the metal precursor comprises a cyclopentadienyl ligand. In some embodiments the metal precursor comprises Mg(Cp)2or Sr(Cp)2. In some embodiments the methods further comprise subjecting the substrate surface to a pretreatment process prior to forming a metal chalcogenide thin film on the substrate surface using an ALD process, wherein the pretreatment process comprises exposing the substrate surface to at least one of the following: HCl, HF, HBr, Cl2, HF, H2S, H2Se, H2Te, (NH4)2S, (NH4)2Se, and (NH4)2Te. In some embodiments the metal chalcogenide thin film has a thickness between about 0.1 nm and about 5 nm. In some embodiments the metal chalcogenide thin film comprises at least one of the following materials: BeS, MgS, CaS, SrS, BaS, NiS, ZnS, CdS, InS, BeSe, MgSe, CaSe, SrSe, BaSe, NiSe, ZnSe, CdSe, InSe, BeTe, MgTe, CaTe, SrTe, BaTe, NiTe, ZnTe, CdTe, and InTe.
In some aspects methods for integrated circuit fabrication are provided. In some embodiments, the methods comprise forming a metal chalcogenide dielectric layer over a source/drain region of a semiconductor substrate by alternately and sequentially contacting the substrate surface with a metal precursor and a chalcogen precursor, and forming a metal electrode over the dielectric layer. In some embodiments the metal chalcogenide thin film comprises at least one of the following materials: BeS, MgS, CaS, SrS, BaS, NiS, ZnS, CdS, InS, BeSe, MgSe, CaSe, SrSe, BaSe, NiSe, ZnSe, CdSe, InSe, BeTe, MgTe, CaTe, SrTe, BaTe, NiTe, ZnTe, CdTe, and InTe. In some embodiments the metal chalcogenide thin film comprises at least one of the following materials: MgS, SrS, MgSe, SrSe, MgTe, and SrTe. In some embodiments the metal electrode comprises at least one of the following: Ti, Al, Zr, Hf, V, Ta, Nb, Cr, Mo, W, Co, TiN, TiC, TiAlC, TaC, TaAC, NbAC, TiAl, TaAl, TaN, TaCN, WN, and TiWN. In some embodiments the metal electrode comprises titanium. In some embodiments the source/drain region comprises silicon, silicon germanium, a group III-V semiconductor, a group II-VI semiconductor, a 2D semiconductor, or combinations thereof. In some embodiments the source/drain region comprises germanium. In some embodiments the source/drain region comprises n-doped germanium, and the metal electrode comprises titanium. the metal precursor comprises Mg(Cp)2or Sr(Cp)2, and the chalcogen precursor comprises H2S, H2Se, or H2Te. In some embodiments the metal chalcogenide dielectric layer comprises MgS or SrS
BRIEF DESCRIPTION OF THE DRAWINGS
The invention will be better understood from the detailed description and from the appended drawings, which are meant to illustrate and not to limit the invention, and wherein:
FIG. 1 is a flow chart illustrating an ALD process for forming a metal chalcogenide thin film according to some embodiments.
FIG. 2 is a flow chart generally illustrating a process for forming source/drain contact structures according to some embodiments.
FIG. 3 illustrates a schematic cross-section of a transistor structure before forming a source/drain contact structure, according to some embodiments.
FIG. 4 illustrates a schematic cross-section of the transistor structure ofFIG. 3 after forming a source/drain contact structure, according to some embodiments.
DETAILED DESCRIPTION
The contact resistance between a source/drain contact structure and a source/drain region can be reduced by reducing contact resistivity. Without being limited by theory, it is believed that one phenomenon causing high contact resistivity is Fermi level pinning at the semiconductor valence band edge. This Fermi level pinning is believed to occur for many of the source/drain contact metals used to contact the semiconductor that forms the source/drain regions. The result is a high Schottky Barrier Height (SBH). Consequently, decreasing Fermi level pinning is believed to provide one approach to reduce contact resistivity.
Metal-Insulator-Semiconductor (MIS) structures have been proposed as one way to accomplish Fermi level depinning. These MIS structures include a thin dielectric film serving as an electron tunneling barrier layer between the semiconductor material of the source/drain region and the metal contact, thereby typically forming a contact structure with a semiconductor (the source/drain region), a barrier layer over and in contact with the semiconductor, and a metal over and in contact with the barrier layer. The thin insulating film is believed to cause depinning of the Fermi level and a reduction of the SBH. The thin dielectric film also adds to the resistance between the semiconductor and the metal. Nevertheless, by reducing the SBH, an overall reduction in contact resistivity is obtained if the barrier layer is sufficiently thin.
It has been found, however, that MIS structures may still have an undesirably high SBH. For example, TiO2has been investigated as a barrier layer for these MIS structures since it exhibits negligible conduction band offset with respect to either Ge or Si. Preferably, the barrier layer of an MIS structure will exhibit a low band offset with respect to the semiconductor layer of the MIS structure. However, the SBH obtained in a Al/TiO2/n-Ge MIS system was found to be about 0.45 eV, which is still higher than desired for some applications.
Metal oxide barrier layers may also create problems when used in an MIS structure. For example, metal oxide deposition may undesirably oxidize the underlying semiconductor surface, necessitating a passivation layer.
Chalcogen passivation of the semiconductor surface of the source/drain region has been proposed (e.g. Thathachary et al, APL 96 152108, 2010) as another approach for decreasing SBH. Without being limited by theory, it is believed that the chalcogen passivation also reduces the SBH by decreasing Fermi level pinning.
Chalcogen passivation of the semiconductor surface, however, can make formation of a source/drain structure difficult because the chalcogen passivation makes this surface highly inert and difficult to deposit material on. This difficulty can make the formation of MIS-type contact structures particularly challenging, since the quality (including the uniformity and thickness) of the barrier layer formed in contact with passivated surface has a direct impact on the electrical properties of the source structure.
In accordance with embodiments disclosed herein, source/drain contact structures may be formed having a low SBH. In some embodiments, an MIS-type contact structure is formed by depositing a metal chalcogenide thin film as a barrier layer by an atomic layer deposition (ALD) type process on a semiconductor surface. Optionally, the semiconductor surface may be pretreated prior to depositing the metal chalcogenide barrier layer. The metal chalcogenide thin film may then be optionally subjected to post-deposition treatment. A metal is subsequently deposited on the barrier layer, e.g., to form a metal electrode or electrical contact. Preferably, the MIS contact structure includes a metal that directly contacts the metal chalcogenide barrier layer, which in turn directly contacts the semiconductor surface of the source/drain region.
Advantageously, MIS contact structures formed according to some embodiments may have a reduced SBH. For example, the SBH may be about 0.11 eV or less (including about 0.07 eV to about 0.11 eV). Moreover, the metal chalcogenide barrier layers and methods of making the same disclosed herein may provide similar advantages to chalcogen-surface passivation, such as preventing or reducing the possible re-oxidation of the semiconductor surface due to later oxide growth. Additionally, a metal chalcogenide barrier layer as described herein may result in simplified integration due to the elimination of the need for an oxide barrier layer in addition to a metal chalcogenide passivation layer.
In some embodiments, metal chalcogenide thin films, methods of forming metal chalcogenide thin films and methods of forming three-dimensional structures incorporating metal chalcogenide thin films are provided. In some embodiments, the metal of the metal chalcogenide thin film may be selected from any number of metals, such as magnesium, strontium, beryllium, calcium, barium, nickel, zinc, cadmium, and indium. In some embodiments the chalcogen of the metal chalcogenide thin film may be selected from the group consisting of S, Se, and Te. For the purposes of the present disclosure oxygen will not be referred to herein as a chalcogen.
Atomic Layer Deposition (“ALD”) of Metal Chalcogenide Thin Films
In some embodiments, methods for forming metal chalcogenide thin films comprise an ALD process. For example, a substrate may be alternately and sequentially contacted with a first reactant comprising metal (also referred to as a metal precursor) and a second reactant comprising a chalcogen (also referred to as a chalcogen precursor). The metal precursor may be selected to provide the desired metal in the metal chalcogenide dielectric or barrier layer. Thus, in some embodiments the metal reactant is selected to provide a metal that is different from a metal in the underlying substrate region and/or from a metal in a metal layer that is to be subsequently deposited. In some embodiments a metal chalcogenide thin film comprises one or more of the following metals: Be, Mg, Ca, Ba, Sr, Y, Sc, La, Ce, Pr, Nd, Pm, Sm, Eu, Gd, Tb, Dy, Ho, Er, Tm, Yb, Lu, Al, Si, Ni, Zn, Cd, Pb, In, Ga, Ge, Gd, Ta, Mo, and W.
In some embodiments, methods of forming a metal chalcogenide film comprise an ALD cycle in which a metal source chemical and a chalcogen source chemical are alternatively and sequentially pulsed into a reaction space comprising a substrate. The metal source chemical is provided to the reaction space where at least some of the metal source chemical contacts and adsorbs to the substrate surface. The chalcogen source chemical is subsequently provided to the reaction space and reacts with the adsorbed metal source chemical to form metal chalcogenide. In some embodiments, the chalcogen source chemical may precede the metal source chemical. In some such embodiments a chalcogen may bond to the substrate and the subsequent metal source chemical reacts with a deposited chalcogen, or a chalcogen source chemical may change or remove and replace the surface termination to chalcogen-Hx-groups or other surface species comprising a chalcogen.
Such an ALD cycle is repeated as desired to form a film of a desirable thickness. In some embodiments, the ALD cycle is repeated until a complete, closed layer of a metal chalcogenide is formed. In some embodiments, the ALD cycle is repeated until a physically continuous layer of a metal chalcogenide is formed. In some embodiments, the ALD cycle is repeated until a minimum thickness is reached in which the deposited layer gives desired electrical properties. For example, a structure incorporating the deposited layer may have a Schottky barrier height (SBH) of about 0.11 eV or less. In some embodiments, the desirable thickness will be a thickness considered thick enough to completely cover a channel area of the substrate surface. In some embodiments, the desirable thickness is a thickness sufficient to substantially prevent oxidation of the underlying channel material of the substrate, such as during subsequent processing. In some embodiments, the desirable thickness is a thickness sufficient to act as a dielectric in a MIS structure.
In some embodiments, the deposited metal chalcogenide comprises at least about 5 at-% of a chalcogen, preferably more than about 15 at-% of a chalcogen and more preferably more than about 30 at-% of a chalcogen and most preferably more than about 40 at-% of a chalcogen. Depending on the metal oxidation state the metal chalcogenide may comprise chalcogen from about 45 at-% to about 75 at-%.
In some embodiments, such as where the metal chalcogenide thin film is incorporated into a three-dimensional architecture, the chosen metal may be selected based on, for example, the substrate and/or the metal layer used in the architecture. For example, in some embodiments it is desirable that the metal chalcogenide thin film utilize a metal that is distinct from the metals present in an overlying and/or underlying layer.
Geometrically challenging applications are also possible due to the nature of the ALD-type processes. The substrate surface may comprise one or more three-dimensional structures. In some embodiments one or more structures may have an aspect ratio of 1:1 to 10:1 or greater.
The thickness of the film formed according to some embodiments is equal to about 0.1 nm and less than or equal to about 5 nm; however, the actual thickness chosen may depend on the intended application of the thin film. In some embodiments, the thickness will be between about 0.1 nm and about 3 nm. In some embodiments, the thickness will be between about 1 nm and about 3 nm. In some embodiments, the thickness is between about 2 nm and about 3 nm. On the other hand, in some applications a thickness greater than 5 nm, 10 nm, or even 20 nm is desirable.
ALD type processes are based on controlled, self-limiting surface reactions and can provide precise control of the film composition. Gas phase reactions are typically avoided by contacting the substrate alternately and sequentially with reactants. Vapor phase reactants are separated from each other in the reaction chamber, for example, by removing excess reactants and/or reactant byproducts from the reaction chamber between reactant pulses. Removing excess reactants and/or reactant byproducts may be achieved, for example, by purging the reaction space after each pulse of reactant gas using a vacuum and/or a purge gas. A purge gas may also be flowed continuously before, during, and after each pulse of reactant gas. For example, in some embodiments the purge gas may also serve as a carrier gas for one or more of the reactants.
Briefly, a substrate is loaded into a reaction chamber and is heated to a suitable deposition temperature, generally at lowered pressure. In some embodiments, the substrate surface on which deposition is to take place comprises silicon. In some embodiments the substrate surface on which deposition is to take place comprises germanium. In some embodiments, the substrate surface comprises one or more III-V materials. In some embodiments, the substrate surface on which deposition is to take place comprises a high-mobility material. In some embodiments, the substrate surface comprises InGaAs. Other suitable substrate surfaces include, GaAs, InP, InAs, and GaSb. In some embodiments the substrate surface may comprise a 2D material such as MoS or graphene. In some embodiments the substrate may be a 300 mm or a 450 mm wafer. In some embodiments, the substrate surface comprises multiple materials, such as one or more III-V materials, silicon, silicon oxide, silicon nitride, SixGe1-xor Ge. For example, in some embodiments, the substrate may be a semiconductor wafer, or may be a semiconductor wafer having overlying conductive and/or dielectric materials. In some embodiments, the substrate may be a silicon wafer containing one or more of a germanium layer, a silicon germanium layer, and a III-V semiconductor layer. Thus, substrate surface may include silicon, germanium, silicon and germanium, or a III-V or II-VI semiconductor or a 2D material such as MoS or graphene. The III-V semiconductor may contain Ga and As.
Deposition temperatures are maintained below the precursor thermal decomposition temperature but at a high enough level to avoid condensation of reactants and to provide the activation energy for the desired surface reactions. Of course, the appropriate temperature window for any given ALD reaction will depend upon the surface termination and reactant species involved. The reaction temperature may be from about room temperature to about 500° C. or from about 20° C. to about 500° C. In some embodiments, the reaction temperature is from about room temperature to about 400° C. In some embodiments, the reaction temperature is from about 150° C. to about 400° C., from about 200° C. to about 350° C., or from about 250° C. to about 300° C.
The reaction pressure may be from about 0.1 Torr to about 760 Torr. In some embodiments, the reaction pressure may be from about 0.5 Torr to about atmospheric pressure.
In some embodiments, at least one ALD cycle is used to form a metal chalcogenide thin film. The film formed according to some embodiments is equal to about 0.1 nm and less than or equal to about 5 nm; however, the actual thickness chosen may depend on the intended application of the thin film. In some embodiments, the thickness will be between about 0.1 nm and about 3 nm. In some embodiments, the thickness will be between about 1 nm and about 3 nm. In some embodiments, the thickness is between about 2 nm and about 3 nm. On the other hand, in some applications a thickness greater than 5 nm, 10 nm, or even 20 nm is desirable. In some embodiments it may be desirable to form films with certain number of deposition cycles, such from about 5 deposition cycles to about 20 deposition cycles, preferably from about 7 cycles to about 15 cycles, instead of a target thickness
As mentioned above, each pulse or phase of each cycle is preferably self-limiting. An excess of reactant is supplied in each phase to saturate the susceptible structure surfaces. Surface saturation ensures reactant occupation of all available reactive sites (subject, for example, to physical size or “steric hindrance” restraints) and thus provides excellent step coverage. In some arrangements, the degree of self-limiting behavior can be adjusted by, e.g., allowing some overlap of reactant pulses to trade off deposition speed (by allowing some CVD-type reactions) against conformality. Ideal ALD conditions with reactants well separated in time and space provide self-limiting behavior and thus maximum conformality. In some embodiments, less than a complete monolayer is deposited in one or more cycles, for example due to steric hindrance. In some embodiments, more than one monolayer may be deposited by, for example, adjusting the conditions to achieve some decomposition reaction, such as would occur in CVD or CVD-like processes. Limited CVD reactions mixed with the self-limiting ALD reactions can raise the deposition rate.
Examples of suitable reactors that may be used include commercially available ALD equipment such as the F-120® reactor, Pulsar® reactor and Advance® 400 Series reactor, available from ASM America, Inc of Phoenix, Ariz. and ASM Europe B.V., Almere, Netherlands. In addition to these ALD reactors, many other kinds of reactors capable of ALD growth of thin films, including CVD reactors equipped with appropriate equipment and means for pulsing the precursors can be employed. In some embodiments a flow type ALD reactor is used.
In some embodiments the reactor is a batch reactor and has more than about 50 substrates, more than about 100 substrates or more than about 125 substrates. In some embodiments the reactor is a mini-batch reactor and has from about 2 to about 20 substrates, from about 3 to about 15 substrates or from about 4 to about 10 substrates.
The metal chalcogenide ALD processes described herein can optionally be carried out in a reactor or reaction space connected to a cluster tool. In a cluster tool, because each reaction space is dedicated to one type of process, the temperature of the reaction space in each module can be kept constant, which improves the throughput compared to a reactor in which is the substrate is heated up to the process temperature before each run.
A stand-alone reactor can be equipped with a load-lock. In that case, it is not necessary to cool down the reaction space between each run.
Preferably, for forming metal chalcogenide films, each ALD cycle comprises at least two distinct phases. The provision and removal of a reactant from the reaction space may be considered a phase. For a metal deposition cycle, in a first metal phase, a first reactant comprising a suitable metal—such as magnesium, strontium, beryllium, calcium, barium, nickel, zinc, cadmium, or indium—is provided and forms no more than about one monolayer on the substrate surface. This reactant is also referred to herein as “the metal precursor,” “metal reactant,” or “metal source chemical” and may be, for example, the corresponding beta-diketonate precursors and cyclopentadienyl-based precursors of the metals listed above. In a second chalcogen phase, a second reactant comprising a chalcogen is provided and may convert adsorbed metal reactant to a metal chalcogenide. This reactant is also referred to herein as “the chalcogen precursor,” “chalcogen reactant,” or “chalcogen source chemical” and may be, for example, an ammonium chalcogenide, for example (NH4)2S, (NH4)2Se, or (NH4)2Te, an aqueous solution of an ammonium chalcogenide, or a hydrogen chalcogenide, for example H2S, H2Se, or H2Te. One or more of the reactants may be provided with the aid of a carrier gas, such as N2, Ar, or He. Additional phases may be added and phases may be removed as desired to adjust the composition of the final film.
The terms “first” and “second” may be applied to any particular precursor depending on the sequencing of any particular embodiment. For example, depending on the embodiment the first reactant can be either a metal precursor or a chalcogen precursor.
FIG. 1 illustrates an embodiment of a method for forming a metal chalcogenide thin film by an ALD-type process comprisingmultiple pulsing cycles100, at least one cycle comprising:
contacting the surface of a substrate with a vaporized first metal precursor atstep120 to form at most a molecular monolayer of the metal precursor on the substrate,
removing excess metal precursor and reaction byproducts, if any, atstep130
contacting the surface of a substrate with a second chalcogen precursor atstep140,
removing excess second chalcogen precursor and any gaseous byproducts formed in the reaction between the metal precursor layer on the substrate and the second reactant atstep150, and
optionally repeating the contacting and removing steps atstep160 until a metal chalcogenide thin film of the desired thickness has been formed.
Removing excess precursor and reaction byproducts, if any, may comprise purging the reaction chamber with the use of a purge gas and/or the application of a vacuum to the reaction space. Where a purge gas is used, the purge gas may flow continuously or may be flowed through the reaction space only after the flow of a reactant gas has been stopped and before the next reactant gas begins flowing through the reaction space. It is also possible to continuously flow a purge or non-reactive gas through the reaction chamber so as to utilize the non-reactive gas as a carrier gas for the various reactive species. Thus, in some embodiments, a gas, such as nitrogen, continuously flows through the reaction space while the metal and chalcogen precursors are pulsed as necessary into the reaction chamber. Because the carrier gas is continuously flowing, removing excess reactant or reaction by-products is achieved by merely stopping the flow of reactant gas into the reaction space.
According to some embodiments, a metal chalcogenide thin film is formed by an ALD-type process comprising multiple pulsing cycles, each cycle comprising:
    • alternately and sequentially contacting the substrate with a vapor phase first metal precursor and a second vapor phase chalcogen precursor until a metal chalcogenide thin film of the desired thickness has been formed.
In some embodiments, the ratio of metal precursor pulses to chalcogen precursor pulses is adjusted. Thus, in some embodiments, a metal precursor is pulsed into the reaction chamber more than once relative to the pulse of the chalcogen precursor in at least one cycle. And in some embodiments, the chalcogen precursor is pulsed into the reaction chamber more than once relative to the pulse of the metal precursor in at least one cycle. For example, if increasing the amount of metal in the film is desired, at least one ALD cycle, every other ALD cycle, or every third, fourth, fifth, sixth cycle, etc. could include one or more additional metal precursor pulses. Similarly, if increasing the amount of chalcogenide in the film is desired, at least one ALD cycle, every other ALD cycle, or every third, fourth, fifth, sixth cycle, etc. could include one or more additional chalcogen precursor pulses.
In some embodiments, it is desirable to incorporate at least two metals into a metal chalcogenide film. Thus, in an appropriate ALD cycle, one or more cycles may include a pulse of a second, third, or fourth metal in addition to or in lieu of the first metal. For example, in some embodiments, the metal chalcogenide film comprises aluminum and magnesium. In some embodiments, the metal chalcogenide film comprises silicon and magnesium. In some embodiments, the metal chalcogenide film comprises hafnium and magnesium. For example, pulses of Al and Mg may be used in combination with chalcogen precursor pulses to form AlMgS, AlMgSe, or AlMgTe. Similarly, Si and Mg pulses or Si and Hf pulses may be used in combination with chalcogen precursor pulses to form MgSiS, MgHfS, MgSiSe, MgHfSe, MgSiTe, or MgHfTe. Without being tied to any particular, it is believed the use of more than one metal may achieve particular benefits, such as suppressed crystallization at elevated temperatures, minimized hygroscopic characteristics, and/or enhanced dielectric constants.
In some embodiments, metal chalcogenides are formed that consist essentially of metal and a chalcogen. In some embodiments, additional reactants may be used to incorporate into or contribute other materials to the film, for example oxygen to form metal oxychalcogenides. In some embodiments where additional non-metal elements in addition to a chalcogen are desired, an ALD process for forming the metal chalcogenide thin film may comprise phases in addition to the initial metal and chalcogen phases. For example, they may include an oxidation phase where metal oxychalcogenides are desired. In an oxidation phase, oxygen or an oxygen-containing precursor is provided in the reaction chamber and allowed to contact the substrate surface. The oxygen phase may be part of one or more deposition cycles. In some embodiments, a separate nitrogen phase may be included in one or more deposition cycles. In some embodiments a second metal phase may be provided in one or more deposition cycles. The oxidation phase, or other desirable phase, may follow the metal phase or the chalcogen phase, but in either situation, it is desirable in some embodiments, to remove excess oxygen (or other reactant) and any reaction by-products from the reaction space before proceeding to the next phase. In some embodiments an additional phase, such as an oxygen, nitrogen or additional metal phase may be provided after the final deposition cycle, or intermittently in the deposition process.
According to some embodiments, a desirable metal chalcogenide of the present disclosure will include one or more metals and at least one element (such as oxygen or nitrogen) in addition to a chalcogenide. Thus, ternary and quaternary compositions would serve as suitable metal chalcogenides. Examples include, but are not limited to, MgHfOS, MgHfSe, MgHfTe, MgSN, MgSeN, MgTeN, MgSO, MgSeO, MgTeO, etc.
Referring again toFIG. 1, which illustrates an exemplary metalchalcogenide deposition process100, some embodiments may include a pretreatment process atstep110 applied to the substrate surface. A pretreatment may comprise one or more steps. In the pretreatment, the substrate surface on which the metal chalcogenide is to be deposited may be exposed to one or more pretreatment reactants and/or to specific conditions, such as temperature or pressure. A pretreatment may be used for any number of reasons including to clean the substrate surface, remove impurities, remove native oxide, and provide desirable surface terminations. In some embodiments, a pretreatment comprises exposing the substrate surface to one or more pretreatment reactant, such as HCl, HBr, Cl2, HF, an ammonium chalcogenide, or a hydrogen chalcogenide. In some embodiments, a pretreatment process is carried out at about the same temperature as the subsequent deposition process. In some embodiments, a pretreatment process comprises one or more pulses of a suitable chemical, the pulses ranging from about 0.05 s to about 600 s, preferably from about 0.1 s to about 60 s. In some embodiments, the pressure during a pretreatment process is maintained between about 0.01 Torr and about 100 Torr, preferably from about 0.1 Torr to about 10 Torr.
In some embodiments, such as where a III-V material is used, HCl may be used as the pretreatment reactant. In some embodiments, such as where a germanium substrate is used, HF may be used as the pretreatment reactant. In some embodiments, multiple pretreatment reactants are used sequentially or simultaneously. In some embodiments, a pretreatment may involve multiple applications of one or more pretreatment reactants.
In some embodiments, a pretreatment may comprise first exposing the substrate surface to HCl for a period of time and then exposing the substrate surface to a hydrogen chalcogenide for a period of time. Additional steps may also be included. For example, in some embodiments, water may be used to wash the substrate surface between the respective HCl and hydrogen chalcogenide exposures. Thus, in one possible pretreatment, a suitable substrate surface may be exposed to HCl for a period of between 1 s and 5 minutes, washed with deionized (DI) H2O twice for about a period of between about 1 s and 60 s, and exposed to two exposures of a hydrogen chalcogenide for a period of about 1 s to about 60 s at. The preceding process may occur at any suitable temperature such as between about 100° C. and about 400° C.
According to some embodiments, a pretreatment may comprise an ex-situ wet clean treatment followed by one or more in-situ processes. The in-situ process may comprise multiple stages with different pretreatment reactants. For example, one in-situ sequence could comprise alternating exposure to HCl and a hydrogen chalcogenide, for example H2S, H2Se, or H2Te. Of course, it will be recognized that other combinations or other pretreatment reactants in similar or different combinations may also be used.
In some embodiments, the substrate surface is pretreated with a chalcogen-containing compound. In some embodiments, the chalcogen-containing compound may be the same as or different from the chalcogen precursor used in a subsequent metal chalcogenide deposition process. According to some embodiments, a chalcogen-containing pretreatment agent comprises a chalcogenol with a general formula of R—X—H, wherein R can be an alkane, an alkene, or other carbon-containing group of atoms, and X can be a chalcogen. In some embodiments, the chalcogen-containing pretreatment reactant comprises plasma or radicals derived from chalcogen-containing species. In some embodiments, the pretreatment agent comprises an elemental chalcogen. The use of a pretreatment reactant comprising a chalcogen may provide —XH terminations on the substrate surface, where X is a chalcogen. In such situations, the subsequent exposure to a metal precursor will result in the immediate formation of metal-chalcogen bonds and the beginning of a metal chalcogenide film. In some embodiments, a pretreatment is provided ex situ or in situ and may be provided as a liquid bath or by exposure to a vapor phase of a pretreatment reactant. In some embodiments, the pretreatment process comprises a chalcogen passivation process.
In some embodiments, surface terminations other than chalcogen-H terminations may be desired. In such instances, it may be desirable to use a non-chalcogen-containing pretreatment reactant. For example, in some embodiments, the pretreatment reactant may provide N—H terminations on the substrate surface. In some embodiments, such pretreatments could comprise an NH3anneal, N2plasma treatment, or exposure to N2H4, though other methods and other nitrogen-containing compounds may also be used. Similar to the result that may be achieved using chalcogen-containing pretreatment reactants, the use of nitrogen-containing reactants may achieve N—H terminations on the substrate surface.
A pretreatment process may utilize pretreatment reactants in vapor form and or in liquid form. In some embodiments, the pretreatment process may be carried out at the same temperature and/or pressure as the subsequent deposition process. In some embodiments, the pretreatment process may resemble the subsequent deposition process except that the pretreatment process will involve a longer pulse time or exposure time than used in the subsequent deposition process.
In some specific embodiments, HCl may be used as the pretreatment chemical and may be used in liquid form and the HCl may diluted (e.g., 1 (37%): 10) and may be used in a 1 minute etch. In some specific embodiments, liquid ammonium chalcogenide having a concentration of 22% may be used in a 5 minutes dipping process to pretreat the substrate surface. In some embodiments, the duration of the pretreatment process can be varied broadly without affecting the film properties of the subsequently deposited films.
The pretreatment process may be performed at the same temperature and/or pressure as the subsequent ALD process; however, it may also be performed at a different temperature and/or pressure. In embodiments where the pretreatment is performed ex situ, it may be impossible or undesirable to perform the pretreatment at the same temperature and/or pressure as the subsequent ALD process. For example, where a pretreatment involves the immersion of the substrate in an aqueous solution, it may be desirable to allow the pretreatment to proceed at a higher pressure than the ALD process, which may be performed at relatively low pressures that could undesirably evaporate the pretreatment reactant.
Referring again toFIG. 1, the substrate is contacted with a first metal reactant or precursor atstep120. In some embodiments the first metal precursor is conducted into a reaction chamber in the form of vapor phase pulse and contacted with the surface of the substrate. Conditions are preferably selected such that no more than about one monolayer of the precursor is adsorbed on the substrate surface in a self-limiting manner. The first metal precursor pulse is preferably supplied in gaseous form. The metal precursor gas is considered “volatile” for purposes of the present description if the species exhibits sufficient vapor pressure under the process conditions to transport the species to the workpiece in sufficient concentration to saturate exposed surfaces.
In some embodiments the metal precursor contacts the substrate for about 0.01 seconds to about 60 seconds, for about 0.02 seconds to about 30 seconds, for about 0.025 seconds to about 20 seconds, for about 0.05 seconds to about 5.0 seconds, about 0.05 seconds to about 2.0 seconds or about 0.1 seconds to about 1.0 second.
The metal precursor employed in the ALD type processes may be solid, liquid, or gaseous material under standard conditions (room temperature and atmospheric pressure), provided that the metal precursor is in vapor phase before it is conducted into the reaction chamber and contacted with the substrate surface.
Atstep130 excess first reactant and reaction byproducts, if any, are removed from the substrate surface, for example by purging with a pulse of inert gas such as nitrogen or argon. Purging the reaction chamber means that vapor phase precursors and/or vapor phase byproducts are removed from the reaction chamber such as by evacuating the chamber with a vacuum pump and/or by replacing the gas inside the reactor with an inert gas such as argon or nitrogen. Typical purging times are from about 0.05 to 20 seconds, more preferably between about 1 and 10 seconds, and still more preferably between about 1 and 2 seconds. However, other purge times can be utilized if necessary, such as when depositing layers over extremely high aspect ratio structures or other structures with complex surface morphology is needed. The appropriate purging times can be readily determined by the skilled artisan based on the particular circumstances.
In other embodiments however, removing excess first reactant and reaction byproducts, if any, may comprise moving the substrate so that the first reactant no longer contacts the substrate. In some embodiments no reactant may be removed from the various parts of a chamber. In some embodiments the substrate is moved from a part of the chamber containing a first metal precursor to another part of the chamber containing a second reactant or no reactant at all. In some embodiments the substrate is moved from a first reaction chamber to a second, different reaction chamber.
Atstep140 the substrate is contacted with a second gaseous, reactant comprising a chalcogen (also referred to as a chalcogen reactant or chalcogen precursor). In some embodiments the chalcogen precursor is pulsed into the chamber where it reacts with the first reactant bound to the surface. The reaction forms up to a monolayer of metal chalcogenide on the substrate surface.
In some embodiments, the chalcogen precursor includes chalcogen plasma or chalcogen radicals. In such embodiments, the chalcogen may be energized within the reaction chamber or upstream of the reaction chamber. Where a plasma is desired, the flow of un-energized chalcogen precursor may comprise a type of purge gas, such that after the substrate has been exposed to a chalcogen plasma for a desired period of time, the plasma generator may be turned off and the flow of chalcogen precursor itself is used to clear the reaction chamber of excess chalcogen plasma and unreacted byproducts.
While one skilled in the art will recognize that any number of suitable chalcogen precursors may be used, appropriate chalcogen precursors include chalcogen containing compounds that favorably react with the ligands of a previously or subsequently deposited metal precursor. Accordingly, selection of an appropriate chalcogen precursor may depend on the specific metal precursor used and the nature of the ligands in the metal precursor
In some embodiments the chalcogen precursor contacts the substrate for about 0.01 seconds to about 60 seconds, for about 0.02 seconds to about 30 seconds, for about 0.025 seconds to about 20 seconds, for about 0.05 seconds to about 5.0 seconds, about 0.05 seconds to about 2.0 seconds or about 0.1 seconds to about 1.0 second. However, depending on the reactor type, substrate type and its surface area, the chalcogen precursor contacting time may be even higher than 10 seconds. In some embodiments, contacting times can be on the order of minutes. The optimum contacting time can be readily determined by the skilled artisan based on the particular circumstances.
The concentration of the chalcogen precursor in the reaction chamber may be from about 0.01% by volume to about 99.0% by volume. And the chalcogen precursor may flow through the reaction chamber at a rate of between about 1 standard cm3/min and about 4000 standard cm3/min.
In some embodiments, the growth rate of the metal chalcogenide material is between about 0.01 Å/cycle and about 2.0 Å/cycle. In some embodiments, the growth rate is between about 0.1 Å/cycle and about 1.0 Å/cycle. In some embodiments, the growth rate is about 0.2 Å/cycle.
Atstep150, excess second reactant and gaseous by-products of the surface reaction, if any, are removed from the substrate surface, as described above forstep130. In some embodiments excess reactant and reaction byproducts are preferably removed with the aid of an inert gas.
The steps of contacting and removing may be optionally repeated atstep160 until a metal chalcogenide thin film of the desired thickness has been formed on the substrate, with each cycle leaving no more than a molecular monolayer. In some cases, it might be desirable to achieve at least partial decomposition of at least one the various precursors.
The metal chalcogenide ALD processes of the present disclosure may comprise one or more cycles. Some embodiments involve the repetition of at least about 5 cycles, at least about 10 cycles, or at least about 50 cycles. In some embodiments, no more than 100 cycles are performed to form a thin film of a desirable thickness.
Additional reactants can also be supplied that, in some embodiments, do not contribute elements to the growing film. Such reactants can be provided either in their own pulses or along with the metal and/or chalcogen precursor pulses. The additional reactants can be used, for example, to provide a desired surface termination, or to strip or getter ligands from one or more of the reactants and/or free by-product.
In some embodiments, additional reactants are used in order to contribute additional species, such as oxygen or nitrogen, to the growing thin film. In some embodiments, the additional reactants may be provided in the same phase as another precursor, such as during the metal phase or the chalcogen phase. In some embodiments, the additional reactant or reactants constitute their own phase or phases and are provided separate from both the metal and chalcogen phases. Whether provided with another phase or separately, the additional reactant(s) may be provided in every cycle, some cycles, or only in one cycle in the deposition process.
In some embodiments, one or more additional non-metal elements may be desired in the metal chalcogenide film, such as nitrogen or oxygen. Additional phases can be incorporated in one or more deposition cycles, or provided after deposition of the metal chalcogenide film, in order to incorporate such materials. For example, in some embodiments one or more cycles may include a nitrogen phase in which the substrate is exposed to a nitrogen reactant. In some embodiments, the nitrogen phase incorporates at least some nitrogen into the metal chalcogenide thin film. In some embodiments, the nitrogen phase comprises exposing the substrate surface or growing film to N2plasma. In some embodiments, the nitrogen phase comprises subjecting the substrate surface or growing film to an annealing process using NH3. In some embodiments, the nitrogen phase comprises subjecting the substrate surface or growing film to N2H4. In some embodiments, the nitrogen phase comprises exposing the substrate to nitrogen precursors, nitrogen radicals, atomic nitrogen, nitrogen plasma, or combinations thereof. A nitrogen phase can be included in one or more deposition cycles by providing a pulse of the nitrogen reactant and purging or after depositing some or all of the complete film. In some embodiments the nitrogen phase may follow the metal phase or the chalcogen phase in one or more deposition cycles.
In some embodiments one or more cycles may include an oxygen phase in which the substrate is exposed to an oxygen reactant. In some embodiments, the oxygen phase incorporates at least some oxygen into the metal chalcogenide thin film. In some embodiments, the oxygen phase comprises exposing the substrate surface or growing film to oxygen plasma. In some embodiments, the oxygen phase comprises subjecting the substrate surface or growing film to an annealing process in an oxygen atmosphere. In some embodiments, the oxygen phase comprises exposing the substrate to oxygen precursors, oxygen radicals, atomic oxygen, oxygen plasma, or combinations thereof. An oxygen phase can be included in one or more deposition cycles by providing a pulse of the oxygen reactant and purging or after depositing some or all of the complete film. In some embodiments the oxygen phase may follow the metal phase or the chalcogen phase in one or more deposition cycles.
The metal chalcogenide thin films of the present disclosure can include any number of metals. Accordingly, suitable metal precursors comprising the desired metal of the metal chalcogenide can be selected. In some embodiments a metal chalcogenide comprising Be, Mg, Ca, Ba, Sr, Y, Sc, La, Ce, Pr, Nd, Pm, Sm, Eu, Gd, Tb, Dy, Ho, Er, Tm, Yb, Lu, Al, Si, Ni, Zn, Cd, Pb, In, Ga, Ge, Gd, Ta, Mo, or W is formed.
According to some embodiments, a metal chalcogenide thin film includes two or more metals. In some embodiments, additional deposition phases are added to one or more deposition cycles to incorporate the additional metal or metals. The additional metal phase(s) may follow the first metal phase or follow the chalcogen phase. In some embodiments two or more different metal precursors may be provided simultaneously in the same metal phase of a deposition cycle. In some embodiments metal precursors comprising different metals may be used in different deposition cycles. For example, a first metal precursor may be the only metal precursor used in one or more deposition cycles and a second metal precursor comprising a second, different metal, may be used in one or more other deposition cycles.
According to some embodiments of a method for forming a metal chalcogenide thin film by an ALD-type process comprises multiple pulsing cycles, at least one cycle comprising:
contacting the surface of a substrate with a vaporized magnesium precursor, for example Mg(Cp)2, to form at most a molecular monolayer of magnesium precursor on the substrate,
removing excess magnesium precursor and reaction byproducts, if any,
contacting the surface of a substrate with a second sulfur precursor, for example H2S,
removing excess second sulfur precursor and any gaseous byproducts formed in the reaction between the magnesium precursor layer on the substrate and the second reactant, and
optionally repeating the contacting and removing steps until a metal chalcogenide, for example magnesium sulfide thin film of the desired thickness has been formed.
According to some embodiments, a metal chalcogenide thin film is formed by an ALD-type process comprising multiple pulsing cycles, each cycle comprising:
alternately and sequentially contacting the substrate with a vapor phase first magnesium precursor, for example Mg(Cp)2, and a second vapor phase sulfur precursor, for example H2S, until a metal chalcogenide, for example magnesium sulfide thin film of the desired thickness has been formed.
According to some embodiments of a method for forming a metal chalcogenide thin film by an ALD-type process comprises multiple pulsing cycles, at least one cycle comprising:
contacting the surface of a substrate with a vaporized strontium precursor, for example Sr(Cp)2, to form at most a molecular monolayer of strontium precursor on the substrate,
removing excess strontium precursor and reaction byproducts, if any,
contacting the surface of a substrate with a second sulfur precursor, for example H2S,
removing excess second sulfur precursor and any gaseous byproducts formed in the reaction between the strontium precursor layer on the substrate and the second reactant, and
optionally repeating the contacting and removing steps until a metal chalcogenide, for example strontium sulfide thin film of the desired thickness has been formed.
According to some embodiments, a metal chalcogenide thin film is formed by an ALD-type process comprising multiple pulsing cycles, each cycle comprising:
alternately and sequentially contacting the substrate with a vapor phase first strontium precursor, for example Sr(Cp)2, and a second vapor phase sulfur precursor, for example H2S, until a metal chalcogenide, for example strontium sulfide thin film of the desired thickness has been formed.
Metal Precursors
It will be understood by one skilled in the art that the metal of the metal chalcogenide thin films of the present disclosure may be selected from any number of options. In some embodiments, the metal precursor is selected from compounds containing Be, Mg, Ca, Ba, Sr, Y, Sc, La, Ce, Pr, Nd, Pm, Sm, Eu, Gd, Tb, Dy, Ho, Er, Tm, Yb, Lu, Al, Si, Ni, Zn, Cd, Pb, In, Ga, Ge, Gd, Ta, Mo, and W. In some embodiments, the metal precursor comprises one or more ligands, such as cyclopentadienyl (“Cp”) ligands. MgCp2is one example of a suitable metal precursor. In some embodiments, the metal precursor is a metal beta-diketonate. In some embodiments, the metal precursor is not a cyclopentadienyl-compound of Ca, Ba, or Sr.
In some embodiments, the metal precursor has the following formula:
ML2Ax  (I)
wherein each L can be independently selected to be a hydrocarbon group and M can be is Mg, Ca, Ba or Sr and A can be neutral ligand or adduct, such as ethylenediamine or EtOH, and x can be from 0 to 2. Preferably L can be linear, branched, cyclic alkyl or unsaturated hydrocarbon group, such as alkenyl, alkynyl, aromatic, cyclopentadienyl, phenyl, cyclooctadienyl, or cycloheptatrienyl group. Preferably M is Mg, Ba, Sr, or Ca. Preferably x is 0. More preferably L is cyclopentadienyl group. In some embodiments, the L can be a bidentate ligand, such as betadiketonate, guanidinate or amidinate. In some embodiments, the betadiketonate ligand can be acetylacetonate or 2,2,6,6-tetramethyl-3,5-heptanedionato (thd).
In some embodiments, the metal precursor is a cyclopentadienyl compound or derivated thereof, such as alkylsubstituted cyclopentadienyl compound and have the following formula:
M(R1R2R3R4R5Cp)2  (II)
    • wherein each of the R1-R5can be independently selected to be hydrogen or substituted or unsubstituted alkyl group and M can be is Be, Mg, Ca, Ba or Sr. In preferred embodiments the M is Mg and each of the R1-R5can be independently selected to be R1-R5can be hydrogen or linear or branched C1-C5alkyl group. In more preferred embodiments the M is Mg or Sr and each of the R1-R5can be independently selected to be hydrogen or C1-C3alkyl group, such as methyl, ethyl, n-propyl or i-propyl group. In preferred embodiments the precursor is Mg(Cp)2or Sr(Cp)2.
In some embodiments, the metal precursor comprises one or more ligands, such as cyclopentadienyl (“Cp”) ligands. These source compounds can be selected from a group consisting of the following compounds:
(Cp)xM  (III);
(Cp)xLyM  (IV);
(Cp)xWnM  (V);
(CP)xLyWnM  (VI);
    • wherein M is Sc, Y, La, Ce, Pr, Nd, Sm, Eu, Gd, Tb, Dy, Ho, Er, Tm, Yb or Lu;
    • Cp is a cyclopentadienyl or a cyclooctadienyl group, so that Cp groups in chemical formulas I-IV can be the same with each other or different from one other; x denotes the number of the Cp ligands and it is an integer from 1 up to the oxidation state of M;
    • Lyis a neutral adduct ligand that bounds from one or more of its atoms to the rare earth metal and where y denotes the number of the bound ligands; and
    • W is some other ligand with a valence of −1 than Cp and where n denotes the number of the ligands. W is preferably beta-diketonate or its corresponding sulfur or nitrogen compound, halide, amide, alkokside, carboxylate or Schiffs base. It must be noted that cyclooctadiene is usually shortened as Cod, but here the presentation is simplified by the use of the single common abbreviation Cp for both cyclopentadienyl and cyclooctadienyl.
In the chemical equations I-IV, the cyclopentadienyl and/or cyclooctadienyl groups can be in the same molecule, so that there is a bridge between two Cp-groups consisting of a substituted or unsubstituted C1-C6chain that may contain a heteroatom selected from Si, N, P, Se, S or B.
    • L is preferably
      • (i) a hydrocarbon,
      • (ii) a hydrocarbon that contains oxygen,
      • (iii) a hydrocarbon that contains nitrogen,
      • (iv) a hydrocarbon that contains sulfur,
      • (v) a hydrocarbon that contains phosphor,
      • (vi) a hydrocarbon that contains arsenic,
      • (vii) a hydrocarbon that contains selenium and/or
      • (viii) a hydrocarbon that contains tellurium
    • L is more preferably
      • (a) amine or polyamine,
      • (b) bipyridine,
      • (c) a ligand according to a chemical equation
Figure US09711396-20170718-C00001
Cyclopentadienyl or cyclooctadienyl group Cp in chemical formulas I-IV has a form:
Cp′RmHa-m  (VII)
R ligands can be the same with each other or different from one other. R can be a substituted or unsubstituted, cyclic, linear or branched, alkyl alkenyl, aryl, alkylaryl, arylalkyl, alkoxy, tbio, amino, cyano or silyl group. The cyclic or aromatic ring of the substituent may contain a hetero atom. Examples of the substituents are methyl, ethyl, propyl and isopropyl groups.
Neutral adduct ligands L shown in chemical equations II and IV can be ethers, amines or solvent molecules such as tetrahydrofurane that form a bond to the metal with one atom. Examples of suitable neutral adduct ligands that form a bond to a metal with several atoms are polyethers and polyamines.
In some embodiments, the metal precursor does not comprise cesium. However, cesium may comprise a component of the metal precursor in other embodiments. In some embodiments, the metal precursor does not comprise strontium and/or barium. However, strontium and/or barium may comprise a component of the metal precursor in other embodiments. In some embodiments, the metal precursor does not comprise calcium.
In some embodiments, the metal precursor is selected such that the metal of the metal precursor is distinct from any metal that may be present in the underlying substrate. For example, the metal precursor may be selected so as to provide a metal that is distinct from a metal in an underlying semiconductor. Thus, in some embodiments, the metal precursor specifically does not comprise Ga, As, In, Sb, etc. depending on the type of semiconductor or underlying substrate that is used. However, in some embodiments, the metal of the metal precursor may also be found in one or both the underlying semiconductor and the overlying metal layer.
Chalcogen Precursors
It will be understood by one skilled in the art that any number of chalcogen precursors may be used. In some embodiments, the chalcogen precursor is selected from the following list: H2S, H2Se, H2Te, (NH4)2S, (NH4)2Se, (NH4)2Te, dimethylsulfoxide, dimethylselenide, dimethyltelluride, elemental or atomic S, Se, Te, other precursors containing chalcogen-hydrogen bonds, such as H2S2, H2Se2, H2Te2, or chalcogenols with the formula R-chalcogen-H, wherein R can be a substituted or unsubstituted hydrocarbon, preferably a C1-C8alkyl group, more preferably a linear or branched C1-C5alkyl group. Suitable chalcogen precursors may include any number of chalcogen-containing compounds so long as they include at least one chalcogen-hydrogen bond. In some embodiments, the chalcogen precursor may comprise a chalcogen plasma or chalcogen radicals. In some embodiments where energized chalcogen is desired, a plasma may be generated in the reaction chamber or upstream of the reaction chamber.
In preferred embodiments, the chalcogen precursor is selected from the following list: H2S, H2Se, and H2Te.
In some embodiments where (NH4)2S, (NH4)2Se, or (NH4)2Te is employed, the ammonium chalcogenide may be provided in an aqueous solution. In such embodiments, it may be desirable to provide the chalcogen precursor in shorter pulses so as to reduce the effects that H2O vapor from the solution may have on the substrate or film growth. However, in some embodiments, the chalcogen precursor itself may comprise oxygen.
According to some embodiments, it is desirable to use an oxy-chalcogenide—generically described as Ox-Chalcogeny— or an oxy-chalcogenate—generically described as Ox(Chalcogen-O4)y. In some embodiments, an aqueous solution of Chalcogen-Ox, such as SO4, SeO4, or TeO4may be used as the chalcogen precursor.
Integration
The metal chalcogenide thin films of the present disclosure may be used in a variety of semiconductor applications. For example, metal chalcogenide films may be particularly useful as an insulator or dielectric layer in a metal-insulator-semiconductor (MIS) source/drain contact structure for transistors. MIS contact structures formed with a metal chalcogenide dielectric layer may result in a reduction of the Schottky barrier height (SBH) and depinning of the Fermi level. Consequently, MIS contact structures according to some embodiments may have exceptionally low contact resistance.
FIG. 2 is a flow chart generally illustrating aprocess200 for forming source/drain contact structures, according to some embodiments. In some embodiments, the formation of a suitable source/drain contact structure proceeds as follows:
According to some embodiments, atstep210, a substrate comprising a semiconductor is provided. It will be appreciated that the semiconductor may be part of a semiconductor substrate. As used herein, a semiconductor substrate is a substrate that is at least partially formed of semiconductor material. The semiconductor material may be one or more of silicon, germanium, silicon germanium, and a III-V or II-VI semiconductor or a 2D material such as MoS and graphene. For example, in some embodiments, the semiconductor substrate may be a semiconductor wafer, or may be a semiconductor wafer having overlying conductive and/or dielectric materials. In some embodiments, the substrate may be a silicon wafer containing one or more of a germanium layer, a silicon germanium layer, and a III-V semiconductor layer. Thus, the substrate surface may include silicon, germanium, silicon and germanium, or a III-V or II-VI semiconductor or a 2D material such as MoS or graphene. The III-V semiconductor may contain Ga and As.
Preferably, the substrate comprises an exposed semiconductor surface. In some embodiments the substrate comprises the surface of a doped semiconductor region that forms a source/drain region for a transistor. For example, the source/drain region may be formed of an n-doped semiconductor.
FIG. 2 illustrates an optional pretreatment atstep220. A pretreatment may be used for any number of reasons including to clean the substrate surface, remove impurities, remove native oxide, and/or provide desirable surface terminations. In some embodiments, the pretreatment reactant comprises any suitable reducing chemistry. In some embodiments, a pretreatment comprises exposing the substrate surface to pretreatment reactant, which may comprise, for example, an ammonium chalcogenide, a hydrogen chalcogenide, HCl, or HF. The appropriate pretreatment reactant may be selected by the skilled artisan based on the particular circumstances and desired effect.
In some embodiments, such as where the substrate comprises a III-V material, HCl may be used as the pretreatment reactant. An HCl dip may remove the surface contaminants, such as hydrocarbons, particles and metals, but not fully remove the native oxide. HCl concentration may vary, but not limited, from to concentrated about 37 weight-% to dilute 1 weight-%.
In some embodiments, such as where a germanium substrate is used, HF may be used as the pretreatment reactant. HF dip may remove the surface contaminants, such as hydrocarbons, particles and metals, but not fully remove the native oxide. HCl concentration may vary, but not limited, from to concentrated about 50 weight-% to dilute 0.1 weight-%.
In some embodiments, a pretreatment process will utilize both HCl and HF. For example, a substrate surface may be exposed first to an HCl solution and then to an HF solution or vice versa. In some embodiments, the pretreatment process comprises a chalcogen passivation process. In some embodiments the substrate is exposed to a pretreatment reactant comprising a chalcogen. The use of a pretreatment reactant comprising sulfur may provide—chalcogen-H terminations on the substrate surface. In such situations, the subsequent exposure to a metal precursor in the beginning ofstep230, such as a magnesium precursor, will result in the immediate formation of metal-chalcogen bonds and the beginning of the metal chalcogenide interface layer. In some embodiments, a pretreatment process may comprise the substrate surface being exposed to a hydrogen chalcogenide.
In some embodiments, surface terminations other than—chalcogen-H terminations may be desired. In such instances, it may be desirable to use a non-chalcogen-containing pretreatment reactant, such as the HF or HCl exposure described above. According to some embodiments, HCl and/or HF may be applied in-situ or in a clustered configuration.
Optional pretreatment220 may comprise exposure to a liquid reactant, such as by submerging the substrate in a liquid bath or by exposing the substrate to a vapor phase pretreatment reactant. In some cases in-situ HCl or HF pretreatment from gas phase is done without airbreak or exposure to air. In some cases in-situ hydrogen chalcogenide pretreatment from gas phase is done without airbreak or exposure to air.
In some embodiments, pretreatment may comprise changing the temperature and atmosphere, such as hydrogen plasma treatment, NF3plasma treatment, or thermal H2bake.
Subsequent to the optional pretreatment step, if performed, a metal chalcogenide electron tunneling barrier layer or dielectric layer is formed atstep230. In some embodiments the metal chalcogenide barrier or dielectric layer is formed or deposited on the substrate provided instep210. Preferably, the metal chalcogenide dielectric layer is formed on an exposed semiconductor surface. In some embodiments the metal chalcogenide dielectric layer is deposited directly over the semiconductor surface. In some embodiments the semiconductor surface comprises the surface of a doped semiconductor region that forms a source/drain region for a transistor. For example, the source/drain region may be formed of an n-doped semiconductor.
In some embodiments, a metal chalcogenide barrier layer or dielectric layer is a thin film that comprises a suitable metal chalcogenide. Suitable metal chalcogenide includes those where the metal is selected from the following: Be, Mg, Ca, Ba, Sr, Y, Sc, La, Ce, Pr, Nd, Pm, Sm, Eu, Gd, Tb, Dy, Ho, Er, Tm, Yb, Lu, Al, Si, Ni, Zn, Cd, Pb, In, Ga, Ge, Gd, Ta, Mo, and W. In some embodiments, suitable metal chalcogenides includes those where the metal is not selected from the following: Al, Ga, and In. In some embodiments, it is desirable that the metal of the metal chalcogenide film be distinct from the metal of either or both the underlying substrate surface and an overlying layer, such as a subsequently formed conductive layer. In some embodiments, the metal chalcogenide barrier layer or dielectric layer is deposited to be a distinct layer from the substrate, meaning that no material from the substrate is consumed for the metal chalcogenide barrier layer or dielectric layer, except that some bonds may form between the substrate and the metal chalcogenide barrier layer or dielectric layer.
In some embodiments, the metal chalcogenide barrier layer or dielectric layer is deposited to achieve a particular thickness. Suitable thicknesses may be greater than or equal to about 0.1 nm and less than or equal to about 5 nm. In some embodiments, the thickness will be between about 0.1 nm and about 3 nm. In some embodiments, the thickness will be between about 1 nm and about 3 nm. In some embodiments, the thickness is between about 2 nm and about 3 nm. In some embodiments, the suitable thickness will be one that achieves a complete layer over the substrate surface (i.e., one that leaves no gaps). Accordingly, the actual thickness that achieves a complete layer may depend on the type of metal chalcogenide formed and the types of precursors used to achieve the metal chalcogenide.
In some embodiments suitable metal chalcogenide materials include one or more of the following: BeS, MgS, CaS, SrS, BaS, NiS, ZnS, CdS, InS, BeSe, MgSe, CaSe, SrSe, BaSe, NiSe, ZnSe, CdSe, InSe, BeTe, MgTe, CaTe, SrTe, BaTe, NiTe, ZnTe, CdTe, and InTe. Other metal chalcogenides are also possible. For simplicity, these metal chalcogenides have been indicated to have these general stoichiometries. But it will be understood that the exact stoichiometry of any given metal chalcogenide will vary based on the oxidation state of the metal. Accordingly, other stoichiometries are expressly contemplated.
In some embodiments, the deposited metal chalcogenide barrier layer or dielectric layer comprises at least about 5 at-% of a chalcogen, preferably more than about 15 at-% of a chalcogen and more preferably more than about 30 at-% of a chalcogen and most preferably more than about 40 at-% of a chalcogen. Depending on the metal oxidation state the metal chalcogenide interface may comprise a chalcogen from about 45 at-% to about 75 at-%.
In some embodiments a metal chalcogenide barrier layer or dielectric layer is formed by an ALD process as described above. In some embodiments the metal chalcogenide barrier layer or dielectric layer is formed by an ALD type process. In some embodiments the metal chalcogenide barrier layer or dielectric layer is formed by a chemical vapor deposition (CVD) process. CVD-like processes or a combination of ALD and CVD processes may also be used. In some embodiments other processes, such as physical vapor deposition (PVD), plasma-enhanced atomic layer deposition (PEALD) may be used.
In some embodiments the metal chalcogenide barrier layer or dielectric layer may optionally be subjected to a post-deposition treatment process prior to formation of a subsequent layer. For example, once a desired thickness of the metal chalcogenide barrier layer or dielectric layer is achieved, a chalcogen passivation process (or other suitable post deposition treatment, such as an annealing process or a forming gas annealing process) may be carried out, after which a subsequent layers may be formed over the treated barrier layer or dielectric layer.
With continued reference toFIG. 2, at step240 a metal is deposited on the metal chalcogenide barrier layer or dielectric layer. In some embodiments a metal layer is deposited on the metal chalcogenide dielectric layer. In some embodiments a metal or metal layer is deposited directly over the metal chalcogenide dielectric layer. The metal forms the “M” portion of the MIS-type contact structure and may function as part of an electrical contact with other electronic circuitry. In some embodiments, the metal may be titanium, aluminum, nickel, or combinations thereof, including titanium and aluminum. In some embodiments the metal may comprise at least one of the following: Ti, Al, Zr, Hf, V, Ta, Nb, Cr, Mo, W, Co, TiN, TiC, TiAlC, TaC, TaAlC, NbAlC, TiAl, TaAl, TaN, TaCN, WN, and TiWN. These metals may be deposited by various methods including, for example, vapor deposition processes such as ALD using self-limiting depositions of titanium or aluminum precursors, whether or not activated by a plasma, or physical deposition processes including sputtering and e-beam evaporation. It will be appreciated that other materials may subsequently be deposited. In some embodiments, the metal may be titanium, while titanium nitride (TiN) may subsequently be deposited on the metal layer. As an example, the MIS contact structure may include an n-doped germanium source/drain region (as the “S” portion of the contact structure); a barrier layer or dielectric layer formed by a metal chalcogenide, for example MgS, SrS, BeS, CaS, Bas, NiS, ZnS, CdS, or Is (as the “I” portion of the contact structure); a metal layer formed of titanium (as the “M” portion of the contact structure); and a titanium nitride (TiN) layer over the titanium.
In some embodiments, each ofsteps210,220,230, and240 may be performed in the same process chamber, e.g., a single-substrate process chamber. In some other embodiments,steps220 and230 may be performed in different chambers, e.g., different chambers in a cluster tool. Advantageously, the metal chalcogenide deposition ofstep230 can provide increased process latitude, since the metal chalcogenide barrier layer or dielectric layer can make the substrate surface less sensitive to the external ambient environment outside the process chamber, thereby allowing the substrate to be transported to another process chamber without significant undesired reactions with the external ambient environment. It will be appreciated that transport between dedicated process chambers for specific depositions may facilitate high quality deposition results.
FIG. 3 shows a schematic cross-section of a transistor structure before forming a source/drain contact structure, according to some embodiments.Substrate10 includes a semiconductor, which can form anactive area22 betweenfield isolation regions24, which can be formed by conventional shallow trench isolation (STI) techniques, in some embodiments. Alternatively, any suitable method can be used to define the field-insulating material, including local oxidation of silicon (LOCOS), deposition of insulating material, and a number of variations on LOCOS, STI, or insulating material deposition. A singleactive area22 is illustrated inFIG. 3. However, it will be understood that several active areas are typically defined simultaneously by STI across thesubstrate10, and that field insulation processes often form a web of field isolation regions separating multiple transistoractive areas22 from one another. The substrate is preferably background doped at a level suitable for channel formation in theactive area22.
With continued reference toFIG. 3, atransistor gate electrode16 is formed over theactive area22. Thegate electrode16 includes a pair ofspacers15 formed around a semiconductor electrode17, which is covered by acap layer19. While illustrated as a traditional semiconductor electrode, surrounded by insulatingspacers15 and acap layer19, and separated from the underlyingsubstrate10 by agate dielectric layer18, it will be understood that the transistor gate stack can have any of a variety of configurations. In some process flows, for example, thespacers15 can be omitted. In the illustrated embodiment, the source/drain regions20 are formed on either side of thetransistor gate electrode16 within theactive area22. Thegate electrode16 also defines a channel region, in theactive area22, directly under thegate electrode16 and between the source/drain regions20. A patterned planarization and tunnel layer42 (formed, for example, of SiO2) is provided over thegate electrode16. Thelayer42 includesopenings50, which expose the source/drain regions20.
FIG. 4 shows a schematic cross section of the transistor structure ofFIG. 3 after forming a source/drain contact structure, according to some embodiments. In some embodiments a metal chalcogenide electron tunneling barrier layer ordielectric layer310 is formed on the surfaces of theopenings50, as described herein with respect to step230 ofFIG. 2. Theopening50 is subsequently filled with ametal320, as described herein with respect tosteps140 ofFIG. 2.
It will be appreciated that the sequences illustrated byFIGS. 3 and 4 are examples for planar device structures only and that other orders for forming the various illustrated features are contemplated. For example, the source/drain contact structure formed by theunderlying semiconductor42, barrier layer ordielectric layer310, andmetal320 may be formed before one or more of the other illustrated features. In addition, the methods disclosed herein may be applied to other transistor types that utilize a source/drain contact such as non-planar device structures, including FinFET and Vertical Nanowire/GAA device structures. It will be appreciated that these other transistor types may omit one or more of the illustrated features and/or include additional features.
Example 1
In this example, a number of metal-insulator-semiconductor (MIS) structures were formed with insulator-semiconductor interfacial layers of various compositions, and the respective Schottky barrier height (SBH) of each structure was measured.
Each MIS structure was formed with an aluminum metal layer, a TiO2dielectric, or insulator layer, and an n-type Ge semiconductor layer. Interfacial layers of varying compositions were deposited between the n-type Ge layer and the TiO2layer. In two separate samples, Mg(Cp)2and Sr(Cp)2were pulsed through a reaction space in an ALD process with a pulse time of about 30 seconds respectively without a chalcogen precursor. In two other separate samples, H2S was chosen as a chalcogen precursor. In one sample Mg(Cp)2and the chalcogen precursor were alternately and sequentially pulsed through a reaction space in an ALD process with a metal precursor pulse times of about 30 seconds and a H2S pulse time of about 0.1 seconds to about 10 seconds. In a second sample Sr(Cp)2and the chalcogen precursor were alternately and sequentially pulsed through a reaction space in an ALD process with a metal precursor pulse times of about 30 seconds and a H2S pulse time of about 0.1 seconds to about 10 seconds. The resulting MIS structures where analyzed to determine the SBH of each sample. The respective results obtained are reproduced in Table 1 below.
TABLE 1
Comparison of Schottky barrier height
for various interfacial layer compositions
SamplesSBH (eV)
Al/TiO2/n-Ge with Sr(Cp)20.24
Al/TiO2/n-Ge with H2S and Sr(Cp)20.14
Al/TiO2/n-Ge with Mg(Cp)20.26
Al/TiO2/n-Ge with H2S and Mg(Cp)20.07
Generally, a very high SBH exists for a direct metal contact with a semiconductor surface, for example an Al metal contact on a n-type Ge semiconductor surface. This high SBH causes a high contact resistance between the metal and semiconductor layers. A MIS structure has been proposed to reduce the SBH. A thin insulator, or dielectric positioned between the metal and semiconductor layers can eliminate metal induced gap states and de-pin the Fermi level of the structure. For example, an Al/TiO2/n-Ge MIS structure with a 2.5 nm thick TiO2insulator layer has an SBH of about 0.18 eV, an Al/TiO2/n-Ge MIS structure with a 1.5 nm thick TiO2insulator layer has an SBH of about 0.24 eV. Based on the above examples including interfacial layers, it was determined that using an interfacial layer deposited by an ALD type process including an H2S phase and a Mg(Cp)2phase, or an interfacial layer deposited by an ALD type process including an H2S phase and an Sr(Cp)2phase between the dielectric and semiconductor layers further reduced the SBH of the MIS structure. This lower SBH is beneficial in further reducing the contact resistance, and thereby improving the drive current.
Example 2
In this example, a number of metal-insulator-semiconductor (MIS) structures were formed with insulator-semiconductor interfacial layers of various compositions, and the respective Schottky barrier height (SBH) of each structure was measured.
Each MIS structure was formed with an aluminum metal layer, a TiO2dielectric, or insulator layer, and an n-type Ge semiconductor layer. Interfacial layers of varying compositions were deposited between the n-type Ge layer and the TiO2layer. In one sample Mg(Cp)2was chosen as the metal precursor and H2S was chosen as the chalcogen precursor. The metal precursor was pulsed through a reaction space with a pulse time of about 3 seconds and a purge time of about 3 seconds, and the chalcogen precursor was pulsed through a reaction space with a pulse time of about 3 seconds and a purge time of about 6 seconds in an ALD process, which was carried out at about 250° C. In another sample, Mg(Cp)2was pulsed through a reaction space with a pulse time of about 3 seconds and a purge time of about 3 seconds, while no chalcogen precursor was pulsed through a reaction space in an ALD type process at a temperature of about 250° C., this process was repeated for 5 cycles. In another sample Mg(Cp)2was pulsed through a reaction space with a pulse time of about 3 seconds and a purge time of about 3 seconds, while no chalcogen precursor was pulsed though a reaction space in an ALD type process at a temperature of about 250° C. for 20 cycles.
The resulting MIS structures where analyzed to determine the SBH of each samples. The respective results obtained are reproduced in Table 2 below.
TABLE 2
Comparison of Schottky barrier height
for various interfacial layer compositions
SamplesSBH (eV)
Al/TiO2/n-Ge with H2S and Mg(Cp)20.07
Al/TiO2/n-Ge with 5 cycles Mg(Cp)20.22
Al/TiO2/n-Ge with 20 cycles Mg(Cp)20.11
Based on the results of this experiment it was determined that a continuous interfacial layer deposited by an ALD type process including an H2S chalcogen precursor and a Mg(Cp)2metal precursor significantly reduces the SBH in a MIS structure. This result indicates that a continuous layer deposited by an ALD type process including an H2S chalcogen precursor and a Mg(Cp)2metal precursor alone may be used as the dielectric or insulator layer in a MIS structure, without the need for another material, such as TiO2.

Claims (20)

What is claimed is:
1. A method of forming a metal-insulator-semiconductor (MIS) source/drain contact structure on a source/drain region of a substrate surface, the method comprising:
providing a substrate comprising a source/drain region comprising a semiconductor surface;
depositing a metal chalcogenide thin film directly over the source/drain region; and
depositing a metal layer over the metal chalcogenide thin film to thereby form the metal-insulator-semiconductor (MIS) source/drain contact structure;
wherein the metal chalcogenide thin film comprises at least one of the following: BeS, MgS, CaS, SrS, BaS, NiS, ZnS, CdS, InS, BeSe, MgSe, CaSe, SrSe, BaSe, NiSe, ZnSe, CdSe, InSe, BeTe, MgTe, CaTe, SrTe, BaTe, NiTe, ZnTe, CdTe, and InTe; and
wherein the MIS source/drain contact structure has a Schottky barrier height (SBH) of less than 0.11 eV.
2. The method ofclaim 1, wherein the metal chalcogenide thin film has a thickness between about 0.1 nm and about 5 nm.
3. The method ofclaim 1, wherein the metal of the metal chalcogenide thin film comprises at least one of the following: Be, Mg, Ca, Ba, Sr, Y, Sc, La, Ce, Pr, Nd, Pm, Sm, Eu, Gd, Tb, Dy, Ho, Er, Tm, Yb, Lu, Al, Si, Ni, Zn, Cd, Pb, In, Ga, Ge, Gd, Ta, Mo, and W.
4. The method ofclaim 1, wherein the semiconductor surface comprises silicon, silicon germanium, a group III-V semiconductor, a group II-VI semiconductor, a 2D semiconductor, or combinations thereof.
5. The method ofclaim 1, wherein the metal layer comprises at least one of the following: Ti, Al, Zr, Hf, V, Ta, Nb, Cr, Mo, W, Co, TiN, TiC, TiAlC, TaC, TaAlC, NbAlC, TiAl, TaAl, TaN, TaCN, WN, and TiWN.
6. The method ofclaim 1, wherein depositing the metal chalcogenide thin film comprises an atomic layer deposition (ALD) process comprising alternately and sequentially contacting the semiconductor surface with a metal precursor and a chalcogen precursor.
7. A method of forming a metal-insulator-semiconductor (MIS) source/drain contact structure on a source/drain region of a substrate comprising a semiconductor surface, the method comprising:
forming a metal chalcogenide thin film on the source/drain region of the semiconductor surface by an atomic layer deposition (ALD) process comprising alternately and sequentially contacting the substrate surface with a metal precursor and a chalcogen precursor;
wherein the chalcogen precursor is selected from at least one of the following: elemental S, elemental Se, elemental Te, S plasma, Se plasma, Te plasma, H2S, H2Se, H2Te, (NH4)2S, (NH4)2Se, and (NH4)2Te;
wherein the metal chalcogenide thin film comprises at least one of the following: BeS, MgS, CaS, SrS, BaS, NiS, ZnS, CdS, InS, BeSe, MgSe, CaSe, SrSe, BaSe, NiSe, ZnSe, CdSe, InSe, BeTe, MgTe, CaTe, SrTe, BaTe, NiTe, ZnTe, CdTe, and InTe; and
forming a metal layer over the metal chalcogenide thin film to thereby form a metal-insulator-semiconductor (MIS) source/drain contact structure,
wherein the MIS source/drain contact structure has a Schottky barrier height (SBH) of less than 0.11 eV.
8. The method ofclaim 7 wherein the metal precursor comprises a cyclopentadienyl ligand.
9. The method ofclaim 8, wherein the metal precursor comprises Mg(Cp)2or Sr(Cp)2.
10. The method ofclaim 7, further comprising subjecting the substrate surface to a pretreatment process prior to forming a metal chalcogenide thin film on the substrate surface using an ALD process, wherein the pretreatment process comprises exposing the substrate surface to at least one of the following: HCl, HF, HBr, Cl2, HF, H2S, H2Se, H2Te, (NH4)2S, (NH4)2Se, and (NH4)2Te.
11. The method ofclaim 8, wherein the metal chalcogenide thin film has a thickness between 0.1 nm and 5 nm.
12. A method for integrated circuit fabrication, comprising:
forming a metal chalcogenide dielectric layer directly over a source/drain region of a semiconductor substrate by alternately and sequentially contacting the substrate surface with a metal precursor and a chalcogen precursor, wherein the metal chalcogenide dielectric layer comprises at least one of the following: BeS, MgS, CaS, SrS, BaS, NiS, ZnS, CdS, InS, BeSe, MgSe, CaSe, SrSe, BaSe, NiSe, ZnSe, CdSe, InSe, BeTe, MgTe, CaTe, SrTe, BaTe, NiTe, ZnTe, CdTe, and InTe; and
forming a metal electrode over the dielectric layer to thereby form a metal-insulator-semiconductor (MIS) source/drain contact structure,
wherein a Schottky barrier height (SBH) of the MIS source/drain contact structure is less than 0.11 eV.
13. The method ofclaim 12, wherein the metal chalcogenide dielectric layer comprises at least one of the following materials: MgS, SrS, MgSe, SrSe, MgTe, and SrTe.
14. The method ofclaim 12, wherein the metal electrode comprises at least one of the following: Ti, Al, Zr, Hf, V, Ta, Nb, Cr, Mo, W, Co, TiN, TiC, TiAlC, TaC, TaAlC, NbAlC, TiAl, TaAl, TaN, TaCN, WN, and TiWN.
15. The method ofclaim 14, wherein the metal electrode comprises titanium.
16. The method ofclaim 12, wherein the source/drain region comprises silicon, silicon germanium, a group III-V semiconductor, a group II-VI semiconductor, a 2D semiconductor, or combinations thereof.
17. The method ofclaim 12, wherein the source/drain region comprises germanium.
18. The method ofclaim 12, wherein the source/drain region comprises n-doped germanium, and the metal electrode comprises titanium.
19. The method ofclaim 12, wherein the metal precursor comprises Mg(Cp)2or Sr(Cp)2, and the chalcogen precursor comprises H2S, H2Se, or H2Te.
20. The method ofclaim 12, wherein the metal chalcogenide dielectric layer comprises MgS or SrS.
US14/741,2492015-06-162015-06-16Method for forming metal chalcogenide thin films on a semiconductor deviceActiveUS9711396B2 (en)

Priority Applications (3)

Application NumberPriority DateFiling DateTitle
US14/741,249US9711396B2 (en)2015-06-162015-06-16Method for forming metal chalcogenide thin films on a semiconductor device
TW105118684ATWI658166B (en)2015-06-162016-06-15 Method for forming metal-insulator-semiconductor structure and method for manufacturing integrated circuit
KR1020160075332AKR102282375B1 (en)2015-06-162016-06-16Methods for forming metal-insulator semiconductor (MIS) source/drain contact structure and integrated circuit fabrication

Applications Claiming Priority (1)

Application NumberPriority DateFiling DateTitle
US14/741,249US9711396B2 (en)2015-06-162015-06-16Method for forming metal chalcogenide thin films on a semiconductor device

Publications (2)

Publication NumberPublication Date
US20160372365A1 US20160372365A1 (en)2016-12-22
US9711396B2true US9711396B2 (en)2017-07-18

Family

ID=57588387

Family Applications (1)

Application NumberTitlePriority DateFiling Date
US14/741,249ActiveUS9711396B2 (en)2015-06-162015-06-16Method for forming metal chalcogenide thin films on a semiconductor device

Country Status (3)

CountryLink
US (1)US9711396B2 (en)
KR (1)KR102282375B1 (en)
TW (1)TWI658166B (en)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US10199213B2 (en)2013-12-182019-02-05Asm Ip Holding B.V.Sulfur-containing thin films
US10490475B2 (en)2015-06-032019-11-26Asm Ip Holding B.V.Methods for semiconductor passivation by nitridation after oxide removal
US11162159B2 (en)2017-03-152021-11-02Lg Chem, Ltd.Compound semiconductor and use thereof
US20220310800A1 (en)*2021-03-262022-09-29Taiwan Semiconductor Manufacturing Co., Ltd.Contact Structures in Semiconductor Devices

Families Citing this family (368)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
CN102076882B (en)2008-04-252013-12-25Asm国际公司Synthesis and use of precursors for ALD of tellurium and selenium thin films
US10378106B2 (en)2008-11-142019-08-13Asm Ip Holding B.V.Method of forming insulation film by modified PEALD
US9394608B2 (en)2009-04-062016-07-19Asm America, Inc.Semiconductor processing reactor and components thereof
US8802201B2 (en)2009-08-142014-08-12Asm America, Inc.Systems and methods for thin-film deposition of metal oxides using excited nitrogen-oxygen species
WO2011056519A2 (en)2009-10-262011-05-12Asm International N.V.Synthesis and use of precursors for ald of group va element containing thin films
US9312155B2 (en)2011-06-062016-04-12Asm Japan K.K.High-throughput semiconductor-processing apparatus equipped with multiple dual-chamber modules
US10364496B2 (en)2011-06-272019-07-30Asm Ip Holding B.V.Dual section module having shared and unshared mass flow controllers
US10854498B2 (en)2011-07-152020-12-01Asm Ip Holding B.V.Wafer-supporting device and method for producing same
US20130023129A1 (en)2011-07-202013-01-24Asm America, Inc.Pressure transmitter for a semiconductor processing environment
US9017481B1 (en)2011-10-282015-04-28Asm America, Inc.Process feed management for semiconductor substrate processing
US9659799B2 (en)2012-08-282017-05-23Asm Ip Holding B.V.Systems and methods for dynamic semiconductor process scheduling
US10714315B2 (en)2012-10-122020-07-14Asm Ip Holdings B.V.Semiconductor reaction chamber showerhead
US20160376700A1 (en)2013-02-012016-12-29Asm Ip Holding B.V.System for treatment of deposition reactor
US9484191B2 (en)2013-03-082016-11-01Asm Ip Holding B.V.Pulsed remote plasma method and system
US9589770B2 (en)2013-03-082017-03-07Asm Ip Holding B.V.Method and systems for in-situ formation of intermediate reactive species
US9240412B2 (en)2013-09-272016-01-19Asm Ip Holding B.V.Semiconductor structure and device and methods of forming same using selective epitaxial process
US10683571B2 (en)2014-02-252020-06-16Asm Ip Holding B.V.Gas supply manifold and method of supplying gases to chamber using same
US10167557B2 (en)2014-03-182019-01-01Asm Ip Holding B.V.Gas distribution system, reactor including the system, and methods of using the same
US11015245B2 (en)2014-03-192021-05-25Asm Ip Holding B.V.Gas-phase reactor and system having exhaust plenum and components thereof
US10858737B2 (en)2014-07-282020-12-08Asm Ip Holding B.V.Showerhead assembly and components thereof
US9890456B2 (en)2014-08-212018-02-13Asm Ip Holding B.V.Method and system for in situ formation of gas-phase compounds
US9657845B2 (en)2014-10-072017-05-23Asm Ip Holding B.V.Variable conductance gas distribution apparatus and method
US10941490B2 (en)2014-10-072021-03-09Asm Ip Holding B.V.Multiple temperature range susceptor, assembly, reactor and system including the susceptor, and methods of using the same
KR102263121B1 (en)2014-12-222021-06-09에이에스엠 아이피 홀딩 비.브이.Semiconductor device and manufacuring method thereof
US10529542B2 (en)2015-03-112020-01-07Asm Ip Holdings B.V.Cross-flow reactor and method
US10276355B2 (en)2015-03-122019-04-30Asm Ip Holding B.V.Multi-zone reactor, system including the reactor, and method of using the same
US9741815B2 (en)2015-06-162017-08-22Asm Ip Holding B.V.Metal selenide and metal telluride thin films for semiconductor device applications
US10458018B2 (en)2015-06-262019-10-29Asm Ip Holding B.V.Structures including metal carbide material, devices including the structures, and methods of forming same
US10600673B2 (en)2015-07-072020-03-24Asm Ip Holding B.V.Magnetic susceptor to baseplate seal
US20170073812A1 (en)*2015-09-152017-03-16Ultratech, Inc.Laser-assisted atomic layer deposition of 2D metal chalcogenide films
US9960072B2 (en)2015-09-292018-05-01Asm Ip Holding B.V.Variable adjustment for precise matching of multiple chamber cavity housings
US10211308B2 (en)2015-10-212019-02-19Asm Ip Holding B.V.NbMC layers
US10322384B2 (en)2015-11-092019-06-18Asm Ip Holding B.V.Counter flow mixer for process chamber
US11139308B2 (en)2015-12-292021-10-05Asm Ip Holding B.V.Atomic layer deposition of III-V compounds to form V-NAND devices
US10529554B2 (en)2016-02-192020-01-07Asm Ip Holding B.V.Method for forming silicon nitride film selectively on sidewalls or flat surfaces of trenches
US10468251B2 (en)2016-02-192019-11-05Asm Ip Holding B.V.Method for forming spacers using silicon nitride film for spacer-defined multiple patterning
US10501866B2 (en)2016-03-092019-12-10Asm Ip Holding B.V.Gas distribution apparatus for improved film uniformity in an epitaxial system
US10343920B2 (en)2016-03-182019-07-09Asm Ip Holding B.V.Aligned carbon nanotubes
US9892913B2 (en)2016-03-242018-02-13Asm Ip Holding B.V.Radial and thickness control via biased multi-port injection settings
US10190213B2 (en)2016-04-212019-01-29Asm Ip Holding B.V.Deposition of metal borides
US10865475B2 (en)2016-04-212020-12-15Asm Ip Holding B.V.Deposition of metal borides and silicides
US10367080B2 (en)2016-05-022019-07-30Asm Ip Holding B.V.Method of forming a germanium oxynitride film
US10032628B2 (en)2016-05-022018-07-24Asm Ip Holding B.V.Source/drain performance through conformal solid state doping
KR102592471B1 (en)2016-05-172023-10-20에이에스엠 아이피 홀딩 비.브이.Method of forming metal interconnection and method of fabricating semiconductor device using the same
US11453943B2 (en)2016-05-252022-09-27Asm Ip Holding B.V.Method for forming carbon-containing silicon/metal oxide or nitride film by ALD using silicon precursor and hydrocarbon precursor
US10388509B2 (en)2016-06-282019-08-20Asm Ip Holding B.V.Formation of epitaxial layers via dislocation filtering
US9859151B1 (en)2016-07-082018-01-02Asm Ip Holding B.V.Selective film deposition method to form air gaps
US10612137B2 (en)2016-07-082020-04-07Asm Ip Holdings B.V.Organic reactants for atomic layer deposition
US10714385B2 (en)2016-07-192020-07-14Asm Ip Holding B.V.Selective deposition of tungsten
KR102354490B1 (en)2016-07-272022-01-21에이에스엠 아이피 홀딩 비.브이.Method of processing a substrate
KR102532607B1 (en)2016-07-282023-05-15에이에스엠 아이피 홀딩 비.브이.Substrate processing apparatus and method of operating the same
US9887082B1 (en)2016-07-282018-02-06Asm Ip Holding B.V.Method and apparatus for filling a gap
US9812320B1 (en)2016-07-282017-11-07Asm Ip Holding B.V.Method and apparatus for filling a gap
US10395919B2 (en)2016-07-282019-08-27Asm Ip Holding B.V.Method and apparatus for filling a gap
KR102613349B1 (en)2016-08-252023-12-14에이에스엠 아이피 홀딩 비.브이.Exhaust apparatus and substrate processing apparatus and thin film fabricating method using the same
US10410943B2 (en)2016-10-132019-09-10Asm Ip Holding B.V.Method for passivating a surface of a semiconductor and related systems
US10643826B2 (en)2016-10-262020-05-05Asm Ip Holdings B.V.Methods for thermally calibrating reaction chambers
US11532757B2 (en)2016-10-272022-12-20Asm Ip Holding B.V.Deposition of charge trapping layers
US10714350B2 (en)2016-11-012020-07-14ASM IP Holdings, B.V.Methods for forming a transition metal niobium nitride film on a substrate by atomic layer deposition and related semiconductor device structures
US10435790B2 (en)2016-11-012019-10-08Asm Ip Holding B.V.Method of subatmospheric plasma-enhanced ALD using capacitively coupled electrodes with narrow gap
US10643904B2 (en)2016-11-012020-05-05Asm Ip Holdings B.V.Methods for forming a semiconductor device and related semiconductor device structures
US10229833B2 (en)2016-11-012019-03-12Asm Ip Holding B.V.Methods for forming a transition metal nitride film on a substrate by atomic layer deposition and related semiconductor device structures
US10134757B2 (en)2016-11-072018-11-20Asm Ip Holding B.V.Method of processing a substrate and a device manufactured by using the method
KR102546317B1 (en)2016-11-152023-06-21에이에스엠 아이피 홀딩 비.브이.Gas supply unit and substrate processing apparatus including the same
US10340135B2 (en)2016-11-282019-07-02Asm Ip Holding B.V.Method of topologically restricted plasma-enhanced cyclic deposition of silicon or metal nitride
KR102762543B1 (en)2016-12-142025-02-05에이에스엠 아이피 홀딩 비.브이.Substrate processing apparatus
US11447861B2 (en)2016-12-152022-09-20Asm Ip Holding B.V.Sequential infiltration synthesis apparatus and a method of forming a patterned structure
US11581186B2 (en)2016-12-152023-02-14Asm Ip Holding B.V.Sequential infiltration synthesis apparatus
KR102700194B1 (en)2016-12-192024-08-28에이에스엠 아이피 홀딩 비.브이.Substrate processing apparatus
US10269558B2 (en)2016-12-222019-04-23Asm Ip Holding B.V.Method of forming a structure on a substrate
US10867788B2 (en)2016-12-282020-12-15Asm Ip Holding B.V.Method of forming a structure on a substrate
US11390950B2 (en)2017-01-102022-07-19Asm Ip Holding B.V.Reactor system and method to reduce residue buildup during a film deposition process
US10655221B2 (en)2017-02-092020-05-19Asm Ip Holding B.V.Method for depositing oxide film by thermal ALD and PEALD
US10468261B2 (en)2017-02-152019-11-05Asm Ip Holding B.V.Methods for forming a metallic film on a substrate by cyclical deposition and related semiconductor device structures
US10283353B2 (en)2017-03-292019-05-07Asm Ip Holding B.V.Method of reforming insulating film deposited on substrate with recess pattern
US10529563B2 (en)2017-03-292020-01-07Asm Ip Holdings B.V.Method for forming doped metal oxide films on a substrate by cyclical deposition and related semiconductor device structures
KR102457289B1 (en)2017-04-252022-10-21에이에스엠 아이피 홀딩 비.브이.Method for depositing a thin film and manufacturing a semiconductor device
US10446393B2 (en)2017-05-082019-10-15Asm Ip Holding B.V.Methods for forming silicon-containing epitaxial layers and related semiconductor device structures
US10770286B2 (en)2017-05-082020-09-08Asm Ip Holdings B.V.Methods for selectively forming a silicon nitride film on a substrate and related semiconductor device structures
US10892156B2 (en)2017-05-082021-01-12Asm Ip Holding B.V.Methods for forming a silicon nitride film on a substrate and related semiconductor device structures
US10504742B2 (en)2017-05-312019-12-10Asm Ip Holding B.V.Method of atomic layer etching using hydrogen plasma
US10886123B2 (en)2017-06-022021-01-05Asm Ip Holding B.V.Methods for forming low temperature semiconductor layers and related semiconductor device structures
US12040200B2 (en)2017-06-202024-07-16Asm Ip Holding B.V.Semiconductor processing apparatus and methods for calibrating a semiconductor processing apparatus
US11306395B2 (en)2017-06-282022-04-19Asm Ip Holding B.V.Methods for depositing a transition metal nitride film on a substrate by atomic layer deposition and related deposition apparatus
US20190006586A1 (en)*2017-06-292019-01-03Asm Ip Holding B.V.Chalcogenide films for selector devices
US10685834B2 (en)2017-07-052020-06-16Asm Ip Holdings B.V.Methods for forming a silicon germanium tin layer and related semiconductor device structures
KR20190009245A (en)2017-07-182019-01-28에이에스엠 아이피 홀딩 비.브이.Methods for forming a semiconductor device structure and related semiconductor device structures
US11374112B2 (en)2017-07-192022-06-28Asm Ip Holding B.V.Method for depositing a group IV semiconductor and related semiconductor device structures
US11018002B2 (en)2017-07-192021-05-25Asm Ip Holding B.V.Method for selectively depositing a Group IV semiconductor and related semiconductor device structures
US10541333B2 (en)2017-07-192020-01-21Asm Ip Holding B.V.Method for depositing a group IV semiconductor and related semiconductor device structures
US10312055B2 (en)2017-07-262019-06-04Asm Ip Holding B.V.Method of depositing film by PEALD using negative bias
US10590535B2 (en)2017-07-262020-03-17Asm Ip Holdings B.V.Chemical treatment, deposition and/or infiltration apparatus and method for using the same
US10605530B2 (en)2017-07-262020-03-31Asm Ip Holding B.V.Assembly of a liner and a flange for a vertical furnace as well as the liner and the vertical furnace
TWI815813B (en)2017-08-042023-09-21荷蘭商Asm智慧財產控股公司Showerhead assembly for distributing a gas within a reaction chamber
US10770336B2 (en)2017-08-082020-09-08Asm Ip Holding B.V.Substrate lift mechanism and reactor including same
US10692741B2 (en)2017-08-082020-06-23Asm Ip Holdings B.V.Radiation shield
US11769682B2 (en)2017-08-092023-09-26Asm Ip Holding B.V.Storage apparatus for storing cassettes for substrates and processing apparatus equipped therewith
US11139191B2 (en)2017-08-092021-10-05Asm Ip Holding B.V.Storage apparatus for storing cassettes for substrates and processing apparatus equipped therewith
US10249524B2 (en)2017-08-092019-04-02Asm Ip Holding B.V.Cassette holder assembly for a substrate cassette and holding member for use in such assembly
USD900036S1 (en)2017-08-242020-10-27Asm Ip Holding B.V.Heater electrical connector and adapter
US11830730B2 (en)2017-08-292023-11-28Asm Ip Holding B.V.Layer forming method and apparatus
US11056344B2 (en)2017-08-302021-07-06Asm Ip Holding B.V.Layer forming method
KR102491945B1 (en)2017-08-302023-01-26에이에스엠 아이피 홀딩 비.브이.Substrate processing apparatus
US11295980B2 (en)2017-08-302022-04-05Asm Ip Holding B.V.Methods for depositing a molybdenum metal film over a dielectric surface of a substrate by a cyclical deposition process and related semiconductor device structures
KR102401446B1 (en)2017-08-312022-05-24에이에스엠 아이피 홀딩 비.브이.Substrate processing apparatus
US10607895B2 (en)2017-09-182020-03-31Asm Ip Holdings B.V.Method for forming a semiconductor device structure comprising a gate fill metal
KR102630301B1 (en)2017-09-212024-01-29에이에스엠 아이피 홀딩 비.브이.Method of sequential infiltration synthesis treatment of infiltrateable material and structures and devices formed using same
US10844484B2 (en)2017-09-222020-11-24Asm Ip Holding B.V.Apparatus for dispensing a vapor phase reactant to a reaction chamber and related methods
US10658205B2 (en)2017-09-282020-05-19Asm Ip Holdings B.V.Chemical dispensing apparatus and methods for dispensing a chemical to a reaction chamber
US10403504B2 (en)2017-10-052019-09-03Asm Ip Holding B.V.Method for selectively depositing a metallic film on a substrate
US10319588B2 (en)*2017-10-102019-06-11Asm Ip Holding B.V.Method for depositing a metal chalcogenide on a substrate by cyclical deposition
US10923344B2 (en)2017-10-302021-02-16Asm Ip Holding B.V.Methods for forming a semiconductor structure and related semiconductor structures
KR102443047B1 (en)2017-11-162022-09-14에이에스엠 아이피 홀딩 비.브이.Method of processing a substrate and a device manufactured by the same
US10910262B2 (en)2017-11-162021-02-02Asm Ip Holding B.V.Method of selectively depositing a capping layer structure on a semiconductor device structure
US11022879B2 (en)2017-11-242021-06-01Asm Ip Holding B.V.Method of forming an enhanced unexposed photoresist layer
CN111344522B (en)2017-11-272022-04-12阿斯莫Ip控股公司Including clean mini-environment device
WO2019103613A1 (en)2017-11-272019-05-31Asm Ip Holding B.V.A storage device for storing wafer cassettes for use with a batch furnace
KR102506444B1 (en)*2017-11-292023-03-06삼성전자주식회사Method for growing two-dimensional transition metal dichalcogenide film and method of manufacturing device including the same
US10290508B1 (en)2017-12-052019-05-14Asm Ip Holding B.V.Method for forming vertical spacers for spacer-defined patterning
US10872771B2 (en)*2018-01-162020-12-22Asm Ip Holding B. V.Method for depositing a material film on a substrate within a reaction chamber by a cyclical deposition process and related device structures
TWI799494B (en)2018-01-192023-04-21荷蘭商Asm 智慧財產控股公司Deposition method
KR102695659B1 (en)2018-01-192024-08-14에이에스엠 아이피 홀딩 비.브이. Method for depositing a gap filling layer by plasma assisted deposition
USD903477S1 (en)2018-01-242020-12-01Asm Ip Holdings B.V.Metal clamp
US11018047B2 (en)2018-01-252021-05-25Asm Ip Holding B.V.Hybrid lift pin
USD880437S1 (en)2018-02-012020-04-07Asm Ip Holding B.V.Gas supply plate for semiconductor manufacturing apparatus
US10535516B2 (en)2018-02-012020-01-14Asm Ip Holdings B.V.Method for depositing a semiconductor structure on a surface of a substrate and related semiconductor structures
US11081345B2 (en)2018-02-062021-08-03Asm Ip Holding B.V.Method of post-deposition treatment for silicon oxide film
WO2019158960A1 (en)2018-02-142019-08-22Asm Ip Holding B.V.A method for depositing a ruthenium-containing film on a substrate by a cyclical deposition process
US10896820B2 (en)2018-02-142021-01-19Asm Ip Holding B.V.Method for depositing a ruthenium-containing film on a substrate by a cyclical deposition process
US10731249B2 (en)2018-02-152020-08-04Asm Ip Holding B.V.Method of forming a transition metal containing film on a substrate by a cyclical deposition process, a method for supplying a transition metal halide compound to a reaction chamber, and related vapor deposition apparatus
US10658181B2 (en)2018-02-202020-05-19Asm Ip Holding B.V.Method of spacer-defined direct patterning in semiconductor fabrication
KR102636427B1 (en)2018-02-202024-02-13에이에스엠 아이피 홀딩 비.브이.Substrate processing method and apparatus
US10975470B2 (en)2018-02-232021-04-13Asm Ip Holding B.V.Apparatus for detecting or monitoring for a chemical precursor in a high temperature environment
US11473195B2 (en)2018-03-012022-10-18Asm Ip Holding B.V.Semiconductor processing apparatus and a method for processing a substrate
TWI751406B (en)2018-03-062022-01-01美商應用材料股份有限公司Methods of forming metal chalcogenide pillars
US11629406B2 (en)2018-03-092023-04-18Asm Ip Holding B.V.Semiconductor processing apparatus comprising one or more pyrometers for measuring a temperature of a substrate during transfer of the substrate
US11114283B2 (en)2018-03-162021-09-07Asm Ip Holding B.V.Reactor, system including the reactor, and methods of manufacturing and using same
KR102646467B1 (en)2018-03-272024-03-11에이에스엠 아이피 홀딩 비.브이.Method of forming an electrode on a substrate and a semiconductor device structure including an electrode
US10510536B2 (en)2018-03-292019-12-17Asm Ip Holding B.V.Method of depositing a co-doped polysilicon film on a surface of a substrate within a reaction chamber
US11088002B2 (en)2018-03-292021-08-10Asm Ip Holding B.V.Substrate rack and a substrate processing system and method
US11230766B2 (en)2018-03-292022-01-25Asm Ip Holding B.V.Substrate processing apparatus and method
KR102501472B1 (en)2018-03-302023-02-20에이에스엠 아이피 홀딩 비.브이.Substrate processing method
KR102600229B1 (en)2018-04-092023-11-10에이에스엠 아이피 홀딩 비.브이.Substrate supporting device, substrate processing apparatus including the same and substrate processing method
US11060186B2 (en)*2018-04-132021-07-13Massachusetts Institute Of TechnologyIn situ generation of gaseous precursors for chemical vapor deposition of a chalcogenide
TWI811348B (en)2018-05-082023-08-11荷蘭商Asm 智慧財產控股公司Methods for depositing an oxide film on a substrate by a cyclical deposition process and related device structures
US12025484B2 (en)2018-05-082024-07-02Asm Ip Holding B.V.Thin film forming method
US12272527B2 (en)2018-05-092025-04-08Asm Ip Holding B.V.Apparatus for use with hydrogen radicals and method of using same
KR20190129718A (en)2018-05-112019-11-20에이에스엠 아이피 홀딩 비.브이.Methods for forming a doped metal carbide film on a substrate and related semiconductor device structures
KR102596988B1 (en)2018-05-282023-10-31에이에스엠 아이피 홀딩 비.브이.Method of processing a substrate and a device manufactured by the same
KR102664394B1 (en)*2018-06-012024-05-08삼성전자주식회사Superlattice structure including two-dimensional material and device including the superlattice structure
TWI840362B (en)2018-06-042024-05-01荷蘭商Asm Ip私人控股有限公司Wafer handling chamber with moisture reduction
US11718913B2 (en)2018-06-042023-08-08Asm Ip Holding B.V.Gas distribution system and reactor system including same
US12046471B1 (en)2018-06-062024-07-23United States Of America As Represented By The Secretary Of The Air ForceOptimized thick heteroepitaxial growth of semiconductors with in-situ substrate pretreatment
US11286562B2 (en)2018-06-082022-03-29Asm Ip Holding B.V.Gas-phase chemical reactor and method of using same
US10797133B2 (en)2018-06-212020-10-06Asm Ip Holding B.V.Method for depositing a phosphorus doped silicon arsenide film and related semiconductor device structures
KR102568797B1 (en)2018-06-212023-08-21에이에스엠 아이피 홀딩 비.브이.Substrate processing system
KR102854019B1 (en)2018-06-272025-09-02에이에스엠 아이피 홀딩 비.브이. Periodic deposition method for forming a metal-containing material and films and structures comprising the metal-containing material
TWI873894B (en)2018-06-272025-02-21荷蘭商Asm Ip私人控股有限公司Cyclic deposition methods for forming metal-containing material and films and structures including the metal-containing material
KR102686758B1 (en)2018-06-292024-07-18에이에스엠 아이피 홀딩 비.브이.Method for depositing a thin film and manufacturing a semiconductor device
US10612136B2 (en)2018-06-292020-04-07ASM IP Holding, B.V.Temperature-controlled flange and reactor system including same
US10755922B2 (en)2018-07-032020-08-25Asm Ip Holding B.V.Method for depositing silicon-free carbon-containing film as gap-fill layer by pulse plasma-assisted deposition
US10388513B1 (en)2018-07-032019-08-20Asm Ip Holding B.V.Method for depositing silicon-free carbon-containing film as gap-fill layer by pulse plasma-assisted deposition
US10767789B2 (en)2018-07-162020-09-08Asm Ip Holding B.V.Diaphragm valves, valve components, and methods for forming valve components
US10483099B1 (en)2018-07-262019-11-19Asm Ip Holding B.V.Method for forming thermally stable organosilicon polymer film
US11053591B2 (en)2018-08-062021-07-06Asm Ip Holding B.V.Multi-port gas injection system and reactor system including same
US10883175B2 (en)2018-08-092021-01-05Asm Ip Holding B.V.Vertical furnace for processing substrates and a liner for use therein
US10829852B2 (en)2018-08-162020-11-10Asm Ip Holding B.V.Gas distribution device for a wafer processing apparatus
US11430674B2 (en)2018-08-222022-08-30Asm Ip Holding B.V.Sensor array, apparatus for dispensing a vapor phase reactant to a reaction chamber and related methods
SG11202101337SA (en)*2018-09-062021-03-30Nat Univ SingaporeA continuous thin film of a metal chalcogenide
KR102707956B1 (en)2018-09-112024-09-19에이에스엠 아이피 홀딩 비.브이.Method for deposition of a thin film
US11024523B2 (en)2018-09-112021-06-01Asm Ip Holding B.V.Substrate processing apparatus and method
US11049751B2 (en)2018-09-142021-06-29Asm Ip Holding B.V.Cassette supply system to store and handle cassettes and processing apparatus equipped therewith
CN110970344B (en)2018-10-012024-10-25Asmip控股有限公司Substrate holding apparatus, system comprising the same and method of using the same
US11232963B2 (en)2018-10-032022-01-25Asm Ip Holding B.V.Substrate processing apparatus and method
KR102592699B1 (en)2018-10-082023-10-23에이에스엠 아이피 홀딩 비.브이.Substrate support unit and apparatuses for depositing thin film and processing the substrate including the same
US10847365B2 (en)2018-10-112020-11-24Asm Ip Holding B.V.Method of forming conformal silicon carbide film by cyclic CVD
US10811256B2 (en)2018-10-162020-10-20Asm Ip Holding B.V.Method for etching a carbon-containing feature
KR102605121B1 (en)2018-10-192023-11-23에이에스엠 아이피 홀딩 비.브이.Substrate processing apparatus and substrate processing method
KR102546322B1 (en)2018-10-192023-06-21에이에스엠 아이피 홀딩 비.브이.Substrate processing apparatus and substrate processing method
USD948463S1 (en)2018-10-242022-04-12Asm Ip Holding B.V.Susceptor for semiconductor substrate supporting apparatus
US10381219B1 (en)2018-10-252019-08-13Asm Ip Holding B.V.Methods for forming a silicon nitride film
US12378665B2 (en)2018-10-262025-08-05Asm Ip Holding B.V.High temperature coatings for a preclean and etch apparatus and related methods
US11087997B2 (en)2018-10-312021-08-10Asm Ip Holding B.V.Substrate processing apparatus for processing substrates
KR102748291B1 (en)2018-11-022024-12-31에이에스엠 아이피 홀딩 비.브이.Substrate support unit and substrate processing apparatus including the same
US11572620B2 (en)2018-11-062023-02-07Asm Ip Holding B.V.Methods for selectively depositing an amorphous silicon film on a substrate
US11031242B2 (en)2018-11-072021-06-08Asm Ip Holding B.V.Methods for depositing a boron doped silicon germanium film
US10818758B2 (en)2018-11-162020-10-27Asm Ip Holding B.V.Methods for forming a metal silicate film on a substrate in a reaction chamber and related semiconductor device structures
US10847366B2 (en)2018-11-162020-11-24Asm Ip Holding B.V.Methods for depositing a transition metal chalcogenide film on a substrate by a cyclical deposition process
US10559458B1 (en)2018-11-262020-02-11Asm Ip Holding B.V.Method of forming oxynitride film
US12040199B2 (en)2018-11-282024-07-16Asm Ip Holding B.V.Substrate processing apparatus for processing substrates
US11217444B2 (en)2018-11-302022-01-04Asm Ip Holding B.V.Method for forming an ultraviolet radiation responsive metal oxide-containing film
KR102636428B1 (en)2018-12-042024-02-13에이에스엠 아이피 홀딩 비.브이.A method for cleaning a substrate processing apparatus
US11158513B2 (en)2018-12-132021-10-26Asm Ip Holding B.V.Methods for forming a rhenium-containing film on a substrate by a cyclical deposition process and related semiconductor device structures
TWI874340B (en)2018-12-142025-03-01荷蘭商Asm Ip私人控股有限公司Method of forming device structure, structure formed by the method and system for performing the method
TWI866480B (en)2019-01-172024-12-11荷蘭商Asm Ip 私人控股有限公司Methods of forming a transition metal containing film on a substrate by a cyclical deposition process
KR102727227B1 (en)2019-01-222024-11-07에이에스엠 아이피 홀딩 비.브이.Semiconductor processing device
CN111524788B (en)2019-02-012023-11-24Asm Ip私人控股有限公司 Method for forming topologically selective films of silicon oxide
TWI873122B (en)2019-02-202025-02-21荷蘭商Asm Ip私人控股有限公司Method of filling a recess formed within a surface of a substrate, semiconductor structure formed according to the method, and semiconductor processing apparatus
KR102626263B1 (en)2019-02-202024-01-16에이에스엠 아이피 홀딩 비.브이.Cyclical deposition method including treatment step and apparatus for same
TWI838458B (en)2019-02-202024-04-11荷蘭商Asm Ip私人控股有限公司Apparatus and methods for plug fill deposition in 3-d nand applications
TWI845607B (en)2019-02-202024-06-21荷蘭商Asm Ip私人控股有限公司Cyclical deposition method and apparatus for filling a recess formed within a substrate surface
TWI842826B (en)2019-02-222024-05-21荷蘭商Asm Ip私人控股有限公司Substrate processing apparatus and method for processing substrate
KR102782593B1 (en)2019-03-082025-03-14에이에스엠 아이피 홀딩 비.브이.Structure Including SiOC Layer and Method of Forming Same
KR102858005B1 (en)2019-03-082025-09-09에이에스엠 아이피 홀딩 비.브이.Method for Selective Deposition of Silicon Nitride Layer and Structure Including Selectively-Deposited Silicon Nitride Layer
US11742198B2 (en)2019-03-082023-08-29Asm Ip Holding B.V.Structure including SiOCN layer and method of forming same
JP2020167398A (en)2019-03-282020-10-08エーエスエム・アイピー・ホールディング・ベー・フェー Door openers and substrate processing equipment provided with door openers
KR102809999B1 (en)2019-04-012025-05-19에이에스엠 아이피 홀딩 비.브이.Method of manufacturing semiconductor device
KR20200123380A (en)2019-04-192020-10-29에이에스엠 아이피 홀딩 비.브이.Layer forming method and apparatus
KR20200125453A (en)2019-04-242020-11-04에이에스엠 아이피 홀딩 비.브이.Gas-phase reactor system and method of using same
KR20200130121A (en)2019-05-072020-11-18에이에스엠 아이피 홀딩 비.브이.Chemical source vessel with dip tube
US11289326B2 (en)2019-05-072022-03-29Asm Ip Holding B.V.Method for reforming amorphous carbon polymer film
KR20200130652A (en)2019-05-102020-11-19에이에스엠 아이피 홀딩 비.브이.Method of depositing material onto a surface and structure formed according to the method
JP7612342B2 (en)2019-05-162025-01-14エーエスエム・アイピー・ホールディング・ベー・フェー Wafer boat handling apparatus, vertical batch furnace and method
JP7598201B2 (en)2019-05-162024-12-11エーエスエム・アイピー・ホールディング・ベー・フェー Wafer boat handling apparatus, vertical batch furnace and method
USD975665S1 (en)2019-05-172023-01-17Asm Ip Holding B.V.Susceptor shaft
USD947913S1 (en)2019-05-172022-04-05Asm Ip Holding B.V.Susceptor shaft
USD935572S1 (en)2019-05-242021-11-09Asm Ip Holding B.V.Gas channel plate
USD922229S1 (en)2019-06-052021-06-15Asm Ip Holding B.V.Device for controlling a temperature of a gas supply unit
KR20200141002A (en)2019-06-062020-12-17에이에스엠 아이피 홀딩 비.브이.Method of using a gas-phase reactor system including analyzing exhausted gas
KR20200141931A (en)2019-06-102020-12-21에이에스엠 아이피 홀딩 비.브이.Method for cleaning quartz epitaxial chambers
KR20200143254A (en)2019-06-112020-12-23에이에스엠 아이피 홀딩 비.브이.Method of forming an electronic structure using an reforming gas, system for performing the method, and structure formed using the method
USD944946S1 (en)2019-06-142022-03-01Asm Ip Holding B.V.Shower plate
USD931978S1 (en)2019-06-272021-09-28Asm Ip Holding B.V.Showerhead vacuum transport
KR20210005515A (en)2019-07-032021-01-14에이에스엠 아이피 홀딩 비.브이.Temperature control assembly for substrate processing apparatus and method of using same
JP7499079B2 (en)2019-07-092024-06-13エーエスエム・アイピー・ホールディング・ベー・フェー Plasma device using coaxial waveguide and substrate processing method
CN112216646A (en)2019-07-102021-01-12Asm Ip私人控股有限公司Substrate supporting assembly and substrate processing device comprising same
KR20210010307A (en)2019-07-162021-01-27에이에스엠 아이피 홀딩 비.브이.Substrate processing apparatus
KR102860110B1 (en)2019-07-172025-09-16에이에스엠 아이피 홀딩 비.브이.Methods of forming silicon germanium structures
KR20210010816A (en)2019-07-172021-01-28에이에스엠 아이피 홀딩 비.브이.Radical assist ignition plasma system and method
US11643724B2 (en)2019-07-182023-05-09Asm Ip Holding B.V.Method of forming structures using a neutral beam
TWI839544B (en)2019-07-192024-04-21荷蘭商Asm Ip私人控股有限公司Method of forming topology-controlled amorphous carbon polymer film
KR20210010817A (en)2019-07-192021-01-28에이에스엠 아이피 홀딩 비.브이.Method of Forming Topology-Controlled Amorphous Carbon Polymer Film
TWI851767B (en)2019-07-292024-08-11荷蘭商Asm Ip私人控股有限公司Methods for selective deposition utilizing n-type dopants and/or alternative dopants to achieve high dopant incorporation
CN112309899A (en)2019-07-302021-02-02Asm Ip私人控股有限公司Substrate processing apparatus
CN112309900A (en)2019-07-302021-02-02Asm Ip私人控股有限公司Substrate processing apparatus
US12169361B2 (en)2019-07-302024-12-17Asm Ip Holding B.V.Substrate processing apparatus and method
US11587814B2 (en)2019-07-312023-02-21Asm Ip Holding B.V.Vertical batch furnace assembly
US11227782B2 (en)2019-07-312022-01-18Asm Ip Holding B.V.Vertical batch furnace assembly
US11587815B2 (en)2019-07-312023-02-21Asm Ip Holding B.V.Vertical batch furnace assembly
CN112323048B (en)2019-08-052024-02-09Asm Ip私人控股有限公司Liquid level sensor for chemical source container
CN112342526A (en)2019-08-092021-02-09Asm Ip私人控股有限公司Heater assembly including cooling device and method of using same
USD965044S1 (en)2019-08-192022-09-27Asm Ip Holding B.V.Susceptor shaft
USD965524S1 (en)2019-08-192022-10-04Asm Ip Holding B.V.Susceptor support
JP2021031769A (en)2019-08-212021-03-01エーエスエム アイピー ホールディング ビー.ブイ.Production apparatus of mixed gas of film deposition raw material and film deposition apparatus
USD940837S1 (en)2019-08-222022-01-11Asm Ip Holding B.V.Electrode
USD949319S1 (en)2019-08-222022-04-19Asm Ip Holding B.V.Exhaust duct
USD930782S1 (en)2019-08-222021-09-14Asm Ip Holding B.V.Gas distributor
USD979506S1 (en)2019-08-222023-02-28Asm Ip Holding B.V.Insulator
KR20210024423A (en)2019-08-222021-03-05에이에스엠 아이피 홀딩 비.브이.Method for forming a structure with a hole
US11286558B2 (en)2019-08-232022-03-29Asm Ip Holding B.V.Methods for depositing a molybdenum nitride film on a surface of a substrate by a cyclical deposition process and related semiconductor device structures including a molybdenum nitride film
KR20210024420A (en)2019-08-232021-03-05에이에스엠 아이피 홀딩 비.브이.Method for depositing silicon oxide film having improved quality by peald using bis(diethylamino)silane
KR102806450B1 (en)2019-09-042025-05-12에이에스엠 아이피 홀딩 비.브이.Methods for selective deposition using a sacrificial capping layer
KR102733104B1 (en)2019-09-052024-11-22에이에스엠 아이피 홀딩 비.브이.Substrate processing apparatus
US11562901B2 (en)2019-09-252023-01-24Asm Ip Holding B.V.Substrate processing method
CN112593212B (en)2019-10-022023-12-22Asm Ip私人控股有限公司Method for forming topologically selective silicon oxide film by cyclic plasma enhanced deposition process
KR20210042810A (en)2019-10-082021-04-20에이에스엠 아이피 홀딩 비.브이.Reactor system including a gas distribution assembly for use with activated species and method of using same
TW202128273A (en)2019-10-082021-08-01荷蘭商Asm Ip私人控股有限公司Gas injection system, reactor system, and method of depositing material on surface of substratewithin reaction chamber
TWI846953B (en)2019-10-082024-07-01荷蘭商Asm Ip私人控股有限公司Substrate processing device
TWI846966B (en)2019-10-102024-07-01荷蘭商Asm Ip私人控股有限公司Method of forming a photoresist underlayer and structure including same
US12009241B2 (en)2019-10-142024-06-11Asm Ip Holding B.V.Vertical batch furnace assembly with detector to detect cassette
TWI834919B (en)2019-10-162024-03-11荷蘭商Asm Ip私人控股有限公司Method of topology-selective film formation of silicon oxide
US11637014B2 (en)2019-10-172023-04-25Asm Ip Holding B.V.Methods for selective deposition of doped semiconductor material
KR102845724B1 (en)2019-10-212025-08-13에이에스엠 아이피 홀딩 비.브이.Apparatus and methods for selectively etching films
KR20210050453A (en)2019-10-252021-05-07에이에스엠 아이피 홀딩 비.브이.Methods for filling a gap feature on a substrate surface and related semiconductor structures
US11646205B2 (en)2019-10-292023-05-09Asm Ip Holding B.V.Methods of selectively forming n-type doped material on a surface, systems for selectively forming n-type doped material, and structures formed using same
KR20210054983A (en)2019-11-052021-05-14에이에스엠 아이피 홀딩 비.브이.Structures with doped semiconductor layers and methods and systems for forming same
US11501968B2 (en)2019-11-152022-11-15Asm Ip Holding B.V.Method for providing a semiconductor device with silicon filled gaps
CN114746573B (en)*2019-11-202024-05-10默克专利有限公司 Compounds and methods for selectively forming metal-containing films
KR102861314B1 (en)2019-11-202025-09-17에이에스엠 아이피 홀딩 비.브이.Method of depositing carbon-containing material on a surface of a substrate, structure formed using the method, and system for forming the structure
US11450529B2 (en)2019-11-262022-09-20Asm Ip Holding B.V.Methods for selectively forming a target film on a substrate comprising a first dielectric surface and a second metallic surface
CN112951697B (en)2019-11-262025-07-29Asmip私人控股有限公司Substrate processing apparatus
CN120432376A (en)2019-11-292025-08-05Asm Ip私人控股有限公司Substrate processing apparatus
CN112885692B (en)2019-11-292025-08-15Asmip私人控股有限公司Substrate processing apparatus
JP7527928B2 (en)2019-12-022024-08-05エーエスエム・アイピー・ホールディング・ベー・フェー Substrate processing apparatus and substrate processing method
KR20210070898A (en)2019-12-042021-06-15에이에스엠 아이피 홀딩 비.브이.Substrate processing apparatus
KR20210078405A (en)2019-12-172021-06-28에이에스엠 아이피 홀딩 비.브이.Method of forming vanadium nitride layer and structure including the vanadium nitride layer
KR20210080214A (en)2019-12-192021-06-30에이에스엠 아이피 홀딩 비.브이.Methods for filling a gap feature on a substrate and related semiconductor structures
JP7730637B2 (en)2020-01-062025-08-28エーエスエム・アイピー・ホールディング・ベー・フェー Gas delivery assembly, components thereof, and reactor system including same
JP7636892B2 (en)2020-01-062025-02-27エーエスエム・アイピー・ホールディング・ベー・フェー Channeled Lift Pins
US11993847B2 (en)2020-01-082024-05-28Asm Ip Holding B.V.Injector
KR20210093163A (en)2020-01-162021-07-27에이에스엠 아이피 홀딩 비.브이.Method of forming high aspect ratio features
KR102675856B1 (en)2020-01-202024-06-17에이에스엠 아이피 홀딩 비.브이.Method of forming thin film and method of modifying surface of thin film
TWI889744B (en)2020-01-292025-07-11荷蘭商Asm Ip私人控股有限公司Contaminant trap system, and baffle plate stack
TW202513845A (en)2020-02-032025-04-01荷蘭商Asm Ip私人控股有限公司Semiconductor structures and methods for forming the same
KR20210100010A (en)2020-02-042021-08-13에이에스엠 아이피 홀딩 비.브이.Method and apparatus for transmittance measurements of large articles
US11776846B2 (en)2020-02-072023-10-03Asm Ip Holding B.V.Methods for depositing gap filling fluids and related systems and devices
KR20210103956A (en)2020-02-132021-08-24에이에스엠 아이피 홀딩 비.브이.Substrate processing apparatus including light receiving device and calibration method of light receiving device
TW202146691A (en)2020-02-132021-12-16荷蘭商Asm Ip私人控股有限公司Gas distribution assembly, shower plate assembly, and method of adjusting conductance of gas to reaction chamber
TWI855223B (en)2020-02-172024-09-11荷蘭商Asm Ip私人控股有限公司Method for growing phosphorous-doped silicon layer
CN113410160A (en)2020-02-282021-09-17Asm Ip私人控股有限公司System specially used for cleaning parts
KR20210113043A (en)2020-03-042021-09-15에이에스엠 아이피 홀딩 비.브이.Alignment fixture for a reactor system
US11876356B2 (en)2020-03-112024-01-16Asm Ip Holding B.V.Lockout tagout assembly and system and method of using same
KR20210116240A (en)2020-03-112021-09-27에이에스엠 아이피 홀딩 비.브이.Substrate handling device with adjustable joints
KR102775390B1 (en)2020-03-122025-02-28에이에스엠 아이피 홀딩 비.브이.Method for Fabricating Layer Structure Having Target Topological Profile
US12173404B2 (en)2020-03-172024-12-24Asm Ip Holding B.V.Method of depositing epitaxial material, structure formed using the method, and system for performing the method
KR102755229B1 (en)2020-04-022025-01-14에이에스엠 아이피 홀딩 비.브이.Thin film forming method
TWI887376B (en)2020-04-032025-06-21荷蘭商Asm Ip私人控股有限公司Method for manufacturing semiconductor device
TWI888525B (en)2020-04-082025-07-01荷蘭商Asm Ip私人控股有限公司Apparatus and methods for selectively etching silcon oxide films
KR20210128343A (en)2020-04-152021-10-26에이에스엠 아이피 홀딩 비.브이.Method of forming chromium nitride layer and structure including the chromium nitride layer
US11821078B2 (en)2020-04-152023-11-21Asm Ip Holding B.V.Method for forming precoat film and method for forming silicon-containing film
US11996289B2 (en)2020-04-162024-05-28Asm Ip Holding B.V.Methods of forming structures including silicon germanium and silicon layers, devices formed using the methods, and systems for performing the methods
KR20210130646A (en)2020-04-212021-11-01에이에스엠 아이피 홀딩 비.브이.Method for processing a substrate
CN113555279A (en)2020-04-242021-10-26Asm Ip私人控股有限公司 Methods of forming vanadium nitride-containing layers and structures comprising the same
TW202208671A (en)2020-04-242022-03-01荷蘭商Asm Ip私人控股有限公司Methods of forming structures including vanadium boride and vanadium phosphide layers
KR20210132612A (en)2020-04-242021-11-04에이에스엠 아이피 홀딩 비.브이.Methods and apparatus for stabilizing vanadium compounds
KR20210132600A (en)2020-04-242021-11-04에이에스엠 아이피 홀딩 비.브이.Methods and systems for depositing a layer comprising vanadium, nitrogen, and a further element
KR102866804B1 (en)2020-04-242025-09-30에이에스엠 아이피 홀딩 비.브이.Vertical batch furnace assembly comprising a cooling gas supply
KR102783898B1 (en)2020-04-292025-03-18에이에스엠 아이피 홀딩 비.브이.Solid source precursor vessel
KR20210134869A (en)2020-05-012021-11-11에이에스엠 아이피 홀딩 비.브이.Fast FOUP swapping with a FOUP handler
JP7726664B2 (en)2020-05-042025-08-20エーエスエム・アイピー・ホールディング・ベー・フェー Substrate processing system for processing a substrate
KR102788543B1 (en)2020-05-132025-03-27에이에스엠 아이피 홀딩 비.브이.Laser alignment fixture for a reactor system
TW202146699A (en)2020-05-152021-12-16荷蘭商Asm Ip私人控股有限公司Method of forming a silicon germanium layer, semiconductor structure, semiconductor device, method of forming a deposition layer, and deposition system
KR20210143653A (en)2020-05-192021-11-29에이에스엠 아이피 홀딩 비.브이.Substrate processing apparatus
KR102795476B1 (en)2020-05-212025-04-11에이에스엠 아이피 홀딩 비.브이.Structures including multiple carbon layers and methods of forming and using same
KR20210145079A (en)2020-05-212021-12-01에이에스엠 아이피 홀딩 비.브이.Flange and apparatus for processing substrates
TWI873343B (en)2020-05-222025-02-21荷蘭商Asm Ip私人控股有限公司Reaction system for forming thin film on substrate
KR20210146802A (en)2020-05-262021-12-06에이에스엠 아이피 홀딩 비.브이.Method for depositing boron and gallium containing silicon germanium layers
TWI876048B (en)2020-05-292025-03-11荷蘭商Asm Ip私人控股有限公司Substrate processing device
TW202212620A (en)2020-06-022022-04-01荷蘭商Asm Ip私人控股有限公司Apparatus for processing substrate, method of forming film, and method of controlling apparatus for processing substrate
TW202208659A (en)2020-06-162022-03-01荷蘭商Asm Ip私人控股有限公司Method for depositing boron containing silicon germanium layers
TW202218133A (en)2020-06-242022-05-01荷蘭商Asm Ip私人控股有限公司Method for forming a layer provided with silicon
TWI873359B (en)2020-06-302025-02-21荷蘭商Asm Ip私人控股有限公司Substrate processing method
US12431354B2 (en)2020-07-012025-09-30Asm Ip Holding B.V.Silicon nitride and silicon oxide deposition methods using fluorine inhibitor
TW202202649A (en)2020-07-082022-01-16荷蘭商Asm Ip私人控股有限公司Substrate processing method
KR20220010438A (en)2020-07-172022-01-25에이에스엠 아이피 홀딩 비.브이.Structures and methods for use in photolithography
KR20220011092A (en)2020-07-202022-01-27에이에스엠 아이피 홀딩 비.브이.Method and system for forming structures including transition metal layers
TWI878570B (en)2020-07-202025-04-01荷蘭商Asm Ip私人控股有限公司Method and system for depositing molybdenum layers
US12322591B2 (en)2020-07-272025-06-03Asm Ip Holding B.V.Thin film deposition process
KR20220021863A (en)2020-08-142022-02-22에이에스엠 아이피 홀딩 비.브이.Method for processing a substrate
US12040177B2 (en)2020-08-182024-07-16Asm Ip Holding B.V.Methods for forming a laminate film by cyclical plasma-enhanced deposition processes
TW202228863A (en)2020-08-252022-08-01荷蘭商Asm Ip私人控股有限公司Method for cleaning a substrate, method for selectively depositing, and reaction system
US11725280B2 (en)2020-08-262023-08-15Asm Ip Holding B.V.Method for forming metal silicon oxide and metal silicon oxynitride layers
TW202229601A (en)2020-08-272022-08-01荷蘭商Asm Ip私人控股有限公司Method of forming patterned structures, method of manipulating mechanical property, device structure, and substrate processing system
TW202217045A (en)2020-09-102022-05-01荷蘭商Asm Ip私人控股有限公司Methods for depositing gap filing fluids and related systems and devices
USD990534S1 (en)2020-09-112023-06-27Asm Ip Holding B.V.Weighted lift pin
KR20220036866A (en)2020-09-162022-03-23에이에스엠 아이피 홀딩 비.브이.Silicon oxide deposition method
USD1012873S1 (en)2020-09-242024-01-30Asm Ip Holding B.V.Electrode for semiconductor processing apparatus
US20220102495A1 (en)*2020-09-252022-03-31Intel CorporationTransistors including two-dimensional materials
US12324204B2 (en)2020-09-252025-06-03Intel CorporationTransistors including two-dimensional materials
TWI889903B (en)2020-09-252025-07-11荷蘭商Asm Ip私人控股有限公司Semiconductor processing method
US12009224B2 (en)2020-09-292024-06-11Asm Ip Holding B.V.Apparatus and method for etching metal nitrides
KR20220045900A (en)2020-10-062022-04-13에이에스엠 아이피 홀딩 비.브이.Deposition method and an apparatus for depositing a silicon-containing material
CN114293174A (en)2020-10-072022-04-08Asm Ip私人控股有限公司Gas supply unit and substrate processing apparatus including the same
TW202229613A (en)2020-10-142022-08-01荷蘭商Asm Ip私人控股有限公司Method of depositing material on stepped structure
TW202232565A (en)2020-10-152022-08-16荷蘭商Asm Ip私人控股有限公司Method of manufacturing semiconductor device, and substrate treatment apparatus using ether-cat
TW202217037A (en)2020-10-222022-05-01荷蘭商Asm Ip私人控股有限公司Method of depositing vanadium metal, structure, device and a deposition assembly
TW202223136A (en)2020-10-282022-06-16荷蘭商Asm Ip私人控股有限公司Method for forming layer on substrate, and semiconductor processing system
TW202229620A (en)2020-11-122022-08-01特文特大學Deposition system, method for controlling reaction condition, method for depositing
TW202229795A (en)2020-11-232022-08-01荷蘭商Asm Ip私人控股有限公司A substrate processing apparatus with an injector
TW202235649A (en)2020-11-242022-09-16荷蘭商Asm Ip私人控股有限公司Methods for filling a gap and related systems and devices
TW202235675A (en)2020-11-302022-09-16荷蘭商Asm Ip私人控股有限公司Injector, and substrate processing apparatus
US12255053B2 (en)2020-12-102025-03-18Asm Ip Holding B.V.Methods and systems for depositing a layer
TW202233884A (en)2020-12-142022-09-01荷蘭商Asm Ip私人控股有限公司Method of forming structures for threshold voltage control
US11946137B2 (en)2020-12-162024-04-02Asm Ip Holding B.V.Runout and wobble measurement fixtures
TW202232639A (en)2020-12-182022-08-16荷蘭商Asm Ip私人控股有限公司Wafer processing apparatus with a rotatable table
TW202242184A (en)2020-12-222022-11-01荷蘭商Asm Ip私人控股有限公司Precursor capsule, precursor vessel, vapor deposition assembly, and method of loading solid precursor into precursor vessel
TW202231903A (en)2020-12-222022-08-16荷蘭商Asm Ip私人控股有限公司Transition metal deposition method, transition metal layer, and deposition assembly for depositing transition metal on substrate
TW202226899A (en)2020-12-222022-07-01荷蘭商Asm Ip私人控股有限公司Plasma treatment device having matching box
US12029144B2 (en)2021-03-242024-07-02Eugenus, Inc.Encapsulation layer for chalcogenide material
USD981973S1 (en)2021-05-112023-03-28Asm Ip Holding B.V.Reactor wall for substrate processing apparatus
USD980813S1 (en)2021-05-112023-03-14Asm Ip Holding B.V.Gas flow control plate for substrate processing apparatus
USD980814S1 (en)2021-05-112023-03-14Asm Ip Holding B.V.Gas distributor for substrate processing apparatus
USD1023959S1 (en)2021-05-112024-04-23Asm Ip Holding B.V.Electrode for substrate processing apparatus
USD990441S1 (en)2021-09-072023-06-27Asm Ip Holding B.V.Gas flow control plate
USD1060598S1 (en)2021-12-032025-02-04Asm Ip Holding B.V.Split showerhead cover
JP2025532314A (en)*2022-10-072025-09-29ソウルブレイン シーオー., エルティーディー. Chalcogenide thin film modifier, semiconductor substrate and semiconductor device manufactured using the same
US20240313079A1 (en)*2023-03-162024-09-19Applied Materials, Inc.Semiconductor devices containing bi-metallic silicide with reduced contact resistivity
WO2025198860A1 (en)*2024-03-202025-09-25Entegris, Inc.Selective deposition of cobalt and ruthenium, and related structures

Citations (70)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US4354198A (en)1980-05-301982-10-12International Business Machines CorporationZinc-sulphide capping layer for gallium-arsenide device
EP0265314A1 (en)1986-10-061988-04-27France TelecomMethod of forming an insulating layer of a sulphide, sulphur compounds obtained and device to carry out the method
US4751200A (en)1987-03-041988-06-14Bell Communications Research, Inc.Passivation of gallium arsenide surfaces with sodium sulfide
JPH03278584A (en)1990-03-281991-12-10Matsushita Electric Ind Co LtdHetero-junction device and manufacture thereof
US5124278A (en)1990-09-211992-06-23Air Products And Chemicals, Inc.Amino replacements for arsine, antimony and phosphine
US5168077A (en)1989-03-311992-12-01Kabushiki Kaisha ToshibaMethod of manufacturing a p-type compound semiconductor thin film containing a iii-group element and a v-group element by metal organics chemical vapor deposition
US5393680A (en)1990-08-011995-02-28Sumitomo Electric Industries, Ltd.MIS electrode forming process
US5451542A (en)1994-06-211995-09-19Sandia CorporationSurface passivation process of compound semiconductor material using UV photosulfidation
US5616947A (en)*1994-02-011997-04-01Matsushita Electric Industrial Co., Ltd.Semiconductor device having an MIS structure
US5646419A (en)1995-04-071997-07-08California Institute Of Technologyn-type wide bandgap semiconductors grown on a p-type layer to form hole injection pn heterojunctions and methods of fabricating the same
WO1997048499A1 (en)1996-06-191997-12-24The Board Of Trustees Of Southern Illinois UniversityGaAs SUBSTRATE WITH A PASSIVATING EPITAXIAL GALLIUM SULFIDE FILM AND METHODS FOR FORMING SAME
US5760462A (en)1995-01-061998-06-02President And Fellows Of Harvard CollegeMetal, passivating layer, semiconductor, field-effect transistor
US6071780A (en)1996-09-192000-06-06Fujitsu LimitedCompound semiconductor apparatus and method for manufacturing the apparatus
US6112013A (en)1998-08-262000-08-29United Microelectronics Corp.Apparatus for detecting a crack in a heater of an acid and rinse bath and a method of crack detection of the same
US6117720A (en)1995-06-072000-09-12Micron Technology, Inc.Method of making an integrated circuit electrode having a reduced contact area
US6150253A (en)1996-10-022000-11-21Micron Technology, Inc.Controllable ovonic phase-change semiconductor memory device and methods of fabricating the same
US6207976B1 (en)1997-12-172001-03-27Fujitsu LimitedSemiconductor device with ohmic contacts on compound semiconductor and manufacture thereof
US6248605B1 (en)*1998-06-032001-06-19Planar Systems Inc.Method of growing thin film electroluminescent structures
WO2002015285A1 (en)2000-08-112002-02-21Walter David Braddock IvMetal sulfide semiconductor transistor devices
US20020041931A1 (en)1994-11-282002-04-11Tuomo SuntolaMethod for growing thin films
US6380097B1 (en)1998-05-112002-04-30The United States Of America As Represented By The Secretary Of The Air ForceMethod for obtaining a sulfur-passivated semiconductor surface
US20020106849A1 (en)2001-02-082002-08-08Moore John T.Method of forming non-volatile resistance variable devices, method of precluding diffusion of a metal into adjacent chalcogenide material, and non-volatile resistance variable devices
WO2003019691A2 (en)2001-08-292003-03-06Micron Technology, Inc.Manufacturing of non-volatile resistance variable devices and programmable memory cells
US6534368B2 (en)1997-01-282003-03-18Micron Technology, Inc.Integrated circuit memory cell having a small active area and method of forming same
US6635951B1 (en)1996-07-222003-10-21Micron Technology, Inc.Small electrode for chalcogenide memories
US6670651B1 (en)2000-05-042003-12-30Osemi, Inc.Metal sulfide-oxide semiconductor transistor devices
US6710423B2 (en)2001-03-012004-03-23Micron Technology, Inc.Chalcogenide comprising device
US6709958B2 (en)2001-08-302004-03-23Micron Technology, Inc.Integrated circuit device and fabrication using metal-doped chalcogenide materials
WO2004032242A1 (en)2002-09-302004-04-15Freescale Semiconductor, Inc.Semiconductor device structures which utilize metal sulfides
KR20040038514A (en)2002-11-012004-05-08한국전자통신연구원Processing method of Ⅱ family sulfide phosphor doped with lanthanide ion
US6734455B2 (en)2001-03-152004-05-11Micron Technology, Inc.Agglomeration elimination for metal sputter deposition of chalcogenides
US6812087B2 (en)2002-01-312004-11-02Micron Technology, Inc.Methods of forming non-volatile resistance variable devices and methods of forming silver selenide comprising structures
US20050257824A1 (en)2004-05-242005-11-24Maltby Michael GPhotovoltaic cell including capping layer
US7094700B2 (en)2002-08-292006-08-22Micron Technology, Inc.Plasma etching methods and methods of forming memory devices comprising a chalcogenide comprising layer received operably proximate conductive electrodes
US7094651B2 (en)2003-07-102006-08-22International Business Machines CorporationHydrazine-free solution deposition of chalcogenide films
US20070111429A1 (en)2005-11-142007-05-17Macronix International Co., Ltd.Method of manufacturing a pipe shaped phase change memory
US7307277B2 (en)2001-11-072007-12-11Cambridge University Technical Services Ltd.Organic field effect transistors
US20080006930A1 (en)2006-06-222008-01-10Kabushiki Kaisha ToshibaSemiconductor package
US7341960B2 (en)2005-11-102008-03-11National Sun Yat-Sen UniversityMethod for making a metal oxide semiconductor device
US20080083924A1 (en)2006-10-092008-04-10Kibong SongThin film transistor having chalcogenide layer and method of fabricating the thin film transistor
US7394088B2 (en)2005-11-152008-07-01Macronix International Co., Ltd.Thermally contained/insulated phase change memory device and method (combined)
US20080272355A1 (en)2007-05-042008-11-06Samsung Electronics Co., Ltd.Phase change memory device and method for forming the same
EP2068368A2 (en)2007-12-062009-06-10Electronics and Telecommunications Research InstituteMethod for manufacturing n-type and p-type chalcogenide material, doped homojunction chalcogenide thin film transistor and method of fabricating the same
US20090179254A1 (en)2005-09-232009-07-16Nxp B.V.Memory Device With Improved Performance And Method Of Manufacturing Such A Memory Device
US7619248B1 (en)2005-03-182009-11-17Kovio, Inc.MOS transistor with self-aligned source and drain, and method for making the same
US20100059820A1 (en)*2006-12-212010-03-11National University Corporation Tohoku UniversitySemiconductor device and method for manufacturing semiconductor device
US7678708B2 (en)2003-04-292010-03-16Micron Technology, Inc.Systems and methods for forming metal oxide layers
US20100072451A1 (en)2006-07-212010-03-25Motoyasu TeraoSemiconductor device
US20100159135A1 (en)2008-12-192010-06-24The Board Of Trustees Of The Leland Stanford Junior UniversityProcess for in situ generation of hydrogen sulfide or hydrogen selenide gas using a solid precursor
US20100203672A1 (en)2009-02-092010-08-12Samsung Electronics Co., Ltd.Methods of manufacturing phase change memory devices
US20100291299A1 (en)*2007-08-082010-11-18Advanced Technology Materials, Inc.Strontium and barium precursors for use in chemical vapor deposition, atomic layer deposition and rapid vapor deposition
US20100300524A1 (en)2009-05-262010-12-02Uchicago Argonne, LlcAtomic layer deposition of metal sulfide thin films using non-halogenated precursors
US20110006354A1 (en)2009-07-082011-01-13Taiwan Semiconductor Manufacturing Company, Ltd.Metal gate structure of a semiconductor device
US20110124141A1 (en)2008-02-272011-05-26Osram Opto Semiconductors GmbhMethod for Producing a Doped Organic Semiconducting Layer
US7964490B2 (en)2008-12-312011-06-21Intel CorporationMethods of forming nickel sulfide film on a semiconductor device
US20110147795A1 (en)2009-12-232011-06-23Willy RachmadyMaterials for interfacing high-k dielectric layers with iii-v semiconductors
US20110156174A1 (en)*2005-12-302011-06-30Gilbert DeweyGate electrode having a capping layer
US7972898B2 (en)2007-09-262011-07-05Eastman Kodak CompanyProcess for making doped zinc oxide
US8368135B2 (en)*2005-02-232013-02-05Intel CorporationField effect transistor with narrow bandgap source and drain regions and method of fabrication
US20130157405A1 (en)2011-12-192013-06-20General Electric CompanyManufacturing methods for semiconductor devices
US20130270505A1 (en)2011-10-102013-10-17Altis SemiconductorMicroelectronic device with programmable memory, including a layer of doped chalcogenide that withstands high temperatures
US20140027884A1 (en)2012-07-272014-01-30Asm Ip Holding B.V.System and method for gas-phase sulfur passivation of a semiconductor surface
US20140120738A1 (en)2012-11-012014-05-01Asm Ip Holding B.V.Method of depositing thin film
US8766330B2 (en)2011-10-282014-07-01Georgetown UniversityMethod and system for generating a photo-response from MoS2 Schottky junctions
US8796125B2 (en)2006-06-122014-08-05Kovio, Inc.Printed, self-aligned, top gate thin film transistor
US20150200308A1 (en)*2014-01-102015-07-16Micron Technology, Inc.Field Effect Transistor Constructions And Memory Arrays
US20150340228A1 (en)2014-05-142015-11-26Tokyo Electron LimitedGermanium-containing semiconductor device and method of forming
US9245742B2 (en)2013-12-182016-01-26Asm Ip Holding B.V.Sulfur-containing thin films
US9461134B1 (en)*2015-05-202016-10-04Asm Ip Holding B.V.Method for forming source/drain contact structure with chalcogen passivation
US9478419B2 (en)2013-12-182016-10-25Asm Ip Holding B.V.Sulfur-containing thin films

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
JP2616287B2 (en)*1991-07-081997-06-04株式会社村田製作所 Semiconductor device
JP3126890B2 (en)*1994-02-012001-01-22松下電器産業株式会社 Semiconductor device having MIS structure and method of manufacturing the same
CN100490205C (en)*2003-07-102009-05-20国际商业机器公司Method for depositing metal sulfur family film and method for preparing field effect transistor
TWI299527B (en)*2006-04-112008-08-01Taiwan Tft Lcd AssA fabrication method of thin film for active layer by metal chalcogenide precursor solution

Patent Citations (75)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US4354198A (en)1980-05-301982-10-12International Business Machines CorporationZinc-sulphide capping layer for gallium-arsenide device
EP0265314A1 (en)1986-10-061988-04-27France TelecomMethod of forming an insulating layer of a sulphide, sulphur compounds obtained and device to carry out the method
US4751200A (en)1987-03-041988-06-14Bell Communications Research, Inc.Passivation of gallium arsenide surfaces with sodium sulfide
US5168077A (en)1989-03-311992-12-01Kabushiki Kaisha ToshibaMethod of manufacturing a p-type compound semiconductor thin film containing a iii-group element and a v-group element by metal organics chemical vapor deposition
JPH03278584A (en)1990-03-281991-12-10Matsushita Electric Ind Co LtdHetero-junction device and manufacture thereof
US5393680A (en)1990-08-011995-02-28Sumitomo Electric Industries, Ltd.MIS electrode forming process
US5124278A (en)1990-09-211992-06-23Air Products And Chemicals, Inc.Amino replacements for arsine, antimony and phosphine
US5616947A (en)*1994-02-011997-04-01Matsushita Electric Industrial Co., Ltd.Semiconductor device having an MIS structure
US5451542A (en)1994-06-211995-09-19Sandia CorporationSurface passivation process of compound semiconductor material using UV photosulfidation
US20020041931A1 (en)1994-11-282002-04-11Tuomo SuntolaMethod for growing thin films
US5760462A (en)1995-01-061998-06-02President And Fellows Of Harvard CollegeMetal, passivating layer, semiconductor, field-effect transistor
US5646419A (en)1995-04-071997-07-08California Institute Of Technologyn-type wide bandgap semiconductors grown on a p-type layer to form hole injection pn heterojunctions and methods of fabricating the same
US6117720A (en)1995-06-072000-09-12Micron Technology, Inc.Method of making an integrated circuit electrode having a reduced contact area
WO1997048499A1 (en)1996-06-191997-12-24The Board Of Trustees Of Southern Illinois UniversityGaAs SUBSTRATE WITH A PASSIVATING EPITAXIAL GALLIUM SULFIDE FILM AND METHODS FOR FORMING SAME
US6635951B1 (en)1996-07-222003-10-21Micron Technology, Inc.Small electrode for chalcogenide memories
US6071780A (en)1996-09-192000-06-06Fujitsu LimitedCompound semiconductor apparatus and method for manufacturing the apparatus
US6150253A (en)1996-10-022000-11-21Micron Technology, Inc.Controllable ovonic phase-change semiconductor memory device and methods of fabricating the same
US6534368B2 (en)1997-01-282003-03-18Micron Technology, Inc.Integrated circuit memory cell having a small active area and method of forming same
US6207976B1 (en)1997-12-172001-03-27Fujitsu LimitedSemiconductor device with ohmic contacts on compound semiconductor and manufacture thereof
US6380097B1 (en)1998-05-112002-04-30The United States Of America As Represented By The Secretary Of The Air ForceMethod for obtaining a sulfur-passivated semiconductor surface
US6248605B1 (en)*1998-06-032001-06-19Planar Systems Inc.Method of growing thin film electroluminescent structures
US6112013A (en)1998-08-262000-08-29United Microelectronics Corp.Apparatus for detecting a crack in a heater of an acid and rinse bath and a method of crack detection of the same
US6670651B1 (en)2000-05-042003-12-30Osemi, Inc.Metal sulfide-oxide semiconductor transistor devices
US6445015B1 (en)2000-05-042002-09-03Osemi, IncorporatedMetal sulfide semiconductor transistor devices
WO2002015285A1 (en)2000-08-112002-02-21Walter David Braddock IvMetal sulfide semiconductor transistor devices
US20020106849A1 (en)2001-02-082002-08-08Moore John T.Method of forming non-volatile resistance variable devices, method of precluding diffusion of a metal into adjacent chalcogenide material, and non-volatile resistance variable devices
US6710423B2 (en)2001-03-012004-03-23Micron Technology, Inc.Chalcogenide comprising device
US6727192B2 (en)2001-03-012004-04-27Micron Technology, Inc.Methods of metal doping a chalcogenide material
US6734455B2 (en)2001-03-152004-05-11Micron Technology, Inc.Agglomeration elimination for metal sputter deposition of chalcogenides
WO2003019691A2 (en)2001-08-292003-03-06Micron Technology, Inc.Manufacturing of non-volatile resistance variable devices and programmable memory cells
US6709958B2 (en)2001-08-302004-03-23Micron Technology, Inc.Integrated circuit device and fabrication using metal-doped chalcogenide materials
US6730547B2 (en)2001-08-302004-05-04Micron Technology, Inc.Integrated circuit device and fabrication using metal-doped chalcogenide materials
US7307277B2 (en)2001-11-072007-12-11Cambridge University Technical Services Ltd.Organic field effect transistors
US6812087B2 (en)2002-01-312004-11-02Micron Technology, Inc.Methods of forming non-volatile resistance variable devices and methods of forming silver selenide comprising structures
US7094700B2 (en)2002-08-292006-08-22Micron Technology, Inc.Plasma etching methods and methods of forming memory devices comprising a chalcogenide comprising layer received operably proximate conductive electrodes
US6791125B2 (en)*2002-09-302004-09-14Freescale Semiconductor, Inc.Semiconductor device structures which utilize metal sulfides
WO2004032242A1 (en)2002-09-302004-04-15Freescale Semiconductor, Inc.Semiconductor device structures which utilize metal sulfides
KR20040038514A (en)2002-11-012004-05-08한국전자통신연구원Processing method of Ⅱ family sulfide phosphor doped with lanthanide ion
US7678708B2 (en)2003-04-292010-03-16Micron Technology, Inc.Systems and methods for forming metal oxide layers
US7094651B2 (en)2003-07-102006-08-22International Business Machines CorporationHydrazine-free solution deposition of chalcogenide films
US20050257824A1 (en)2004-05-242005-11-24Maltby Michael GPhotovoltaic cell including capping layer
US8368135B2 (en)*2005-02-232013-02-05Intel CorporationField effect transistor with narrow bandgap source and drain regions and method of fabrication
US7619248B1 (en)2005-03-182009-11-17Kovio, Inc.MOS transistor with self-aligned source and drain, and method for making the same
US20090179254A1 (en)2005-09-232009-07-16Nxp B.V.Memory Device With Improved Performance And Method Of Manufacturing Such A Memory Device
US7341960B2 (en)2005-11-102008-03-11National Sun Yat-Sen UniversityMethod for making a metal oxide semiconductor device
US20070111429A1 (en)2005-11-142007-05-17Macronix International Co., Ltd.Method of manufacturing a pipe shaped phase change memory
US7394088B2 (en)2005-11-152008-07-01Macronix International Co., Ltd.Thermally contained/insulated phase change memory device and method (combined)
US20110156174A1 (en)*2005-12-302011-06-30Gilbert DeweyGate electrode having a capping layer
US8796125B2 (en)2006-06-122014-08-05Kovio, Inc.Printed, self-aligned, top gate thin film transistor
US20080006930A1 (en)2006-06-222008-01-10Kabushiki Kaisha ToshibaSemiconductor package
US20100072451A1 (en)2006-07-212010-03-25Motoyasu TeraoSemiconductor device
US20080083924A1 (en)2006-10-092008-04-10Kibong SongThin film transistor having chalcogenide layer and method of fabricating the thin film transistor
US20100059820A1 (en)*2006-12-212010-03-11National University Corporation Tohoku UniversitySemiconductor device and method for manufacturing semiconductor device
US20080272355A1 (en)2007-05-042008-11-06Samsung Electronics Co., Ltd.Phase change memory device and method for forming the same
US20100291299A1 (en)*2007-08-082010-11-18Advanced Technology Materials, Inc.Strontium and barium precursors for use in chemical vapor deposition, atomic layer deposition and rapid vapor deposition
US7972898B2 (en)2007-09-262011-07-05Eastman Kodak CompanyProcess for making doped zinc oxide
EP2068368A2 (en)2007-12-062009-06-10Electronics and Telecommunications Research InstituteMethod for manufacturing n-type and p-type chalcogenide material, doped homojunction chalcogenide thin film transistor and method of fabricating the same
US20110124141A1 (en)2008-02-272011-05-26Osram Opto Semiconductors GmbhMethod for Producing a Doped Organic Semiconducting Layer
US20100159135A1 (en)2008-12-192010-06-24The Board Of Trustees Of The Leland Stanford Junior UniversityProcess for in situ generation of hydrogen sulfide or hydrogen selenide gas using a solid precursor
US7964490B2 (en)2008-12-312011-06-21Intel CorporationMethods of forming nickel sulfide film on a semiconductor device
US20100203672A1 (en)2009-02-092010-08-12Samsung Electronics Co., Ltd.Methods of manufacturing phase change memory devices
US20100300524A1 (en)2009-05-262010-12-02Uchicago Argonne, LlcAtomic layer deposition of metal sulfide thin films using non-halogenated precursors
US20110006354A1 (en)2009-07-082011-01-13Taiwan Semiconductor Manufacturing Company, Ltd.Metal gate structure of a semiconductor device
US20110147795A1 (en)2009-12-232011-06-23Willy RachmadyMaterials for interfacing high-k dielectric layers with iii-v semiconductors
US20130270505A1 (en)2011-10-102013-10-17Altis SemiconductorMicroelectronic device with programmable memory, including a layer of doped chalcogenide that withstands high temperatures
US8766330B2 (en)2011-10-282014-07-01Georgetown UniversityMethod and system for generating a photo-response from MoS2 Schottky junctions
US20130157405A1 (en)2011-12-192013-06-20General Electric CompanyManufacturing methods for semiconductor devices
US20140027884A1 (en)2012-07-272014-01-30Asm Ip Holding B.V.System and method for gas-phase sulfur passivation of a semiconductor surface
US20140120738A1 (en)2012-11-012014-05-01Asm Ip Holding B.V.Method of depositing thin film
US9245742B2 (en)2013-12-182016-01-26Asm Ip Holding B.V.Sulfur-containing thin films
US20160203974A1 (en)2013-12-182016-07-14Asm Ip Holding B.V.Sulfur-containing thin films
US9478419B2 (en)2013-12-182016-10-25Asm Ip Holding B.V.Sulfur-containing thin films
US20150200308A1 (en)*2014-01-102015-07-16Micron Technology, Inc.Field Effect Transistor Constructions And Memory Arrays
US20150340228A1 (en)2014-05-142015-11-26Tokyo Electron LimitedGermanium-containing semiconductor device and method of forming
US9461134B1 (en)*2015-05-202016-10-04Asm Ip Holding B.V.Method for forming source/drain contact structure with chalcogen passivation

Non-Patent Citations (15)

* Cited by examiner, † Cited by third party
Title
Alian, et al., "Ammonium sulfide vapor passivation of / In0.53Ga0.47As and InP surfaces," Applied Physics Letters, vol. 99, Issue 11, pp. 112114-112114-3, Sep. 2011.
Alian, et al., "Oxide trapping in InGaAs-Al2O3 system and the role of sulfur in reducing the Al2O3 trap density," Electron Device Letters, vol. 33, Issue 11, pp. 1544-1546, Sep. 21, 2012.
Alian, et al., "Oxide trapping in InGaAs—Al2O3 system and the role of sulfur in reducing the Al2O3 trap density," Electron Device Letters, vol. 33, Issue 11, pp. 1544-1546, Sep. 21, 2012.
Brennan, B.Sc., "Surface and interface characterization of high-k dielectric materials on silicon and III-V semiconductor substrates," Dublin City University, School of Physical Sciences, Dec. 2009.
Genevee, et al. "Atomic layer deposition of zinc indium sulfide films: Mechanistic studies and evidence of surface exchange reactions and diffusion processes," Journal of Vacuum Science & Technology A., vol. 31, Issue 1, Jan./Feb. 2013.
Hsueh, C., "Alternative Materials for Next-Generation Transistors: High-k/Ge based MOSFET", A dissertation submitted to the Graduate School-New Brunswick Rutgers, 2008, 139 pages.
Ihanus, et al., "Atomic Layer Deposition of SrS and BaS Thin Films Using Cyclopentadienyl Precursors," Chemistry of Materials, vol. 14, Issue 5, pp. 1937-1944, May 2002.
International Search Report and Written Opinion for International Application No. PCT/US2014/066310, Notification mailed Sep. 2, 2015.
International Search Reporting for International Application No. PCT/US2014/066316, Notification mailed Mar. 3, 2015.
Kukli, et al., "Controlled Growth of Yttrium Oxysulphide Thin Films by Atomic Layer Deposition," Materials Science Forum, vols. 315-317, pp. 216-221, dated 1999.
Leskela et al., "Atomic layer deposition (ALD): from precursors to thin film structures", Thin Solid Firms, vol. 409, (2002), pp. 138-146.
Lin, J., "Low Resistance Contacts to N-Type Germanium", A dissertation submitted to the Department of Electrical Engineering, Jun. 2013, 136 pages.
Misra, "High k dielectrics on High-Mobility Substrates: The Interface!" The Electrochemical Society, pp. 47-51, Winter 2011.
O'Connor, et al., "A systematic study of (NH4)2S passivation (22%, 10%, 5%, or 1%) on the interface properties of Al2O3/ In0.53Ga0.47As/ InP system for n-type and p-type In0.53Ga0.47As epitaxial layers," Journal of Applied Physics, vol. 109, Issue 2, pp. 024101-024101-10, dated 2011.
O'Connor, et. al., "Analysis of the minority carrier response of n-type and p-type Au/ Ni/ Al2O3/In0.53Ga0.47/InP capacitors following an optimized (NH4)2S treatment," Applied Physicas Letters, vol. 99, Issue 21, pp. 212901-212901-3, dated 2011.

Cited By (7)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US10199213B2 (en)2013-12-182019-02-05Asm Ip Holding B.V.Sulfur-containing thin films
US10553424B2 (en)2013-12-182020-02-04Asm Ip Holding B.V.Sulfur-containing thin films
US10854444B2 (en)2013-12-182020-12-01Asm Ip Holding B.V.Sulfur-containing thin films
US10490475B2 (en)2015-06-032019-11-26Asm Ip Holding B.V.Methods for semiconductor passivation by nitridation after oxide removal
US11162159B2 (en)2017-03-152021-11-02Lg Chem, Ltd.Compound semiconductor and use thereof
US20220310800A1 (en)*2021-03-262022-09-29Taiwan Semiconductor Manufacturing Co., Ltd.Contact Structures in Semiconductor Devices
US12315863B2 (en)*2021-03-262025-05-27Taiwan Semiconductor Manufacturing Company, Ltd.Contact structures in semiconductor devices

Also Published As

Publication numberPublication date
TW201700764A (en)2017-01-01
US20160372365A1 (en)2016-12-22
KR102282375B1 (en)2021-07-28
KR20160148483A (en)2016-12-26
TWI658166B (en)2019-05-01

Similar Documents

PublicationPublication DateTitle
US9711396B2 (en)Method for forming metal chalcogenide thin films on a semiconductor device
US10854444B2 (en)Sulfur-containing thin films
US9478419B2 (en)Sulfur-containing thin films
US9741815B2 (en)Metal selenide and metal telluride thin films for semiconductor device applications
TWI754775B (en)Method for depositing a metal chalcogenide on a substrate by cyclical deposition
US20210246095A1 (en)Synthesis and use of precursors for vapor deposition of tungsten containing thin films
US7091568B2 (en)Electronic device including dielectric layer, and a process for forming the electronic device
US11359282B2 (en)Methods for forming impurity free metal alloy films

Legal Events

DateCodeTitleDescription
ASAssignment

Owner name:ASM IP HOLDING B.V., NETHERLANDS

Free format text:ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:TANG, FU;GIVENS, MICHAEL EUGENE;WOODRUFF, JACOB HUFFMAN;AND OTHERS;SIGNING DATES FROM 20150702 TO 20150720;REEL/FRAME:036561/0100

STCFInformation on status: patent grant

Free format text:PATENTED CASE

CCCertificate of correction
MAFPMaintenance fee payment

Free format text:PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment:4

MAFPMaintenance fee payment

Free format text:PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment:8


[8]ページ先頭

©2009-2025 Movatter.jp