



| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US13/611,678US9006108B2 (en) | 2010-05-13 | 2012-09-12 | Methodology for fabricating isotropically recessed source and drain regions of CMOS transistors |
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US12/779,100US8716798B2 (en) | 2010-05-13 | 2010-05-13 | Methodology for fabricating isotropically recessed source and drain regions of CMOS transistors |
| US13/611,678US9006108B2 (en) | 2010-05-13 | 2012-09-12 | Methodology for fabricating isotropically recessed source and drain regions of CMOS transistors |
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US12/779,100DivisionUS8716798B2 (en) | 2010-05-13 | 2010-05-13 | Methodology for fabricating isotropically recessed source and drain regions of CMOS transistors |
| Publication Number | Publication Date |
|---|---|
| US20130012026A1 US20130012026A1 (en) | 2013-01-10 |
| US9006108B2true US9006108B2 (en) | 2015-04-14 |
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US12/779,100Active2031-04-08US8716798B2 (en) | 2010-05-13 | 2010-05-13 | Methodology for fabricating isotropically recessed source and drain regions of CMOS transistors |
| US13/611,678Expired - Fee RelatedUS9006108B2 (en) | 2010-05-13 | 2012-09-12 | Methodology for fabricating isotropically recessed source and drain regions of CMOS transistors |
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US12/779,100Active2031-04-08US8716798B2 (en) | 2010-05-13 | 2010-05-13 | Methodology for fabricating isotropically recessed source and drain regions of CMOS transistors |
| Country | Link |
|---|---|
| US (2) | US8716798B2 (en) |
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US9620376B2 (en) | 2015-08-19 | 2017-04-11 | Lam Research Corporation | Self limiting lateral atomic layer etch |
| US11450768B2 (en) | 2020-10-05 | 2022-09-20 | Sandisk Technologies Llc | High voltage field effect transistor with vertical current paths and method of making the same |
| US11978774B2 (en) | 2020-10-05 | 2024-05-07 | Sandisk Technologies Llc | High voltage field effect transistor with vertical current paths and method of making the same |
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US8476131B2 (en) | 2011-08-24 | 2013-07-02 | Globalfoundries Inc. | Methods of forming a semiconductor device with recessed source/design regions, and a semiconductor device comprising same |
| US8836041B2 (en) | 2012-11-16 | 2014-09-16 | Stmicroelectronics, Inc. | Dual EPI CMOS integration for planar substrates |
| US9768254B2 (en)* | 2015-07-30 | 2017-09-19 | International Business Machines Corporation | Leakage-free implantation-free ETSOI transistors |
| WO2018052475A1 (en)* | 2016-09-16 | 2018-03-22 | Applied Materials, Inc. | Integrated system and method for source/drain engineering |
| CN115668462A (en)* | 2020-03-31 | 2023-01-31 | 朗姆研究公司 | High Aspect Ratio Dielectric Etching with Chlorine |
| US11232947B1 (en)* | 2020-09-01 | 2022-01-25 | Taiwan Semiconductor Manufacturing Company Limited | Ammonium fluoride pre-clean protection |
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4312113A (en) | 1978-10-23 | 1982-01-26 | Eaton Corporation | Method of making field-effect transistors with micron and submicron gate lengths |
| US5574294A (en) | 1995-12-22 | 1996-11-12 | International Business Machines Corporation | Vertical dual gate thin film transistor with self-aligned gates / offset drain |
| US5693970A (en) | 1989-05-10 | 1997-12-02 | Fujitsu Limited | Dynamic random access memory device comprising memory cells having capacitor formed above cell transistor and peripheral circuit for improving shape and aspect ratio of contact hole in the peripheral circuit and producing method thereof |
| US5751050A (en) | 1995-10-25 | 1998-05-12 | Nec Corporation | Semiconductor device having a polysilicon resistor element with increased stability and method of fabricating same |
| US5949092A (en) | 1997-08-01 | 1999-09-07 | Advanced Micro Devices, Inc. | Ultra-high-density pass gate using dual stacked transistors having a gate structure with planarized upper surface in relation to interlayer insulator |
| US5989988A (en) | 1997-11-17 | 1999-11-23 | Kabushiki Kaisha Toshiba | Semiconductor device and method of manufacturing the same |
| US6049132A (en) | 1996-07-12 | 2000-04-11 | Kawasaki Steel Corporation | Multiple metallization structure for a reflection type liquid crystal display |
| US20010031533A1 (en) | 2000-04-13 | 2001-10-18 | Eiji Nishibe | Semiconductor device and method of manufacturing the same |
| US6319784B1 (en) | 1999-05-26 | 2001-11-20 | Taiwan Semiconductor Manufacturing Company | Using high temperature H2 anneal to recrystallize S/D and remove native oxide simultaneously |
| US6342421B1 (en)* | 1994-09-13 | 2002-01-29 | Kabushiki Kaisha Toshiba | Semiconductor device and manufacturing method thereof |
| US20020031909A1 (en) | 2000-05-11 | 2002-03-14 | Cyril Cabral | Self-aligned silicone process for low resistivity contacts to thin film silicon-on-insulator mosfets |
| US20020034867A1 (en) | 2000-04-10 | 2002-03-21 | Chi-Tung Huang | Method for manufacturing self-aligned silicide layer |
| US20020072206A1 (en) | 2000-12-08 | 2002-06-13 | Ibm | Patterned buried insulator |
| US20020098691A1 (en) | 2001-01-19 | 2002-07-25 | Yoshihiro Sotome | Method of manufacturing a semiconductor device and the semiconductor device manufactured by the method |
| US6492218B1 (en) | 1999-10-06 | 2002-12-10 | Nec Corporation | Use of a hard mask in the manufacture of a semiconductor device |
| US6534867B1 (en) | 1999-09-27 | 2003-03-18 | Kabushiki Kaisha Toshiba | Semiconductor device, semiconductor element and method for producing same |
| US6617187B1 (en) | 1993-06-30 | 2003-09-09 | The United States Of America As Represented By The Secretary Of The Navy | Method for fabricating an electrically addressable silicon-on-sapphire light valve |
| US6624473B1 (en) | 1999-03-10 | 2003-09-23 | Matsushita Electric Industrial Co., Ltd. | Thin-film transistor, panel, and methods for producing them |
| US20040021172A1 (en) | 2001-12-20 | 2004-02-05 | Advanced Micro Devices, Inc. | Fully isolated dielectric memory cell structure for a dual bit nitride storage device and process for making same |
| US20040038484A1 (en) | 2002-08-22 | 2004-02-26 | Wen-Tsung Wang | Method for fabricating source/drain devices |
| US6720225B1 (en) | 2000-10-05 | 2004-04-13 | Advanced Micro Devices, Inc. | Reactive pre-clean using reducing gas during nickel silicide process |
| US20040072446A1 (en)* | 2002-07-02 | 2004-04-15 | Applied Materials, Inc. | Method for fabricating an ultra shallow junction of a field effect transistor |
| US20040173859A1 (en) | 2003-03-03 | 2004-09-09 | Pinghai Hao | Drain extended MOS devices with self-aligned floating region and fabrication methods therefor |
| US20040201063A1 (en) | 2003-04-10 | 2004-10-14 | Koichi Fukuda | Semiconductor device and method of fabricating same |
| US6816221B2 (en) | 2002-06-06 | 2004-11-09 | Hitachi Displays, Ltd. | Liquid crystal display device |
| US20040241948A1 (en) | 2003-05-29 | 2004-12-02 | Chun-Feng Nieh | Method of fabricating stacked gate dielectric layer |
| US20050095796A1 (en) | 2003-10-31 | 2005-05-05 | Van Bentum Ralf | Technique for forming a transistor having raised drain and source regions with a reduced number of process steps |
| US20050112826A1 (en) | 2003-11-26 | 2005-05-26 | Fu-Hsin Chen | Method of fabricating high voltage transistor |
| US20050141276A1 (en) | 2003-12-26 | 2005-06-30 | Sharp Kabushiki Kaisha | Semiconductor memory device and production method therefor |
| US20050227424A1 (en) | 2004-04-09 | 2005-10-13 | Chang-Woo Oh | Semiconductor devices having a field effect transistor and methods of fabricating the same |
| US20060046406A1 (en) | 2004-08-31 | 2006-03-02 | Chindalore Gowrishankar L | Programming, erasing, and reading structure for an NVM cell |
| US20060084235A1 (en) | 2004-10-15 | 2006-04-20 | Freescale Semiconductor, Inc. | Low rc product transistors in soi semiconductor process |
| US7060539B2 (en) | 2004-03-01 | 2006-06-13 | International Business Machines Corporation | Method of manufacture of FinFET devices with T-shaped fins and devices manufactured thereby |
| US20060154461A1 (en) | 2005-01-10 | 2006-07-13 | International Business Machines Corporation | Fully silicided field effect transistors |
| US20060231892A1 (en) | 2005-04-14 | 2006-10-19 | International Business Machines Corporation | Enhanced silicon-on-insulator (SOI) transistors and methods of making enhanced SOI transistors |
| US20060237791A1 (en) | 2004-06-30 | 2006-10-26 | International Business Machines Corporation | Ultra thin body fully-depleted SOI MOSFETs |
| US7132339B2 (en) | 2001-11-02 | 2006-11-07 | International Business Machines Corporation | Transistor structure with thick recessed source/drain structures and fabrication process of same |
| US7151022B2 (en)* | 2003-07-31 | 2006-12-19 | Dongbu Electronics, Co., Ltd. | Methods for forming shallow trench isolation |
| US7176522B2 (en) | 2003-11-25 | 2007-02-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device having high drive current and method of manufacturing thereof |
| US7192833B2 (en) | 2003-12-30 | 2007-03-20 | Samsung Electronics Co., Ltd. | Flash memory device and method of manufacturing the same |
| US7193296B2 (en) | 2004-01-26 | 2007-03-20 | Yamaha Corporation | Semiconductor substrate |
| US20070134859A1 (en) | 2005-12-14 | 2007-06-14 | Intel Corporation | Strained silicon MOS device with box layer between the source and drain regions |
| US20070296002A1 (en) | 2006-06-27 | 2007-12-27 | Taiwan Semiconductor Manufacturing Company, Ltd. | Backside contacts for MOS devices |
| US7348641B2 (en) | 2004-08-31 | 2008-03-25 | International Business Machines Corporation | Structure and method of making double-gated self-aligned finFET having gates of different lengths |
| US20080121931A1 (en) | 2006-08-30 | 2008-05-29 | International Business Machines Corporation | Semiconductor structure and method of making same |
| US20080132049A1 (en) | 2006-12-01 | 2008-06-05 | Electronics And Telecommunications Research Institute | Method for fabricating schottky barrier tunnel transistor |
| US20080142886A1 (en) | 2006-12-18 | 2008-06-19 | Chin-I Liao | Treatment method of semiconductor, method for manufacturing mos, and mos structure |
| US20080157092A1 (en) | 2006-12-22 | 2008-07-03 | Fumitaka Arai | Nonvolatile semiconductor memory |
| US20080185636A1 (en) | 2007-02-07 | 2008-08-07 | International Business Machines Corporation | Semiconductor structure including doped silicon carbon liner layer and method for fabrication thereof |
| US20080217686A1 (en) | 2007-03-09 | 2008-09-11 | International Business Machines Corporation | Ultra-thin soi cmos with raised epitaxial source and drain and embedded sige pfet extension |
| US20080296676A1 (en) | 2007-06-04 | 2008-12-04 | Jin Cai | SOI FET With Source-Side Body Doping |
| US20090039426A1 (en) | 2007-08-10 | 2009-02-12 | International Business Machines Corporation | Extremely-thin silicon-on-insulator transistor with raised source/drain |
| US7494858B2 (en) | 2005-06-30 | 2009-02-24 | Intel Corporation | Transistor with improved tip profile and method of manufacture thereof |
| US7511332B2 (en) | 2005-08-29 | 2009-03-31 | Taiwan Semiconductor Manufacturing Co., Ltd. | Vertical flash memory |
| US7531423B2 (en) | 2005-12-22 | 2009-05-12 | International Business Machines Corporation | Reduced-resistance finFETs by sidewall silicidation and methods of manufacturing the same |
| US20090121258A1 (en) | 2007-11-13 | 2009-05-14 | International Business Machines Corporation | Field effect transistor containing a wide band gap semiconductor material in a drain |
| US20090146181A1 (en) | 2007-12-07 | 2009-06-11 | Chartered Semiconductor Manufacturing Ltd. | Integrated circuit system employing diffused source/drain extensions |
| US20090179236A1 (en) | 2007-05-11 | 2009-07-16 | Texas Instruments Incorporated | Recess Etch for Epitaxial SiGe |
| US20090191684A1 (en) | 2008-01-28 | 2009-07-30 | Taiwan Semiconductor Manufacturing Company, Ltd. | Novel Approach to Reduce the Contact Resistance |
| US20090221123A1 (en) | 2008-02-29 | 2009-09-03 | Uwe Griebenow | Method for increasing penetration depth of drain and source implantation species for a given gate height |
| US20090256206A1 (en) | 2008-04-10 | 2009-10-15 | Advanced Micro Devices, Inc. | P-Channel germanium on insulator (GOI) one transistor memory cell |
| US20090261426A1 (en) | 2008-04-17 | 2009-10-22 | International Business Machines Corporation | Lateral diffusion field effect transistor with drain region self-aligned to gate electrode |
| US7615446B2 (en) | 2005-10-13 | 2009-11-10 | Samsung Electronics Co., Ltd. | Charge trap flash memory device, fabrication method thereof, and write/read operation control method thereof |
| US20090289379A1 (en) | 2008-05-22 | 2009-11-26 | Jin-Ping Han | Methods of Manufacturing Semiconductor Devices and Structures Thereof |
| US20090309158A1 (en) | 2008-06-13 | 2009-12-17 | Maxcronix International Co., Ltd. | Memory Devices |
| US7642147B1 (en) | 2008-10-01 | 2010-01-05 | International Business Machines Corporation | Methods for removing sidewall spacers |
| US7649232B2 (en) | 2005-03-29 | 2010-01-19 | Fujitsu Microelectronics Limited | P-channel MOS transistor, semiconductor integrated circuit device and fabrication process thereof |
| US7671417B2 (en) | 2005-02-18 | 2010-03-02 | Fujitsu Microelectronics Limited | Memory cell array, method of producing the same, and semiconductor memory device using the same |
| US20100072550A1 (en) | 2006-09-08 | 2010-03-25 | Kabushiki Kaisha Toshiba | Semiconductor device and method of manufacturing the same |
| US7696051B2 (en) | 2003-01-07 | 2010-04-13 | Samsung Electronics Co., Ltd. | Method of fabricating a MOSFET having doped epitaxially grown source/drain region on recessed substrate |
| US20100105199A1 (en) | 2005-06-20 | 2010-04-29 | Renesas Technology Corp. | Non-volatile semiconductor device and method of fabricating embedded non-volatile semiconductor memory device with sidewall gate |
| US20100151648A1 (en) | 2007-08-29 | 2010-06-17 | Taiwan Semiconductor Manufacturing Company,Ltd. | Strained Channel Transistor |
| US20100187579A1 (en) | 2009-01-26 | 2010-07-29 | International Business Machines Corporation | Transistor devices and methods of making |
| US20100187578A1 (en) | 2009-01-26 | 2010-07-29 | International Business Machines Corporation | Stress enhanced transistor devices and methods of making |
| US20100193847A1 (en) | 2009-01-30 | 2010-08-05 | Freescale Semiconductor, Inc. | Metal gate transistor with barrier layer |
| US20100219474A1 (en) | 2009-02-27 | 2010-09-02 | Stephan Kronholz | Transistor comprising an embedded semiconductor alloy in drain and source regions extending under the gate electrode |
| US20100291746A1 (en) | 2005-07-25 | 2010-11-18 | Abraham Yoo | Shared contact structure, semiconductor device and method of fabricating the semiconductor device |
| US20110042745A1 (en) | 2009-08-18 | 2011-02-24 | Ricoh Company, Ltd. | Semiconductor device |
| US20110169064A1 (en) | 2010-01-11 | 2011-07-14 | International Business Machines Corporation | Read transistor for single poly non-volatile memory using body contacted soi device |
| US20110171792A1 (en) | 2010-01-08 | 2011-07-14 | International Business Machines Corporation | Back-gated fully depleted soi transistor |
| US8008127B2 (en) | 2004-03-29 | 2011-08-30 | Yamaha Corporation | Method of fabricating an integrated circuit having a multi-layer structure with a seal ring |
| US8048765B2 (en) | 2009-08-28 | 2011-11-01 | Broadcom Corporation | Method for fabricating a MOS transistor with source/well heterojunction and related structure |
| US8313999B2 (en) | 2009-12-23 | 2012-11-20 | Intel Corporation | Multi-gate semiconductor device with self-aligned epitaxial source and drain |
| US20120305928A1 (en) | 2010-05-13 | 2012-12-06 | International Business Machines Corporation | Methodology for fabricating isotropically recessed source regions of cmos transistors |
| US8431995B2 (en)* | 2010-05-13 | 2013-04-30 | International Business Machines Corporation | Methodology for fabricating isotropically recessed drain regions of CMOS transistors |
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4312113A (en) | 1978-10-23 | 1982-01-26 | Eaton Corporation | Method of making field-effect transistors with micron and submicron gate lengths |
| US5693970A (en) | 1989-05-10 | 1997-12-02 | Fujitsu Limited | Dynamic random access memory device comprising memory cells having capacitor formed above cell transistor and peripheral circuit for improving shape and aspect ratio of contact hole in the peripheral circuit and producing method thereof |
| US6617187B1 (en) | 1993-06-30 | 2003-09-09 | The United States Of America As Represented By The Secretary Of The Navy | Method for fabricating an electrically addressable silicon-on-sapphire light valve |
| US6342421B1 (en)* | 1994-09-13 | 2002-01-29 | Kabushiki Kaisha Toshiba | Semiconductor device and manufacturing method thereof |
| US5751050A (en) | 1995-10-25 | 1998-05-12 | Nec Corporation | Semiconductor device having a polysilicon resistor element with increased stability and method of fabricating same |
| US5574294A (en) | 1995-12-22 | 1996-11-12 | International Business Machines Corporation | Vertical dual gate thin film transistor with self-aligned gates / offset drain |
| US6049132A (en) | 1996-07-12 | 2000-04-11 | Kawasaki Steel Corporation | Multiple metallization structure for a reflection type liquid crystal display |
| US5949092A (en) | 1997-08-01 | 1999-09-07 | Advanced Micro Devices, Inc. | Ultra-high-density pass gate using dual stacked transistors having a gate structure with planarized upper surface in relation to interlayer insulator |
| US5989988A (en) | 1997-11-17 | 1999-11-23 | Kabushiki Kaisha Toshiba | Semiconductor device and method of manufacturing the same |
| US6624473B1 (en) | 1999-03-10 | 2003-09-23 | Matsushita Electric Industrial Co., Ltd. | Thin-film transistor, panel, and methods for producing them |
| US6319784B1 (en) | 1999-05-26 | 2001-11-20 | Taiwan Semiconductor Manufacturing Company | Using high temperature H2 anneal to recrystallize S/D and remove native oxide simultaneously |
| US6534867B1 (en) | 1999-09-27 | 2003-03-18 | Kabushiki Kaisha Toshiba | Semiconductor device, semiconductor element and method for producing same |
| US6492218B1 (en) | 1999-10-06 | 2002-12-10 | Nec Corporation | Use of a hard mask in the manufacture of a semiconductor device |
| US20020034867A1 (en) | 2000-04-10 | 2002-03-21 | Chi-Tung Huang | Method for manufacturing self-aligned silicide layer |
| US20010031533A1 (en) | 2000-04-13 | 2001-10-18 | Eiji Nishibe | Semiconductor device and method of manufacturing the same |
| US20020031909A1 (en) | 2000-05-11 | 2002-03-14 | Cyril Cabral | Self-aligned silicone process for low resistivity contacts to thin film silicon-on-insulator mosfets |
| US6720225B1 (en) | 2000-10-05 | 2004-04-13 | Advanced Micro Devices, Inc. | Reactive pre-clean using reducing gas during nickel silicide process |
| US20020072206A1 (en) | 2000-12-08 | 2002-06-13 | Ibm | Patterned buried insulator |
| US20020098691A1 (en) | 2001-01-19 | 2002-07-25 | Yoshihiro Sotome | Method of manufacturing a semiconductor device and the semiconductor device manufactured by the method |
| US7132339B2 (en) | 2001-11-02 | 2006-11-07 | International Business Machines Corporation | Transistor structure with thick recessed source/drain structures and fabrication process of same |
| US20040021172A1 (en) | 2001-12-20 | 2004-02-05 | Advanced Micro Devices, Inc. | Fully isolated dielectric memory cell structure for a dual bit nitride storage device and process for making same |
| US6816221B2 (en) | 2002-06-06 | 2004-11-09 | Hitachi Displays, Ltd. | Liquid crystal display device |
| US20040072446A1 (en)* | 2002-07-02 | 2004-04-15 | Applied Materials, Inc. | Method for fabricating an ultra shallow junction of a field effect transistor |
| US20040038484A1 (en) | 2002-08-22 | 2004-02-26 | Wen-Tsung Wang | Method for fabricating source/drain devices |
| US7696051B2 (en) | 2003-01-07 | 2010-04-13 | Samsung Electronics Co., Ltd. | Method of fabricating a MOSFET having doped epitaxially grown source/drain region on recessed substrate |
| US20040173859A1 (en) | 2003-03-03 | 2004-09-09 | Pinghai Hao | Drain extended MOS devices with self-aligned floating region and fabrication methods therefor |
| US20040201063A1 (en) | 2003-04-10 | 2004-10-14 | Koichi Fukuda | Semiconductor device and method of fabricating same |
| US20040241948A1 (en) | 2003-05-29 | 2004-12-02 | Chun-Feng Nieh | Method of fabricating stacked gate dielectric layer |
| US7151022B2 (en)* | 2003-07-31 | 2006-12-19 | Dongbu Electronics, Co., Ltd. | Methods for forming shallow trench isolation |
| US20050095796A1 (en) | 2003-10-31 | 2005-05-05 | Van Bentum Ralf | Technique for forming a transistor having raised drain and source regions with a reduced number of process steps |
| US7176522B2 (en) | 2003-11-25 | 2007-02-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device having high drive current and method of manufacturing thereof |
| US20050112826A1 (en) | 2003-11-26 | 2005-05-26 | Fu-Hsin Chen | Method of fabricating high voltage transistor |
| US20050141276A1 (en) | 2003-12-26 | 2005-06-30 | Sharp Kabushiki Kaisha | Semiconductor memory device and production method therefor |
| US7192833B2 (en) | 2003-12-30 | 2007-03-20 | Samsung Electronics Co., Ltd. | Flash memory device and method of manufacturing the same |
| US7193296B2 (en) | 2004-01-26 | 2007-03-20 | Yamaha Corporation | Semiconductor substrate |
| US7060539B2 (en) | 2004-03-01 | 2006-06-13 | International Business Machines Corporation | Method of manufacture of FinFET devices with T-shaped fins and devices manufactured thereby |
| US8008127B2 (en) | 2004-03-29 | 2011-08-30 | Yamaha Corporation | Method of fabricating an integrated circuit having a multi-layer structure with a seal ring |
| US20050227424A1 (en) | 2004-04-09 | 2005-10-13 | Chang-Woo Oh | Semiconductor devices having a field effect transistor and methods of fabricating the same |
| US20060237791A1 (en) | 2004-06-30 | 2006-10-26 | International Business Machines Corporation | Ultra thin body fully-depleted SOI MOSFETs |
| US7348641B2 (en) | 2004-08-31 | 2008-03-25 | International Business Machines Corporation | Structure and method of making double-gated self-aligned finFET having gates of different lengths |
| US20060046406A1 (en) | 2004-08-31 | 2006-03-02 | Chindalore Gowrishankar L | Programming, erasing, and reading structure for an NVM cell |
| US20060084235A1 (en) | 2004-10-15 | 2006-04-20 | Freescale Semiconductor, Inc. | Low rc product transistors in soi semiconductor process |
| US20060154461A1 (en) | 2005-01-10 | 2006-07-13 | International Business Machines Corporation | Fully silicided field effect transistors |
| US7671417B2 (en) | 2005-02-18 | 2010-03-02 | Fujitsu Microelectronics Limited | Memory cell array, method of producing the same, and semiconductor memory device using the same |
| US7649232B2 (en) | 2005-03-29 | 2010-01-19 | Fujitsu Microelectronics Limited | P-channel MOS transistor, semiconductor integrated circuit device and fabrication process thereof |
| US20060231892A1 (en) | 2005-04-14 | 2006-10-19 | International Business Machines Corporation | Enhanced silicon-on-insulator (SOI) transistors and methods of making enhanced SOI transistors |
| US20100105199A1 (en) | 2005-06-20 | 2010-04-29 | Renesas Technology Corp. | Non-volatile semiconductor device and method of fabricating embedded non-volatile semiconductor memory device with sidewall gate |
| US7494858B2 (en) | 2005-06-30 | 2009-02-24 | Intel Corporation | Transistor with improved tip profile and method of manufacture thereof |
| US20100291746A1 (en) | 2005-07-25 | 2010-11-18 | Abraham Yoo | Shared contact structure, semiconductor device and method of fabricating the semiconductor device |
| US7511332B2 (en) | 2005-08-29 | 2009-03-31 | Taiwan Semiconductor Manufacturing Co., Ltd. | Vertical flash memory |
| US7615446B2 (en) | 2005-10-13 | 2009-11-10 | Samsung Electronics Co., Ltd. | Charge trap flash memory device, fabrication method thereof, and write/read operation control method thereof |
| US20070134859A1 (en) | 2005-12-14 | 2007-06-14 | Intel Corporation | Strained silicon MOS device with box layer between the source and drain regions |
| US7531423B2 (en) | 2005-12-22 | 2009-05-12 | International Business Machines Corporation | Reduced-resistance finFETs by sidewall silicidation and methods of manufacturing the same |
| US20070296002A1 (en) | 2006-06-27 | 2007-12-27 | Taiwan Semiconductor Manufacturing Company, Ltd. | Backside contacts for MOS devices |
| US20080121931A1 (en) | 2006-08-30 | 2008-05-29 | International Business Machines Corporation | Semiconductor structure and method of making same |
| US20100072550A1 (en) | 2006-09-08 | 2010-03-25 | Kabushiki Kaisha Toshiba | Semiconductor device and method of manufacturing the same |
| US20080132049A1 (en) | 2006-12-01 | 2008-06-05 | Electronics And Telecommunications Research Institute | Method for fabricating schottky barrier tunnel transistor |
| US20080142886A1 (en) | 2006-12-18 | 2008-06-19 | Chin-I Liao | Treatment method of semiconductor, method for manufacturing mos, and mos structure |
| US20080157092A1 (en) | 2006-12-22 | 2008-07-03 | Fumitaka Arai | Nonvolatile semiconductor memory |
| US20080185636A1 (en) | 2007-02-07 | 2008-08-07 | International Business Machines Corporation | Semiconductor structure including doped silicon carbon liner layer and method for fabrication thereof |
| US20080217686A1 (en) | 2007-03-09 | 2008-09-11 | International Business Machines Corporation | Ultra-thin soi cmos with raised epitaxial source and drain and embedded sige pfet extension |
| US20090179236A1 (en) | 2007-05-11 | 2009-07-16 | Texas Instruments Incorporated | Recess Etch for Epitaxial SiGe |
| US20080296676A1 (en) | 2007-06-04 | 2008-12-04 | Jin Cai | SOI FET With Source-Side Body Doping |
| US20090311836A1 (en) | 2007-08-10 | 2009-12-17 | International Business Machines Corp. | Extremely-thin silicon-on-insulator transistor with raised source/drain |
| US20090039426A1 (en) | 2007-08-10 | 2009-02-12 | International Business Machines Corporation | Extremely-thin silicon-on-insulator transistor with raised source/drain |
| US20100151648A1 (en) | 2007-08-29 | 2010-06-17 | Taiwan Semiconductor Manufacturing Company,Ltd. | Strained Channel Transistor |
| US20090121258A1 (en) | 2007-11-13 | 2009-05-14 | International Business Machines Corporation | Field effect transistor containing a wide band gap semiconductor material in a drain |
| US20090146181A1 (en) | 2007-12-07 | 2009-06-11 | Chartered Semiconductor Manufacturing Ltd. | Integrated circuit system employing diffused source/drain extensions |
| US20090191684A1 (en) | 2008-01-28 | 2009-07-30 | Taiwan Semiconductor Manufacturing Company, Ltd. | Novel Approach to Reduce the Contact Resistance |
| US20090221123A1 (en) | 2008-02-29 | 2009-09-03 | Uwe Griebenow | Method for increasing penetration depth of drain and source implantation species for a given gate height |
| US20090256206A1 (en) | 2008-04-10 | 2009-10-15 | Advanced Micro Devices, Inc. | P-Channel germanium on insulator (GOI) one transistor memory cell |
| US8102000B2 (en) | 2008-04-10 | 2012-01-24 | Globalfoundries Inc. | P-channel germanium on insulator (GOI) one transistor memory cell |
| US20090261426A1 (en) | 2008-04-17 | 2009-10-22 | International Business Machines Corporation | Lateral diffusion field effect transistor with drain region self-aligned to gate electrode |
| US20090289379A1 (en) | 2008-05-22 | 2009-11-26 | Jin-Ping Han | Methods of Manufacturing Semiconductor Devices and Structures Thereof |
| US20090309158A1 (en) | 2008-06-13 | 2009-12-17 | Maxcronix International Co., Ltd. | Memory Devices |
| US7642147B1 (en) | 2008-10-01 | 2010-01-05 | International Business Machines Corporation | Methods for removing sidewall spacers |
| US20100187579A1 (en) | 2009-01-26 | 2010-07-29 | International Business Machines Corporation | Transistor devices and methods of making |
| US20100187578A1 (en) | 2009-01-26 | 2010-07-29 | International Business Machines Corporation | Stress enhanced transistor devices and methods of making |
| US20100193847A1 (en) | 2009-01-30 | 2010-08-05 | Freescale Semiconductor, Inc. | Metal gate transistor with barrier layer |
| US20100219474A1 (en) | 2009-02-27 | 2010-09-02 | Stephan Kronholz | Transistor comprising an embedded semiconductor alloy in drain and source regions extending under the gate electrode |
| US20110042745A1 (en) | 2009-08-18 | 2011-02-24 | Ricoh Company, Ltd. | Semiconductor device |
| US8048765B2 (en) | 2009-08-28 | 2011-11-01 | Broadcom Corporation | Method for fabricating a MOS transistor with source/well heterojunction and related structure |
| US8313999B2 (en) | 2009-12-23 | 2012-11-20 | Intel Corporation | Multi-gate semiconductor device with self-aligned epitaxial source and drain |
| US20110171792A1 (en) | 2010-01-08 | 2011-07-14 | International Business Machines Corporation | Back-gated fully depleted soi transistor |
| US20110169064A1 (en) | 2010-01-11 | 2011-07-14 | International Business Machines Corporation | Read transistor for single poly non-volatile memory using body contacted soi device |
| US20120305928A1 (en) | 2010-05-13 | 2012-12-06 | International Business Machines Corporation | Methodology for fabricating isotropically recessed source regions of cmos transistors |
| US8431995B2 (en)* | 2010-05-13 | 2013-04-30 | International Business Machines Corporation | Methodology for fabricating isotropically recessed drain regions of CMOS transistors |
| Title |
|---|
| Office Action-Final for U.S. Appl. No. 12/779,079, filed May 13, 2010; First Named Inventor: Nicholas C. Fuller; Mailing Date: Oct. 25, 2012, pp. 1-15. |
| Office Action—Final for U.S. Appl. No. 12/779,079, filed May 13, 2010; First Named Inventor: Nicholas C. Fuller; Mailing Date: Oct. 25, 2012, pp. 1-15. |
| Office Action-Non-Final for U.S. Appl. No. 12/779,079, filed May 13, 2010; First Named Inventor: Nicholas C. Fuller; Mailing Date: Jan. 19, 2012. |
| Office Action—Non-Final for U.S. Appl. No. 12/779,079, filed May 13, 2010; First Named Inventor: Nicholas C. Fuller; Mailing Date: Jan. 19, 2012. |
| Office Action-Non-Final for U.S. Appl. No. 12/779,087, filed May 13, 2010; First Named Inventor: Nicholas C. Fuller; Mailing Date: Apr. 10, 2012. |
| Office Action—Non-Final for U.S. Appl. No. 12/779,087, filed May 13, 2010; First Named Inventor: Nicholas C. Fuller; Mailing Date: Apr. 10, 2012. |
| Office Action-Restriction-Election for U.S. Appl. No. 12/779,079, filed May 13, 2010; First Named Inventor: Nicholas C. Fuller; Mailing Date: Jul. 16, 2012. |
| Office Action—Restriction-Election for U.S. Appl. No. 12/779,079, filed May 13, 2010; First Named Inventor: Nicholas C. Fuller; Mailing Date: Jul. 16, 2012. |
| U.S. Appl. No. 12/779,079; Final Office Action, filed May 13, 2010; Date Mailed: Nov. 21, 2013; pp. 1-21. |
| U.S. Appl. No. 12/779,079; Non-Final Office Action, filed May 13, 2010; Date Mailed: Jun. 18, 2013; pp. 1-22. |
| U.S. Appl. No. 12/779,079; Non-Final Office Action, filed May 13, 2010; Date of Mailing: Mar. 28, 2014; pp. 1-15. |
| U.S. Appl. No. 12/779,100; Final Office Action, filed May 13, 2010; Mail Date: Feb. 6, 2013; pp. 1-16. |
| U.S. Appl. No. 12/779,100; Non-Final Office Action; Date Filed: May 13, 2010; Date Mailed: Oct. 16, 2012; pp. 1-25. |
| U.S. Appl. No. 13/565,030; First Office Action, filed Aug. 2, 2012; Date of Mailing: Jan. 15, 2014; pp. 1-43. |
| U.S. Appl. No. 13/565,035; Final Office Action, filed Aug. 2, 2012; Date Mailed: Jun. 18, 2013; pp. 1-11. |
| U.S. Appl. No. 13/565,035; Non-Final Office Action, filed Aug. 2, 2012; Date Mailed: Oct. 21, 2013; pp. 1-15. |
| U.S. Appl. No. 13/565,035; Non-Final Office Action; Date Filed: Aug. 2, 2012; Date Mailed: Dec. 28, 2012; pp. 1-15. |
| U.S. Appl. No. 13/57,932; Non-Final Office Action, filed Feb. 4, 2013; Date of Mailing: Apr. 3, 2014; pp. 1-16. |
| U.S. Appl. No. 13/757,932; Final Office Action, filed Feb. 4, 2013; Date Mailed: Oct. 11, 2013; pp. 1-11. |
| U.S. Appl. No. 13/757,932; Non-Final Office Action, filed Feb. 4, 2013; Date Mailed: Jun. 28, 2013; pp. 1-27. |
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US9620376B2 (en) | 2015-08-19 | 2017-04-11 | Lam Research Corporation | Self limiting lateral atomic layer etch |
| US10714354B2 (en) | 2015-08-19 | 2020-07-14 | Lam Research Corporation | Self limiting lateral atomic layer etch |
| US11450768B2 (en) | 2020-10-05 | 2022-09-20 | Sandisk Technologies Llc | High voltage field effect transistor with vertical current paths and method of making the same |
| US11978774B2 (en) | 2020-10-05 | 2024-05-07 | Sandisk Technologies Llc | High voltage field effect transistor with vertical current paths and method of making the same |
| Publication number | Publication date |
|---|---|
| US20130012026A1 (en) | 2013-01-10 |
| US8716798B2 (en) | 2014-05-06 |
| US20110278673A1 (en) | 2011-11-17 |
| Publication | Publication Date | Title |
|---|---|---|
| US9006108B2 (en) | Methodology for fabricating isotropically recessed source and drain regions of CMOS transistors | |
| US7494862B2 (en) | Methods for uniform doping of non-planar transistor structures | |
| US10283636B2 (en) | Vertical FET with strained channel | |
| US8084329B2 (en) | Transistor devices and methods of making | |
| US7858484B2 (en) | Semiconductor device and method for producing the same | |
| US20130146965A1 (en) | Methodology for fabricating isotropically recessed drain regions of cmos transistors | |
| US10141338B2 (en) | Strained CMOS on strain relaxation buffer substrate | |
| US20070249113A1 (en) | Stressor integration and method thereof | |
| US20130249004A1 (en) | Same-Chip Multicharacteristic Semiconductor Structures | |
| US20160163833A1 (en) | Finfet semiconductor device and fabrication method | |
| US8247850B2 (en) | Dual interlayer dielectric stressor integration with a sacrificial underlayer film stack | |
| US20120305928A1 (en) | Methodology for fabricating isotropically recessed source regions of cmos transistors | |
| US9419095B2 (en) | Method for manufacturing dummy gate in gate-last process and dummy gate in gate-last process | |
| US20110049625A1 (en) | Asymmetrical transistor device and method of fabrication | |
| JP5160080B2 (en) | Method for manufacturing strained multi-gate transistor and device obtained therefrom | |
| US20180108656A1 (en) | Asymmetrical fin structure and method of fabricating the same | |
| US6657261B2 (en) | Ground-plane device with back oxide topography | |
| US20080124880A1 (en) | Fet structure using disposable spacer and stress inducing layer | |
| US7402476B2 (en) | Method for forming an electronic device | |
| CN105161414B (en) | The minimizing technology of gate hard mask layer | |
| CN114496921A (en) | Manufacturing method of semiconductor device and semiconductor device | |
| JP2010021240A (en) | Manufacturing method of semiconductor device | |
| CN102044437B (en) | Method for manufacturing semiconductor device | |
| CN107123619A (en) | The method for forming isolation structure in Semiconductor substrate on insulator | |
| Zheng et al. | Strained p-channel MOSFET fabrication challenge and perspective for the 28-Nm technology node and beyond |
| Date | Code | Title | Description |
|---|---|---|---|
| STCF | Information on status: patent grant | Free format text:PATENTED CASE | |
| AS | Assignment | Owner name:GLOBALFOUNDRIES U.S. 2 LLC, NEW YORK Free format text:ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTERNATIONAL BUSINESS MACHINES CORPORATION;REEL/FRAME:036550/0001 Effective date:20150629 | |
| AS | Assignment | Owner name:GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text:ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GLOBALFOUNDRIES U.S. 2 LLC;GLOBALFOUNDRIES U.S. INC.;REEL/FRAME:036779/0001 Effective date:20150910 | |
| AS | Assignment | Owner name:WILMINGTON TRUST, NATIONAL ASSOCIATION, DELAWARE Free format text:SECURITY AGREEMENT;ASSIGNOR:GLOBALFOUNDRIES INC.;REEL/FRAME:049490/0001 Effective date:20181127 | |
| FEPP | Fee payment procedure | Free format text:MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY | |
| LAPS | Lapse for failure to pay maintenance fees | Free format text:PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY | |
| STCH | Information on status: patent discontinuation | Free format text:PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 | |
| FP | Lapsed due to failure to pay maintenance fee | Effective date:20190414 | |
| AS | Assignment | Owner name:GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text:RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:054636/0001 Effective date:20201117 |