Movatterモバイル変換


[0]ホーム

URL:


US8765566B2 - Line and space architecture for a non-volatile memory device - Google Patents

Line and space architecture for a non-volatile memory device
Download PDF

Info

Publication number
US8765566B2
US8765566B2US13/468,201US201213468201AUS8765566B2US 8765566 B2US8765566 B2US 8765566B2US 201213468201 AUS201213468201 AUS 201213468201AUS 8765566 B2US8765566 B2US 8765566B2
Authority
US
United States
Prior art keywords
resistive switching
wiring
dielectric material
overlying
forming
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related, expires
Application number
US13/468,201
Other versions
US20130299769A1 (en
Inventor
Steven Patrick MAXWELL
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Crossbar Inc
Original Assignee
Crossbar Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Crossbar IncfiledCriticalCrossbar Inc
Priority to US13/468,201priorityCriticalpatent/US8765566B2/en
Assigned to Crossbar, Inc.reassignmentCrossbar, Inc.ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS).Assignors: MAXWELL, STEVEN PATRICK
Publication of US20130299769A1publicationCriticalpatent/US20130299769A1/en
Application grantedgrantedCritical
Publication of US8765566B2publicationCriticalpatent/US8765566B2/en
Expired - Fee Relatedlegal-statusCriticalCurrent
Adjusted expirationlegal-statusCritical

Links

Images

Classifications

Definitions

Landscapes

Abstract

A non-volatile memory device includes first wiring structures elongated in a first direction and separated by a first gap region in a second direction, the first gap region comprising first dielectric material formed in a first process, second wiring structures elongated in a second direction and separated by a second gap region in a first direction, the second gap region comprising second dielectric material formed in a second process, and a resistive switching devices comprising active conductive material, resistive switching material, and a junction material, wherein resistive switching devices are formed at intersections of the first wiring structures and the second wiring structures, wherein the junction material comprising p+ polysilicon material overlying the first wiring material, wherein some resistive switching devices are separated by the first gap region and some resistive switching devices separated by the second gap region.

Description

BACKGROUND
The present invention is generally related to resistive switching devices. More particularly, embodiments according to the present invention provide a method and a structure to form a resistive switching device. Embodiments according to the present invention can be applied to non-volatile memory devices but it should be recognized that the present invention can have a much broader range of applicability.
The inventor of the present invention has recognized the success of semiconductor devices has been mainly driven by an intensive transistor down-scaling process. However, as field effect transistors (FETs) approach sizes less than 100 nm, physical problems such as short channel effect begin to hinder proper device operation. For transistor based memories, such as those commonly known as Flash memories, other performance degradations or problems may occur as device sizes shrink. With Flash memories, a high voltage is usually required for programming of such memories, however, as device sizes shrink, the high programming voltage can result in dielectric breakdown and other problems. Similar problems can occur with other types of non-volatile memory devices other than Flash memories.
The inventor of the present invention recognizes that many other types of non-volatile random access memory (RAM) devices have been explored as next generation memory devices, such as: ferroelectric RAM (Fe RAM); magneto-resistive RAM (MRAM); organic RAM (ORAM); phase change RAM (PCRAM); and others.
A common drawback with these memory devices include that they often require new materials that are incompatible with typical CMOS manufacturing. As an example of this, Organic RAM or ORAM requires organic chemicals that are currently incompatible with large volume silicon-based fabrication techniques and foundries. As another example of this, Fe-RAM and MRAM devices typically require materials using a high temperature anneal step, and thus such devices cannot be normally be incorporated with large volume silicon-based fabrication techniques.
Additional drawbacks with these devices include that such memory cells often lack one or more key attributes required of non-volatile memories. As an example of this, Fe-RAM and MRAM devices typically have fast switching (e.g. “0” to “1”) characteristics and good programming endurance, however, such memory cells are difficult to scale to small sizes. In another example of this, for ORAM devices reliability of such memories is often poor. As yet another example of this, switching of PCRAM devices typically includes Joules heating and undesirably require high power consumption.
From the above, a new semiconductor device structure and integration is desirable.
BRIEF SUMMARY OF THE PRESENT INVENTION
The present invention is generally related to resistive switching devices. More particularly, embodiments according to the present invention provide a method and a structure to form a resistive switching device. Embodiments according to the present invention can be applied to non-volatile memory devices but it should be recognized that the present invention can have a much broader range of applicability.
In various embodiments, resistive random accessed memory device (commonly known as RRAM or ReRAM) configured in a crossbar array has an unique advantage of forming a high density memory device. Each of the RRAM comprises of a top electrode, a bottom electrode, and a resistive switching material formed in between the first electrode and the second electrode. The resistive switching material is characterized by a resistance depending on an electric field applied to the electrodes. For a small feature size, the resistive switching element preferably has a small size as permitted by current patterning and etching techniques. Lithography to print such a small feature for etching is difficult and usually results in defects and yield loss. Additionally, RRAM device may use non-conventional materials not normally used in CMOS process and may complicate the CMOS fabrication process. Accordingly, embodiments according to the present invention provide a method and a device structure to form a resistive switching device using an amorphous silicon material as the resistive switching material.
In various embodiments, resistive random accessed memory device (commonly known as RRAM or ReRAM) configured in a crossbar array has an unique advantage of forming a high density memory device. Each of the RRAM comprises of a top electrode, a bottom electrode, and a resistive switching material formed in between the first electrode and the second electrode. The resistive switching material is characterized by a resistance depending on an electric field applied to the electrodes. For a small feature size, the resistive switching element preferably has a small size as permitted by current patterning and etching techniques. Lithography to print such a small feature for etching is difficult and usually results in defects and yield loss. Additionally, RRAM device may use non-conventional materials not normally used in CMOS process and may complicate the CMOS fabrication process. Accordingly, embodiments according to the present invention provide a method and a device structure to form a resistive switching device using an amorphous silicon material as the resistive switching material.
In a specific embodiment, a method of forming a non-volatile memory device is provided. The method includes providing a substrate having a surface region. A first dielectric material is formed overlying the surface region of the substrate and a first wiring material overlying the first dielectric material. The method forms a junction material comprising a p+ polysilicon material overlying the first wiring material. In a specific embodiment, the method includes forming a resistive switching material overlying the junction material and forming an active conductive material overlying the resistive switching material. A masking layer overlies the active conductive material. The method includes subjecting a first stack of material comprising the first wiring material, the junction material, the resistive switching material, and the active conductive material to a first etching process to form a plurality of first structures. Each of the plurality of first structures including the first wiring structure are elongated in shape and separated by a first gap region. The method includes forming a second dielectric material overlying the first structure and filling the first gap region. The second dielectric material is subjected to a first planarizing process to expose a top surface region of the active conductive material. A second wiring material is formed overlying the exposed surface region of the active conductive material and the planarized surface region of the second dielectric material. The method includes subjecting a second stack of material comprising the second wiring material, the plurality of first structures, and the second dielectric material in the first gap region to a second patterning and etching process to form a plurality of second wiring structures and a plurality of resistive switching device. Each of the plurality of second wiring structures is characterized by a second elongated shape and separated by a second gap region. Each of the plurality of resistive switching device comprises at least the active conductive material, the resistive switching material, and the junction material and configured in an intersection of the first wiring structure and the second wiring structure in a specific embodiment.
According to one aspect of the invention, a method of forming non-volatile memory device structure is described. One process includes providing a substrate having a surface region, forming a first dielectric material overlying the surface region of the substrate, and forming a first wiring material overlying the first dielectric material. A method includes forming a junction material comprising a p+ polysilicon material overlying the first wiring material, forming a resistive switching material overlying the junction material, and forming a active conductive material overlying the resistive switching material. A technique includes forming a masking layer overlying the active conductive material, subjecting a first stack of material comprising the first wiring material, the junction material, the resistive switching material, and the active conductive material to a first etching process to form a plurality of first structures, each of the plurality of first structures including a first wiring structure being elongated in shape in a first direction and separated by a first gap region in a second direction, and forming a second dielectric material filling the first gap region and overlying the plurality of first structures. A fabrication recipe includes subjecting the second dielectric material to a first planarizing process to expose a top surface region of the active conductive material and to expose a top surface region of the second dielectric material, forming a second wiring material overlying the top surface region of the active conductive material and the top surface region of the second dielectric material, and subjecting a second stack of material comprising the second wiring material, the plurality of first structures, and the second dielectric material in the first gap region to a second patterning and etching process to form a plurality of second wiring structures and a plurality of resistive switching devices, each of the plurality of second wiring structures being elongated in shape in the second direction and separated by a second gap region in the first direction, each of the plurality of resistive switching devices comprising at least the active conductive material, the resistive switching material, and the junction material, the resistive switching device being configured in an intersection of the first wiring structures and the second wiring structures.
According to another aspect of the invention, a non-volatile memory device structure is disclosed. One device includes a plurality of first wiring structures being elongated in shape in a first direction and separated by a first gap region in a second direction, wherein the first gap region comprises a first dielectric material formed in a first forming process, and a plurality of second wiring structures being elongated in shape in a second direction and separated by a second gap region in a first direction, wherein the second gap region comprises a second dielectric material formed in a second forming process. A device may include a plurality of resistive switching devices comprising at least a layer of active conductive material, a layer of resistive switching material, and a layer of a junction material, wherein each of the plurality of resistive switching devices are formed at intersections of the first wiring structures and the second wiring structures, wherein the junction material comprising a p+ polysilicon material overlying the first wiring material, wherein a first plurality of the plurality of resistive switching devices are separated by the first dielectric material in the first gap region; and wherein a second plurality of the plurality of resistive switching devices are separated by the second dielectric material in the second gap region.
According to yet another aspect of the invention, a non-volatile memory device having a structure formed according to a described process is disclosed. A process may include providing a substrate having a surface region, forming a first dielectric material overlying the surface region of the substrate, foaming a first wiring material overlying the first dielectric material, and forming a junction material comprising a p+ polysilicon material overlying the first wiring material. A method may include forming a resistive switching material overlying the junction material, forming a active conductive material overlying the resistive switching material, forming a masking layer overlying the active conductive material, and subjecting a first stack of material comprising the first wiring material, the junction material, the resistive switching material, and the active conductive material to a first etching process to form a plurality of first structures, each of the plurality of first structures including a first wiring structure being elongated in shape in a first direction and separated by a first gap region in a second direction. A technique may include forming a second dielectric material filling the first gap region and overlying the plurality of first structures, subjecting the second dielectric material to a first planarizing process to expose a top surface region of the active conductive material and to expose a top surface region of the second dielectric material, forming a second wiring material overlying the top surface region of the active conductive material and the top surface region of the second dielectric material, and subjecting a second stack of material comprising the second wiring material, the plurality of first structures, and the second dielectric material in the first gap region to a second patterning and etching process to form a plurality of second wiring structures and a plurality of resistive switching devices, each of the plurality of second wiring structures being elongated in shape in the second direction and separated by a second gap region in the first direction, each of the plurality of resistive switching devices comprising at least the active conductive material, the resistive switching material, and the junction material, the resistive switching device being configured in an intersection of the first wiring structures and the second wiring structures.
Many benefits are achieved by ways of present invention over conventional techniques. For example, embodiments of the present method uses a two step etching process to form a resistive switching device for a non-volatile memory device. The two step etching process allows for device shrinkage without etching a small feature thus improving device performance and device yield. Additionally, the present method utilizes conventional CMOS fabrication equipments without modification. Depending on the embodiment, one or more of these benefits can be achieved. One skilled in the art would recognize other modifications, variations, and alternatives.
SUMMARY OF THE DRAWINGS
In order to more fully understand the present invention, reference is made to the accompanying drawings. Understanding that these drawings are not to be considered limitations in the scope of the invention, the presently described embodiments and the presently understood best mode of the invention are described with additional detail through use of the accompanying drawings in which:
FIG. 1 is a simplified diagram illustrating a resistive switching device;
FIG. 2 is a simplified diagram illustrating a process step according to various embodiments;
FIG. 3 is a simplified diagram illustrating a process step according to various embodiments;
FIG. 4 is a simplified diagram illustrating a process step according to various embodiments;
FIG. 5 is a simplified diagram illustrating a process step according to various embodiments;
FIG. 6 is a simplified diagram illustrating a process step according to various embodiments;
FIG. 7 is a simplified diagram illustrating a process step according to various embodiments;
FIG. 8 is a simplified diagram illustrating a process step according to various embodiments;
FIGS. 9 and 9A are simplified diagrams illustrating a process step according to various embodiments;
FIG. 10 is a simplified diagram illustrating a process step according to various embodiments;
FIG. 11 is a simplified diagram illustrating a process step according to various embodiments;
FIG. 12 is a simplified diagram illustrating a process step according to various embodiments;
FIG. 13 is a simplified diagram illustrating a process step according to various embodiments;
FIG. 14 is a simplified diagram illustrating a process step according to various embodiments;
FIG. 15 is a simplified diagram illustrating a process step according to various embodiments;
FIG. 16 is a simplified diagram illustrating a process step according to various embodiments; and
FIG. 17 is a simplified diagram illustrating a process step according to various embodiments.
DETAILED DESCRIPTION OF THE PRESENT INVENTION
The present invention is generally related to resistive switching devices. More particularly, embodiments according to the present invention provide a method and a structure to form a resistive switching device. Embodiments according to the present invention can be applied to non-volatile memory devices but it should be recognized that the present invention can have a much broader range of applicability.
FIG. 1 is a simplified diagram of aresistive switching device100. As shown,resistive switching device100 includes afirst electrode102, asecond electrode104 and aresistive switching element106 configured in an intersection region between the first electrode and the second electrode.First electrode102 can be a metal material or a doped semiconductor material used in conventional CMOS processing. For example, the first electrode can be copper, tungsten, aluminum, or a doped semiconductor material.
Resistive switching element can be a suitable insulator material or a semiconductor material characterized by an electrical resistance depending at least on a voltage applied between the first electrode and the second electrode. Conventional fabrication of the resistive switching device includes forming the resistive switching element using a pattering and etching of the resistive switching layer material. As device shrinks, fabrication of the resistive switching element using conventional etching and patterning can be challenging resulting in yield loss and degrading device performance. Accordingly, embodiments according to the present invention
Second electrode can include an active conductive material, which forms conductive particles inresistive switching element106 thereby changing the resistance characteristic upon application of the voltage.
FIGS. 2-17 are simplified diagrams illustrating a method for forming a resistive switching device for a non-volatile memory device according to an embodiment of the present invention. As shown inFIG. 2, asemiconductor substrate202 having asurface region204 is provided.Semiconductor substrate202 can be a single crystal silicon wafer, a silicon germanium material, a silicon on insulator (commonly called SOI) depending on the embodiment. In certain embodiments,semiconductor substrate202 can have one or more MOS devices formed thereon. The one or more MOS devices can be controlling circuitry for the resistive switching device in a specific embodiment.
In certain embodiments, the semiconductor substrate can have one or more MOS devices formed thereon. The one or more MOS devices can be controlling circuitry for the resistive memory devices in specific embodiments. In other embodiments, the one or more MOS devices may include other functionality, such as a processor, logic, or the like.
In various embodiments, a processor, or the like, may include resistive memory memories as described herein. Because the state-change memories are relatively non-volatile, the states of devices, such as processors, or the like may be maintained while power is not supplied to the processors. To a user, such capability would greatly enhance the power-on power-off performance of devices including such processors. Additionally, such capability would greatly reduce the power consumption of devices including such processors. In particular, because such memories are non-volatile, the processor need not draw power to refresh the memory states, as is common with CMOS type memories. Accordingly, embodiments of the present invention are directed towards processors or other logic incorporating these memory devices, as described herein, devices (e.g. smart phones, network devices) incorporating such memory devices, and the like.
As illustrated inFIG. 3, the method includes depositing a firstdielectric material302 overlying the semiconductor substrate. Firstdielectric material302 can be silicon oxide, silicon nitride, a dielectric stack of alternating layers of silicon oxide and silicon nitride (for example, an ONO stack), a low K dielectric, a high K dielectric, or a combination, and others, depending on the application. Firstdielectric material302 can be deposited using techniques such as chemical vapor deposition, including low pressure chemical vapor deposition, plasma enhanced chemical vapor deposition, high density plasma chemical vapor deposition, atomic layer deposition (ALD), physical vapor deposition, including any combination of these, and others
Referring toFIG. 4, the method includes depositing afirst wiring material402 overlying the first dielectric material.First wiring material402 can be a suitable metal material including alloy materials, or a semiconductor material having a suitable conductivity characteristic. The metal material can be tungsten, aluminum, copper or silver, and others. Additionally, the first wiring metal may be a combination of conductive materials. In various embodiments, these metal materials may be deposited using a physical vapor deposition process, chemical vapor deposition process, electroplating, or electrodeless deposition process, including any combinations of these, and others. The semiconductor material can be, for example, a suitably doped silicon material in certain embodiments.
In certain embodiments, afirst adhesion material404 is first formed overlying the first dielectric material before deposition of the first wiring material to promote adhesion of the first wiring material to the first dielectric material. Adiffusion barrier material406 may also be formed overlying the metal material to prevent the metal material to contaminate other portions of the device in a specific embodiment.
Referring toFIG. 5, the method includes forming ajunction material502 overlying at least the first wiring material402 (or firstdiffusion barrier material406 if used).First junction material502 can be a p++ polysilicon material in a specific embodiment. The p++ polysilicon material is can be formed using a deposition process such as a low pressure chemical vapor deposition process a plasma enhanced chemical vapor deposition process using silane (SiH4) or disilane (Si2H6), or a suitable chlorosilane depending on the application. Alternatively, the first silicon material can be deposited using a physical vapor deposition process from a suitable silicon target. Deposition temperature can range from about 380 Degree Celsius to about 450 Degree Celsius, and sometimes not higher than 440 Degree Celsius. In a specific embodiment, the p++ polysilicon material is deposited using a low pressure chemical vapor deposition process using disilane at a deposition temperature ranging from about 400 Degree Celsius to about 460 Degree Celsius.
Referring toFIG. 6, the method deposits aresistive switching material602overlying junction material502.Resistive switching material602 can be a silicon material. The silicon material can be an amorphous silicon material or a polycrystalline silicon material, and others, depending on the embodiment. In a specific embodiment,resistive switching material602 comprises an amorphous silicon material. Deposition techniques can include a chemical vapor deposition process CVD), physical vapor deposition (PVD) process, an atomic layer deposition (ALD) process, and others. The chemical vapor process can be a low pressure chemical vapor deposition process, plasma enhanced chemical vapor deposition process, deposited using precursors such as silane, disilane, a suitable chlorosilane in a reducing environment, a combination, and others. Deposition temperature can range from 250 Degree Celsius to about 500 Degree Celsius. In some cases, deposition temperature ranges from about 400 Degree Celsius to about 440 Degree Celsius and no greater than about 450 Degree Celsius.
The switching material is characterized by a state, for example, a resistance state dependent on an electric field in the switching material. In a specific embodiment, the switching material is an amorphous silicon material. The amorphous silicon material has essentially intrinsic semiconductor characteristic and is not intentionally doped in a specific embodiment. In various embodiments, the amorphous silicon is also referred to as non-crystalline silicon (nc-Si). nc-Si non-volatile resistive switching devices may be fabricated using existing CMOS technologies. In an exemplary process, a mixture of silane (SiH4) (45 sccm) and Helium (He) (500 sccm) is used to form an a-Si layer with a deposition rate of 80 nm per minute (T=260° C., P=600 mTorr) during PECVD. In another exemplary process, a mixture of silane (SiH4) (190 sccm) and Helium (He) (100 sccm) is used to form an a-Si layer with a deposition rate of 2.8 A per second (T=380° C., P=2.2 Torr) during PECVD. In another exemplary process, silane (SiH4 80 sccm) or disilane is used to form an a-Si layer with a deposition rate of 2.8 nm per minute (T=585° C., P=100 mTorr) during LPCVD. Portions of poly-silicon grains may form during the LPCVD process and result in an amorphous-poly silicon film. In various embodiments, no p-type, n-type, or metallic impurities are intentionally added to the deposition chamber while forming the amorphous silicon material. Accordingly, when deposited, the amorphous silicon material is substantially free of any p-type, n-type or metallic dopants, i.e. the amorphous silicon material is undoped.
As shown inFIG. 7, the method includes depositing an activeconductive material702 overlyingresistive switching material602. Activeconductive material702 can be a metal material such as copper, silver, gold, platinum, palladium, nickel, zinc, vanadium, or others. Activeconductive material702 is characterized by a suitable diffusivity in the resistive switching material in a presence of an electric field in a specific embodiment.
For amorphous silicon material as the resistive switching material, the metal material can be silver or an alloy of silver. The alloy of silver comprises at least 80 percent of silver in a specific embodiment. The silver material forms a silver region in a portion of the amorphous silicon material upon application of the electric filed. The silver region comprises a plurality of silver particles, including silver ions, silver clusters, silver atoms and a combination. The plurality of silver particles is formed in defect sites of the amorphous silicon material in a specific embodiment. The silver region further comprises a silver filament structure extending towards the first wiring structure.
In various embodiments, the filament structure is characterized by a length, a distance between the silver particles, and a distance between the filament structure and the first electrode structure. In a specific embodiment, the resistive switching material (for example, the amorphous silicon material) is characterized by a resistance depending at least on a length, a distance between the silver particles, and a distance between the filament structure and the first electrode structure. Due to material mismatch, defect density is high at an interface region formed from the amorphous silicon material and the first wiring material, and may cause a short. The junction layer (for example, p+ polycrystalline silicon germanium material) controls an interfacial defect density for proper switching behavior of the resistive switching device in a specific embodiment.
In some embodiments, the silver material is in direct contact with the amorphous silicon used as the resistive switching material in a specific embodiment. In other embodiments, a thin layer of material, e.g. oxide, nitride, is formed prior to the deposition of the silver material on top of the amorphous silicon used as the resistive switching material. This interposing thin layer of material may be naturally or specifically grown or formed. In some embodiments, one or more etch operations (e.g. HF etch, Argon etch) may help control the thickness of this layer. In some embodiments, the thickness of the material (e.g. oxide) prior to deposition of the silver material may range from about 20 angstroms to about 50 angstroms; in other embodiments, the thickness may range from about 30 angstroms to about 40 angstroms; or the like. In some embodiments, an additional layer of amorphous silicon may be disposed upon the top of the thin layer of (oxide, nitride, barrier) material, prior to deposition of the silver material. This additional layer of amorphous silicon (not intentionally doped) may be used to help bind the silver material to the thin layer of material (e.g. oxide, nitride, barrier). In some examples, the thickness may be on the order of 20-50 angstroms. In one example, the order of layers may be: undoped amorphous silicon used as the resistive switching material, a thin layer of material (e.g. oxide, nitride, barrier), a thin layer of amorphous silicon, and the silver material.
Depending on the embodiment, a seconddiffusion barrier material802 can be formed overlying activeconductive material702. For silver as activeconductive material702, seconddiffusion barrier material802 can comprise a titanium/titanium nitride material. Titanium may be formed by a physical vapor deposition process using a titanium target material. Titanium nitride material may be formed using a physical vapor deposition process, or a chemical vapor process or the like.
Referring toFIG. 9, the method forms afirst masking layer902 overlying active conductive material702 (orsecond diffusion material802 if used). Maskinglayer902 can be formed from a hard mask material, for example, a dielectric material, a metal material, or a semiconductor material depending on the embodiment. Maskinglayer902 can be formed by depositing a photoresist material overlying the hard mask material, patterning the photoresist material, and etching the hard mark material. A perspective view is illustrated inFIG. 9A.
As shown inFIG. 10, the method subjects a first stack of material comprising at least seconddiffusion barrier material802 If used), activeconductive material702,resistive switching material602,junction material502,first wiring material402, (firstdiffusion barrier material406,first adhesion material404 if used) to an etching process to form one or more first structure ofmaterial1002. The first structure of material is elongated in shape and separated by agap region1004, as shown. In various embodiments, firstdielectric material302 may stop the etch.
As illustrated inFIG. 11, a thirddielectric material1102 is formed overlying the at least one first structure of materialfilling gap region1004 to isolate each of the one or morefirst structure1002 in a specific embodiment. The thirddielectric material1102 can be silicon oxide, silicon nitride, a dielectric stack of alternating layers of silicon oxide and silicon nitride (for example, an ONO stack), a low K dielectric, a high K dielectric, or a combination, and others, depending on the application.Third dielectric material1102 can be deposited using techniques such as chemical vapor deposition, including low pressure chemical vapor deposition, plasma enhanced chemical vapor deposition, high density plasma chemical vapor deposition, atomic layer deposition (ALD), physical vapor deposition, including any combination of these, and others
Third dielectric material1102 is subjected to a planarizing process1202 to expose atop surface region1204 of each of the first structure of material1002 as shown inFIG. 12.Top surface region1204 comprises a top surface region of activeconductive material702 ordiffusion barrier material802, if used) in a specific embodiment. Planarizing process1202 can be a chemical mechanical polishing process or an etch back process, or a combination, depending on the embodiment. As illustrated, first structures of material1002 extend indirection1508 and are separated by thirddielectric material1102 ingap region1004 indirection1504.
In a specific embodiment, the method includes forming asecond wiring material1302 overlyingtop surface region1204 and thirddielectric material1102.Second wiring material1302 can include copper, tungsten, aluminum, or a suitable doped semiconductor material depending on the application. Second wiring material can be formed using a physical vapor deposition process, for example a sputtering process from a suitable target material, a chemical vapor deposition process, an electrochemical deposition process including electroless deposition, or any combination of these, and others.
In a specific embodiment, the method subjects a second stack of material including thesecond wiring material1302, the first structure ofmaterial1002, and isolating thirddielectric material1102 to a second patterning and etching process. Second patterning and etching process may include using asecond masking layer1402 as shown inFIG. 14.Second masking layer1402 can include a hard mask material similar to the first masking layer in certain embodiments. Other masking material may also be used.
As shown inFIG. 15, the second patterning and etching process causes formation of a plurality ofsecond wiring structures1502. As shown, each of the plurality of second wiring structures has an elongated shape and configured to extend in asecond direction1504 in a specific embodiment. The second patterning and etching process and the first patterning and etching process cause formation of a plurality of resistive switching elements. Accordingly, embodiments according to the present invention provide a method of forming isolated resistive switching element structures without forming a high aspect ratio structure.
Referring toFIG. 16, the method includes forming afourth dielectric material1602 filling thegaps1604 between the second wiring structures and to isolate each of the plurality of theresistive switching elements1506. As illustrated, fourthdielectric material1602 extends indirection1504 and separatesresistive switching elements1506 indirection1508
Various other steps such as planarizing the fourth dielectric material to isolate the second wiring structure as shown inFIG. 17, passivation, and forming global wiring structures are to be included as would be obvious for one skilled in the art. As shown, aresistive switching device1704 and a resistive switching device (e.g. element)1706 are illustrated. In various examples, the resistive devices may have a planar cross-section that is approximately: square, rectangular, polygonal in shape, circular, oval or the like (e.g. possible rounded corners). Additionally, they are approximately prismatic in shape, e.g. approximately square prism, approximately rectangle prism, hexagon prism, triangular prism, or the like. Additionally, the first wiring structure and the second wiring structure may be oriented approximately orthogonal, or any other angle, e.g. 60 degrees, 45 degrees, or the like. In such embodiments, the gap regions will also be offset at a similar angle.
Depending on the embodiment, the method can be extended to form N layers of vertically stacked resistive switching devices, where N can range from 1 to 8, or more. The N layers of resistive switching devices are separated and isolated by a dielectric material. For example, the Nth layer of the device is isolated from the (N+1)th layer by the dielectric material.
In a specific embodiment, a resistive switching device structure is provided. The device structure includes a first electrode, a second electrode, and a resistive switching element configured in an intersection region formed from the first electrode and the second electrode. The second electrode can include at least a first portion and a second portion. The first portion can include an active conductive material in physical and electrical contact with the resistive switching element. The resistive element can include a resistive switching material characterized by a resistance modulated by an electric field caused by an electric potential difference between the first electrode and the second electrode. Further, the resistive switching element can be formed by at least a first patterning and etching process and a second patterning and etching process, each of which comprises forming a first gap region and a second gap region to isolate the resistive switching element. The first gap region and the second gap region are configured to be orthogonal to each other in a specific embodiment. The resistive switching device can disposed in a N by M crossbar array wherein each of the crossbar array of memory cells can be further vertically stacked to form a high density memory device in various embodiment.
Though the present invention has been described using various examples and embodiments, it is also understood that the examples and embodiments described herein are for illustrative purposes only and that various modifications or alternatives in light thereof will be suggested to persons skilled in the art and are to be included within the spirit and purview of this application and scope of the appended claims

Claims (9)

What is claimed is:
1. A method of forming non-volatile memory device structure, comprising:
providing a substrate having a surface region;
forming a first dielectric material overlying the surface region of the substrate;
forming a first wiring material overlying the first dielectric material;
forming a junction material overlying the first wiring material and comprising one of a p+ polysilicon material and a p++ polysilicon material;
forming a resistive switching material overlying the junction material;
forming a active conductive material overlying the resistive switching material;
forming a masking layer overlying the active conductive material;
subjecting a first stack of material comprising the first wiring material, the junction material, the resistive switching material, and the active conductive material to a first etching process to form a plurality of first structures, each of the plurality of first structures including a first wiring structure being elongated in shape in a first direction and separated by a first gap region in a second direction;
forming a second dielectric material filling the first gap region and overlying the plurality of first structures;
subjecting the second dielectric material to a first planarizing process to expose a top surface region of the active conductive material and to expose a top surface region of the second dielectric material;
forming a second wiring material overlying the top surface region of the active conductive material and the top surface region of the second dielectric material; and
subjecting a second stack of material comprising the second wiring material, the plurality of first structures, and the second dielectric material in the first gap region to a second patterning and etching process to form a plurality of second wiring structures and a plurality of resistive switching devices, each of the plurality of second wiring structures being elongated in shape in the second direction and separated by a second gap region in the first direction, each of the plurality of resistive switching devices comprising at least the active conductive material, the resistive switching material, and the junction material, the resistive switching device being configured in an intersection of the first wiring structures and the second wiring structures.
2. The method ofclaim 1 further comprises forming a third dielectric material overlying the second wiring structure and filling the second gap region.
3. The method ofclaim 2 wherein the plurality of resistive switching devices are separated by the second dielectric material in the first gap region or the third dielectric material in the second gap region.
4. The method ofclaim 2 further comprises subjecting the third dielectric material to a second planarizing process to expose a surface region of each of the plurality of the second wiring structures.
5. The method ofclaim 1 wherein the first wiring structure is configured to spatially extend in the first direction and the second wiring structure is configured to spatially extend in the second direction, wherein the second direction is orthogonal to the first direction.
6. The method ofclaim 1 wherein the resistive switching material comprises an amorphous silicon material, the amorphous silicon material is not doped intentionally.
7. The method ofclaim 1 wherein the active conductive material comprises a metal material selected from a group consisting of: silver, platinum, palladium, gold, nickel, aluminum, copper, vanadium, and chromium.
8. The method ofclaim 1 wherein the first dielectric material and the second dielectric material are selected from a group consisting of: silicon oxide, silicon nitride, a dielectric stack comprising alternating layers of silicon oxide and silicon nitride, a high K dielectric material, and a low K dielectric material.
9. The method ofclaim 1 wherein the plurality of resistive switching devices are associated with a geometric volume selected from a group consisting of: an approximately square prism, an approximately rectangular prism.
US13/468,2012012-05-102012-05-10Line and space architecture for a non-volatile memory deviceExpired - Fee RelatedUS8765566B2 (en)

Priority Applications (1)

Application NumberPriority DateFiling DateTitle
US13/468,201US8765566B2 (en)2012-05-102012-05-10Line and space architecture for a non-volatile memory device

Applications Claiming Priority (1)

Application NumberPriority DateFiling DateTitle
US13/468,201US8765566B2 (en)2012-05-102012-05-10Line and space architecture for a non-volatile memory device

Publications (2)

Publication NumberPublication Date
US20130299769A1 US20130299769A1 (en)2013-11-14
US8765566B2true US8765566B2 (en)2014-07-01

Family

ID=49547941

Family Applications (1)

Application NumberTitlePriority DateFiling Date
US13/468,201Expired - Fee RelatedUS8765566B2 (en)2012-05-102012-05-10Line and space architecture for a non-volatile memory device

Country Status (1)

CountryLink
US (1)US8765566B2 (en)

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
CN114286975A (en)2019-09-092022-04-05苹果公司Research user interface

Citations (206)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US680652A (en)1897-11-081901-08-13Leonard L EldenCircuit-breaker.
US4433468A (en)1980-03-261984-02-28Nippon Electric Co., Ltd.Method for making semiconductor device having improved thermal stress characteristics
US4684972A (en)1981-08-071987-08-04The British Petroleum Company, P.L.C.Non-volatile amorphous semiconductor memory device utilizing a forming voltage
US4741601A (en)1984-10-081988-05-03Nec CorporationNon-linear device for driving liquid crystal display
US5139911A (en)1989-01-041992-08-18Fuji Xerox Co., Ltd.Electrophotographic photoreceptor with two part surface layer
US5242855A (en)1991-09-301993-09-07Nec CorporationMethod of fabricating a polycrystalline silicon film having a reduced resistivity
US5278085A (en)1992-08-111994-01-11Micron Semiconductor, Inc.Single mask process for forming both n-type and p-type gates in a polycrystalline silicon layer during the formation of a semiconductor device
US5315131A (en)1990-11-221994-05-24Matsushita Electric Industrial Co., Ltd.Electrically reprogrammable nonvolatile memory device
US5335219A (en)1991-01-181994-08-02Ovshinsky Stanford RHomogeneous composition of microcrystalline semiconductor material, semiconductor devices and directly overwritable memory elements fabricated therefrom, and arrays fabricated from the memory elements
US5360981A (en)1989-05-111994-11-01British Telecommunications Public Limited CompanyAmorphous silicon memory
US5457649A (en)1994-08-261995-10-10Microchip Technology, Inc.Semiconductor memory device and write-once, read-only semiconductor memory array using amorphous-silicon and method therefor
US5538564A (en)1994-03-181996-07-23Regents Of The University Of CaliforniaThree dimensional amorphous silicon/microcrystalline silicon solar cells
US5541869A (en)1991-10-221996-07-30British Telecommunications, PlcResistive memory element
US5594363A (en)1995-04-071997-01-14Zycad CorporationLogic cell and routing architecture in a field programmable gate array
US5614756A (en)1990-04-121997-03-25Actel CorporationMetal-to-metal antifuse with conductive
US5645628A (en)1994-07-141997-07-08Matsushita Electric Industrial Co., Ltd.Electroless plating bath used for forming a wiring of a semiconductor device, and method of forming a wiring of a semiconductor device
US5707487A (en)1991-01-221998-01-13Kabushiki Kaisha ToshibaMethod of manufacturing semiconductor device
US5751012A (en)1995-06-071998-05-12Micron Technology, Inc.Polysilicon pillar diode for use in a non-volatile memory cell
US5840608A (en)1996-11-221998-11-24United Microelectronics CorporationHigh density ROM and a method of making the same
US5970332A (en)1995-03-281999-10-19U.S. Philips CorporationMethod of manufacturing a semiconductor device with a BiCMOS circuit
US5998244A (en)1996-08-221999-12-07Micron Technology, Inc.Memory cell incorporating a chalcogenide element and method of making same
US6128214A (en)1999-03-292000-10-03Hewlett-PackardMolecular wire crossbar memory
US6143642A (en)1997-12-222000-11-07Vlsi Technology, Inc.Programmable semiconductor structures and methods for making the same
US6259116B1 (en)1997-10-222001-07-10U.S. Philips CorporationMultiple memory element semiconductor memory devices
US6291836B1 (en)1996-06-052001-09-18U. S. Philips CorporationMethod of operating a programmable, non-volatile memory device
US6436765B1 (en)2001-02-092002-08-20United Microelectronics Corp.Method of fabricating a trenched flash memory cell
US6436818B1 (en)1997-02-192002-08-20Micron Technology, Inc.Semiconductor structure having a doped conductive layer
US6492694B2 (en)1998-02-272002-12-10Micron Technology, Inc.Highly conductive composite polysilicon gate for CMOS integrated circuits
US20030052330A1 (en)2001-09-202003-03-20Klein Rita J.Electro-and electroless plating of metal in the manufacture of PCRAM devices
WO2003034498A1 (en)2001-10-162003-04-24Midwest Research InstituteStacked switchable element and diode combination
US20030141565A1 (en)2002-01-282003-07-31Fumihiko HiroseDiode
US6627530B2 (en)2000-12-222003-09-30Matrix Semiconductor, Inc.Patterning three dimensional structures
US20040026682A1 (en)2002-06-172004-02-12Hai JiangNano-dot memory and fabricating same
US6762474B1 (en)1998-06-102004-07-13Agere Systems Inc.Method and apparatus for temperature compensation of read-only memory
US6768157B2 (en)2001-08-132004-07-27Advanced Micro Devices, Inc.Memory device
US20040170040A1 (en)2002-08-022004-09-02Unity Semiconductor CorporationRewritable memory with non-linear memory element
US20040192006A1 (en)2002-02-202004-09-30Campbell Kristy A.Layered resistance variable memory device and method of fabrication
US20040194340A1 (en)1998-10-142004-10-07Tokyo Electron LimitedMethod and apparatus for surface treatment
US6815286B2 (en)2001-08-132004-11-09Advanced Micro Devices, Inc.Memory device
US6838720B2 (en)2001-08-132005-01-04Advanced Micro Devices, Inc.Memory device with active passive layers
US20050020510A1 (en)2002-08-292005-01-27Benedict Dale L.D-mannose contraceptives
US20050029587A1 (en)1995-06-072005-02-10Harshfield Steven T.Method and apparatus for forming an integrated circuit electrode having a reduced contact area
US6858482B2 (en)2002-04-102005-02-22Micron Technology, Inc.Method of manufacture of programmable switching circuits and memory cells employing a glass layer
US6858481B2 (en)2001-08-132005-02-22Advanced Micro Devices, Inc.Memory device with active and passive layers
US6864127B2 (en)1997-04-252005-03-08Semiconductor Energy Laboratory Co., Ltd.Semiconductor device and method of fabricating the same
US20050062045A1 (en)2002-10-022005-03-24Arup BhattacharyyaProcesses of forming stacked resistor constructions
US6881994B2 (en)2000-08-142005-04-19Matrix Semiconductor, Inc.Monolithic three dimensional array of charge storage devices containing a planarized surface
US6927430B2 (en)2001-06-282005-08-09Sharp Laboratories Of America, Inc.Shared bit line cross-point memory array incorporating P/N junctions
US6939787B2 (en)1999-12-282005-09-06Fujitsu LimitedMethod for fabricating semiconductor device having gate electrode with polymetal structure of polycrystalline silicon film and metal film
US6946719B2 (en)2003-12-032005-09-20Matrix Semiconductor, IncSemiconductor device including junction diode contacting contact-antifuse unit comprising silicide
US20060017488A1 (en)2004-07-212006-01-26Sharp Laboratories Of America, Inc.Mono-polarity switchable PCMO resistor trimmer
US7020006B2 (en)2002-08-022006-03-28Unity Semiconductor CorporationDischarge of conductive array lines in fast memory
US7023093B2 (en)2002-10-242006-04-04International Business Machines CorporationVery low effective dielectric constant interconnect Structures and methods for fabricating the same
US7102150B2 (en)2001-05-112006-09-05Harshfield Steven TPCRAM memory cell and method of making same
US7122853B1 (en)2004-08-172006-10-17Fasl, Inc.Method to improve yield and simplify operation of polymer memory cells
US20060281244A1 (en)2005-06-082006-12-14Masayuki IchigeNonvolatile semiconductor memory device and method of manufacturing the same
US20070008773A1 (en)*2005-07-112007-01-11Matrix Semiconductor, Inc.Nonvolatile memory cell comprising switchable resistor and transistor
US20070015348A1 (en)2005-07-182007-01-18Sharp Laboratories Of America, Inc.Crosspoint resistor memory device with back-to-back Schottky diodes
US20070045615A1 (en)2005-08-312007-03-01Samsung Electronics Co., Ltd.Non-volatile organic resistance random access memory device and method of manufacturing the same
US7187577B1 (en)2005-11-232007-03-06Grandis, Inc.Method and system for providing current balanced writing for memory cells and magnetic devices
US20070087508A1 (en)2003-12-032007-04-19Herner S BMethod for making a p-i-n diode crystallized adjacent to a silicide in series with a dielectric antifuse
US20070090425A1 (en)2005-09-282007-04-26Matrix Semiconductor, Inc.Memory cell comprising switchable semiconductor memory element with trimmable resistance
US20070105284A1 (en)*2003-12-032007-05-10Herner S BMethod for forming a memory cell comprising a semiconductor junction diode crystallized adjacent to a silicide
US20070105390A1 (en)2005-11-092007-05-10Oh Travis BOxygen depleted etching process
US7221599B1 (en)2004-11-012007-05-22Spansion, LlcPolymer memory cell operation
US7238607B2 (en)2002-12-192007-07-03Sandisk 3D LlcMethod to minimize formation of recess at surface planarized by chemical mechanical planarization
US20070205510A1 (en)2006-03-032007-09-06Lavoie Adrien RNoble metal barrier layers
US20070228414A1 (en)2006-03-312007-10-04Sandisk 3D, LlcHeterojunction device comprising a semiconductor and a resistivity-switching oxide or nitride
US7289353B2 (en)2004-08-172007-10-30Spansion, LlcSystems and methods for adjusting programming thresholds of polymer memory cells
US20070284575A1 (en)2005-07-182007-12-13Sharp Laboratories Of America, Inc.Metal/semiconductor/metal current limiter
US20070291527A1 (en)2006-06-072007-12-20Sony CorporationMemory apparatus
US20070290186A1 (en)2006-05-042007-12-20El Mostafa BourimNon-volatile variable resistance memory device and method of fabricating the same
US20080002481A1 (en)2002-12-202008-01-03Dietmar GoglIntegrated Circuit, Method of Operating an Integrated Circuit, Method of Manufacturing an Integrated Circuit, Memory Module, Stackable Memory Module
US20080006907A1 (en)2006-07-062008-01-10Samsung Electronics Co., LtdNon-volatile memory device including a variable resistance material
US7324363B2 (en)2005-12-122008-01-29Synopsys, Inc.SPICE optimized for arrays
US20080048164A1 (en)2006-07-112008-02-28Matsushita Electric Industrial Co., Ltd.Electro-resistance element, method of manufacturing the same and electro-resistance memory using the same
US20080090337A1 (en)2006-10-032008-04-17Williams R StanleyElectrically actuated switch
US20080089110A1 (en)2006-10-162008-04-17Warren RobinettCrossbar-memory systems and methods for writing to and reading from crossbar memory junctions of crossbar-memory systems
US7365411B2 (en)2004-08-122008-04-29Micron Technology, Inc.Resistance variable memory with temperature tolerant materials
US20080106925A1 (en)2006-11-082008-05-08Symetrix CorporationCorrelated electron memory
US20080106926A1 (en)2006-11-082008-05-08Symetrix CorporationNon-volatile resistance switching memories and methods of making same
US7405418B2 (en)2004-02-172008-07-29Infineon Technologies AgMemory device electrode with a surface structure
US20080185567A1 (en)2007-02-052008-08-07Nitin KumarMethods for forming resistive switching memory elements
US20080206931A1 (en)2002-07-262008-08-28Laurent BreuilNonvolatile memory element and production method thereof and storage memory arrangement
US20080220601A1 (en)2007-03-052008-09-11Nitin KumarMethods for forming nonvolatile memory elements with resistive-switching metal oxides
US20080232160A1 (en)2007-02-272008-09-25International Business Machines CorporationRectifying element for a crosspoint based memory array architecture
US20080278990A1 (en)2007-05-092008-11-13Pragati KumarResistive-switching nonvolatile memory elements
US20080304312A1 (en)2007-06-112008-12-11Macronix International Co., Ltd.Resistance memory with tungsten compound and manufacturing
US20080311722A1 (en)2007-06-152008-12-18Sandisk 3D LlcMethod for forming polycrystalline thin film bipolar transistors
US20090001345A1 (en)2007-06-292009-01-01April SchrickerMemory cell that employs a selectively deposited reversible resistance-switching element and methods of forming the same
US7474000B2 (en)2003-12-052009-01-06Sandisk 3D LlcHigh density contact to relaxed geometry layers
WO2009005699A1 (en)2007-06-292009-01-08Sandisk 3D, LlcMemory cell that employs a selectively grown reversible resistance-switching element and methods of forming the same
US20090014707A1 (en)2006-10-202009-01-15Wei LuNon-volatile solid state resistive switching devices
US20090052226A1 (en)2007-08-242009-02-26Samsung Electronics Co., LtdResistive random access memory device
US7499355B2 (en)2006-07-312009-03-03Sandisk 3D LlcHigh bandwidth one time field-programmable memory
US20090095951A1 (en)2007-10-122009-04-16Ovonyx, Inc.Memory Device With Low Reset Current
US7521705B2 (en)2005-08-152009-04-21Micron Technology, Inc.Reproducible resistance variable insulating memory devices having a shaped bottom electrode
US7534625B2 (en)2004-09-242009-05-19Karpov Ilya VPhase change memory with damascene memory element
US7541252B2 (en)2006-11-092009-06-02Samsung Electronics Co., Ltd.Methods of fabricating a semiconductor device including a self-aligned cell diode
US20090152737A1 (en)2000-07-142009-06-18Micron Technology, Inc.Memory devices having contact features
US7550380B2 (en)2004-11-032009-06-23Micron Technology, Inc.Electroless plating of metal caps for chalcogenide-based memory devices
US20090168486A1 (en)2007-12-272009-07-02Sandisk 3D LlcLarge capacity one-time programmable memory cell using metal oxides
US7566643B2 (en)2007-07-232009-07-28Ovonyx, Inc.Liquid phase deposition of contacts in programmable resistance and switching devices
US20090231910A1 (en)2008-03-112009-09-17Micron Technology, Inc.Non-volatile memory with resistive access component
US20090250787A1 (en)2008-04-072009-10-08Toshie KutsunaiSemiconductor storage device and manufacturing method of the same
US20090256130A1 (en)2008-04-112009-10-15Sandisk 3D LlcMemory cell that employs a selectively fabricated carbon nano-tube reversible resistance-switching element, and methods of forming the same
US20090257265A1 (en)2008-04-112009-10-15Sandisk 3D LlcMultilevel nonvolatile memory device containing a carbon storage material and methods of making and using same
US7606059B2 (en)2003-03-182009-10-20Kabushiki Kaisha ToshibaThree-dimensional programmable resistance memory device with a read/write circuit stacked under a memory cell array
US20090267047A1 (en)2008-04-282009-10-29Hitachi, Ltd.Semiconductor memory device and manufacturing method thereof
US7615439B1 (en)2008-09-292009-11-10Sandisk CorporationDamascene process for carbon memory element with MIIM diode
US20090298224A1 (en)2002-12-132009-12-03Lowrey Tyler AMemory and Access Device and Method Therefor
US20090321789A1 (en)2008-06-302009-12-31Sandisk 3D LlcTriangle two dimensional complementary patterning of pillars
US20100007937A1 (en)2006-11-092010-01-14Sage Electrochromics, Inc.Method of making an ion-switching device without a separate lithiation step
US20100012914A1 (en)2008-07-182010-01-21Sandisk 3D LlcCarbon-based resistivity-switching materials and methods of forming the same
US20100019221A1 (en)2008-07-222010-01-28Macronix International Co., Ltd.Fully self-aligned pore-type memory cell having diode access device
US20100019310A1 (en)2008-07-252010-01-28Kabushiki Kaisha ToshibaSemiconductor memory device
US20100032640A1 (en)2008-08-072010-02-11Sandisk 3D LlcMemory cell that includes a carbon-based memory element and methods of forming the same
US20100044708A1 (en)2008-08-192010-02-25Chunghwa Picture Tubes, Ltd.Thin film transistor, pixel structure and fabrication methods thereof
US20100084625A1 (en)2008-10-022010-04-08Guy WickerMemory Device
US20100085798A1 (en)2008-10-082010-04-08The Regents Of The University Of MichiganSilicon-based nanoscale resistive device with adjustable resistance
US20100090192A1 (en)2006-08-312010-04-15Nxp, B.V.Method for controlled formation of the resistive switching material in a resistive switching device and device obtained thereof
US20100101290A1 (en)2008-10-242010-04-29Antonio BertolottoMethod for the production of an agent for treatment of agricultural soils
US20100102290A1 (en)2008-10-202010-04-29The Regents Of The University Of MichiganSilicon based nanoscale crossbar memory
US7719001B2 (en)2006-06-282010-05-18Semiconductor Energy Laboratory Co., LtdSemiconductor device with metal oxides and an organic compound
US7729158B2 (en)2003-04-032010-06-01Kabushiki Kaisha ToshibaResistance change memory device
US7728318B2 (en)2006-11-162010-06-01Sandisk CorporationNonvolatile phase change memory cell having a reduced contact area
US20100157710A1 (en)2008-12-192010-06-24Unity Semiconductor CorporationArray Operation Using A Schottky Diode As a Non-Ohmic Isolation Device
US20100157651A1 (en)2008-12-182010-06-24Sandisk 3D LlcMethod of programming a nonvolatile memory device containing a carbon storage material
US20100163828A1 (en)2008-12-302010-07-01Industrial Technology Research InstitutePhase change memory devices and methods for fabricating the same
US7749805B2 (en)2005-03-102010-07-06Qimonda AgMethod for manufacturing an integrated circuit including an electrolyte material layer
US20100176368A1 (en)2009-01-142010-07-15Ko NikkaMethod of manufacturing semiconductor memory device, and semiconductor memory device
US7772581B2 (en)2006-09-112010-08-10Macronix International Co., Ltd.Memory device having wide area phase change element and small electrode contact area
US7786589B2 (en)2006-12-062010-08-31Kabushiki Kaisha ToshibaSemiconductor device and method for manufacturing semiconductor device
US7786464B2 (en)2007-11-202010-08-31Infineon Technologies AgIntegrated circuit having dielectric layer including nanocrystals
US20100221868A1 (en)2007-12-042010-09-02Regino SandovalActive Material Devices with Containment Layer
US20100219510A1 (en)2008-06-302010-09-02Sandisk 3D LlcMethod for fabricating high density pillar structures by double patterning using positive photoresist
US7824956B2 (en)2007-06-292010-11-02Sandisk 3D LlcMemory cell that employs a selectively grown reversible resistance-switching element and methods of forming the same
US7829875B2 (en)2006-03-312010-11-09Sandisk 3D LlcNonvolatile rewritable memory cell comprising a resistivity-switching oxide or nitride and an antifuse
US7835170B2 (en)2005-05-092010-11-16Nantero, Inc.Memory elements and cross point switches and arrays of same using nonvolatile nanotube blocks
US20100321095A1 (en)2008-06-102010-12-23Takumi MikawaSemiconductor device, manufacturing method of semiconductor device, semiconductor chip and system
US7858468B2 (en)2008-10-302010-12-28Micron Technology, Inc.Memory devices and formation methods
US7859884B2 (en)2005-01-192010-12-28Sandisk 3D LlcStructure and method for biasing phase change memory array for reliable writing
US20110006275A1 (en)2009-07-132011-01-13Seagate Technology LlcNon-volatile resistive sense memory
US7881097B2 (en)2006-12-262011-02-01Sony CorporationStorage element and memory
US7898838B2 (en)2008-10-312011-03-01Seagate Technology LlcResistive sense memory calibration for self-reference read method
US7897953B2 (en)2008-01-162011-03-01Micron Technology, Inc.Multi-level programmable PCRAM memory
US7920412B2 (en)2006-09-292011-04-05Kabushiki Kaisha ToshibaMagnetic random access memory and method of manufacturing the same
US7924138B2 (en)2007-03-012011-04-12Fujitsu LimitedSemiconductor device and manufacturing method of the same
US20110089391A1 (en)2009-10-202011-04-21Andrei MihneaPunch-through diode steering element
US20110128779A1 (en)2009-11-302011-06-02Andrea RedaelliMemory including a selector switch on a variable resistance memory cell
US20110133149A1 (en)2009-12-042011-06-09Sonehara TakeshiResistance change memory and manufacturing method thereof
US20110136327A1 (en)2009-12-032011-06-09Applied Materials, Inc.High mobility monolithic p-i-n diodes
US7968419B2 (en)2005-07-182011-06-28Sharp Laboratories Of America, Inc.Back-to-back metal/semiconductor/metal (MSM) Schottky diode
US20110155991A1 (en)2009-12-292011-06-30Industrial Technology Research InstituteResistive memory device and fabricating method thereof
US20110198557A1 (en)2008-02-072011-08-18International Business Machines CorporationMethod for fabrication of crystalline diodes for resistive memories
US8004882B2 (en)2004-06-042011-08-23Micron Technology, Inc.Spintronic devices with integrated transistors
US20110204312A1 (en)2008-05-102011-08-25Intermolecular, Inc.Confinement techniques for non-volatile resistive-switching memories
US20110205782A1 (en)2010-02-232011-08-25Xiying Chen CostaStep soft program for reversible resistivity-switching elements
US20110212616A1 (en)2010-02-262011-09-01Robert SeidelMetallization system of a semiconductor device comprising rounded interconnects formed by hard mask rounding
US8018760B2 (en)2006-12-282011-09-13Panasonic CorporationResistance variable element and resistance variable memory apparatus
US8021897B2 (en)2009-02-192011-09-20Micron Technology, Inc.Methods of fabricating a cross point memory array
US20110227028A1 (en)2010-03-162011-09-22Deepak Chandra SekarBottom electrodes for use with metal oxide resistivity switching layers
US8045364B2 (en)2009-12-182011-10-25Unity Semiconductor CorporationNon-volatile memory device ion barrier
US8054674B2 (en)2007-05-102011-11-08Sharp Kabushiki KaishaVariable resistive element, manufacturing method for same, and non-volatile semiconductor memory device
US20110284814A1 (en)2010-05-242011-11-24Guobiao ZhangLarge Bit-Per-Cell Three-Dimensional Mask-Programmable Read-Only Memory
US8067815B2 (en)2008-12-112011-11-29Macronix International Co., Lt.d.Aluminum copper oxide based memory devices and methods for manufacture
US20110305064A1 (en)2010-06-112011-12-15Crossbar, Inc.Interface control for improved switching in rram
US20110312151A1 (en)2010-06-112011-12-22Crossbar Inc.Pillar structure for memory device and method
US8084830B2 (en)2009-02-242011-12-27Kabushiki Kaisha ToshibaNonvolatile semiconductor memory device
US20110317470A1 (en)2010-06-242011-12-29The Regents Of The University Of MichiganRectification element and method for resistive switching for non volatile memory device
US8088688B1 (en)2010-11-052012-01-03Crossbar, Inc.p+ polysilicon material on aluminum for non-volatile memory device and method
US20120001145A1 (en)2008-12-312012-01-05Michele MagistrettiAvoiding degradation of chalcogenide material during definition of multilayer stack structure
US20120001146A1 (en)2010-06-242012-01-05The Regents Of The University Of MichiganNanoscale metal oxide resistive switching element
US20120008366A1 (en)2010-07-092012-01-12Crossbar, Inc.RESTIVE MEMORY USING SiGe MATERIAL
US20120007035A1 (en)2010-07-122012-01-12Crossbar, Inc.Intrinsic Programming Current Control for a RRAM
US8097874B2 (en)2008-10-302012-01-17Seagate Technology LlcProgrammable resistive memory cell with sacrificial metal
US20120012806A1 (en)2010-07-132012-01-19Crossbar, Inc.Improved on/off ratio for non-volatile memory device and method
US20120015506A1 (en)2010-07-132012-01-19Crossbar, Inc.Two terminal resistive switching device structure and method of fabricating
US20120012808A1 (en)2004-09-292012-01-19Herner S BradDeposited semiconductor structure to minimize n-type dopant diffusion and method of making
US20120025161A1 (en)2008-02-272012-02-02Manuj RathorDiode and resistive memory device structures
US20120033479A1 (en)2010-08-062012-02-09Lsi CorporationModification of logic by morphological manipulation of a semiconductor resistive element
US20120043519A1 (en)2010-08-232012-02-23Crossbar, Inc.Device switching using layered device structure
US20120043654A1 (en)2010-08-192012-02-23Taiwan Semiconductor Manufacturing Company, Ltd.Mechanisms for forming copper pillar bumps using patterned anodes
US20120043520A1 (en)2010-08-232012-02-23Crossbar, Inc.Disturb-resistant non-volatile memory device and method
US20120043621A1 (en)2010-08-232012-02-23Crossbar, Inc.Stackable non-volatile resistive switching memory device and method
US8143092B2 (en)2008-03-102012-03-27Pragati KumarMethods for forming resistive switching memory elements by heating deposited layers
US20120074374A1 (en)2010-09-292012-03-29Crossbar, Inc.Conductive path in switching material in a resistive random access memory device and control
US20120108030A1 (en)2010-10-272012-05-03Crossbar, Inc.Method for obtaining smooth, continuous silver film
US20120104351A1 (en)2010-07-012012-05-03Zhiqiang WeiNon-volatile memory cell, non-volatile memory cell array, and method of manufacturing the same
US8183553B2 (en)2009-04-102012-05-22Intermolecular, Inc.Resistive switching memory element including doped silicon electrode
US20120145984A1 (en)2010-12-132012-06-14Peter RabkinPunch-through diode
US20120155146A1 (en)2010-12-202012-06-21Yoshihiro UedaResistance-change memory
US8207064B2 (en)2009-09-172012-06-26Sandisk 3D Llc3D polysilicon diode with low contact resistance and method for forming same
US8233308B2 (en)2007-06-292012-07-31Sandisk 3D LlcMemory cell that employs a selectively deposited reversible resistance-switching element and methods of forming the same
US8237146B2 (en)2010-02-242012-08-07Sandisk 3D LlcMemory cell with silicon-containing carbon switching layer and methods for forming the same
US20120205606A1 (en)2011-02-142012-08-16Dongguk University Industry-Academic Cooperation FoundationNonvolatile Memory Device Using The Resistive Switching of Graphene Oxide And The Fabrication Method Thereof
US20120236625A1 (en)2011-03-182012-09-20Sony CorporationMemory element and memory device
US20120235112A1 (en)2010-11-302012-09-20Huo ZongliangResistive switching memory and method for manufacturing the same
US20120250183A1 (en)2011-03-312012-10-04Nidec CorporationMotor and storage disk drive
US20120305874A1 (en)2011-05-312012-12-06Crossbar, Inc.Vertical Diodes for Non-Volatile Memory Device
US20120326265A1 (en)2011-06-242012-12-27International Business Machines CorporationMethod of forming memory cell access device
US8385100B2 (en)2009-12-082013-02-26Intel CorporationEnergy-efficient set write of phase change memory with switch
US8389971B2 (en)2010-10-142013-03-05Sandisk 3D LlcMemory cells having storage elements that share material layers with steering elements and methods of forming the same
US8399307B2 (en)2010-11-042013-03-19Crossbar, Inc.Interconnects for stacked non-volatile memory device and method
US8467227B1 (en)2010-11-042013-06-18Crossbar, Inc.Hetero resistive switching material layer in RRAM device and method
US8658476B1 (en)2012-04-202014-02-25Crossbar, Inc.Low temperature P+ polycrystalline silicon material for non-volatile memory device

Patent Citations (230)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US680652A (en)1897-11-081901-08-13Leonard L EldenCircuit-breaker.
US4433468A (en)1980-03-261984-02-28Nippon Electric Co., Ltd.Method for making semiconductor device having improved thermal stress characteristics
US4684972A (en)1981-08-071987-08-04The British Petroleum Company, P.L.C.Non-volatile amorphous semiconductor memory device utilizing a forming voltage
US4741601A (en)1984-10-081988-05-03Nec CorporationNon-linear device for driving liquid crystal display
US5139911A (en)1989-01-041992-08-18Fuji Xerox Co., Ltd.Electrophotographic photoreceptor with two part surface layer
US5360981A (en)1989-05-111994-11-01British Telecommunications Public Limited CompanyAmorphous silicon memory
US5614756A (en)1990-04-121997-03-25Actel CorporationMetal-to-metal antifuse with conductive
US5315131A (en)1990-11-221994-05-24Matsushita Electric Industrial Co., Ltd.Electrically reprogrammable nonvolatile memory device
US5335219A (en)1991-01-181994-08-02Ovshinsky Stanford RHomogeneous composition of microcrystalline semiconductor material, semiconductor devices and directly overwritable memory elements fabricated therefrom, and arrays fabricated from the memory elements
US5707487A (en)1991-01-221998-01-13Kabushiki Kaisha ToshibaMethod of manufacturing semiconductor device
US5242855A (en)1991-09-301993-09-07Nec CorporationMethod of fabricating a polycrystalline silicon film having a reduced resistivity
US5541869A (en)1991-10-221996-07-30British Telecommunications, PlcResistive memory element
US5278085A (en)1992-08-111994-01-11Micron Semiconductor, Inc.Single mask process for forming both n-type and p-type gates in a polycrystalline silicon layer during the formation of a semiconductor device
US5538564A (en)1994-03-181996-07-23Regents Of The University Of CaliforniaThree dimensional amorphous silicon/microcrystalline silicon solar cells
US5645628A (en)1994-07-141997-07-08Matsushita Electric Industrial Co., Ltd.Electroless plating bath used for forming a wiring of a semiconductor device, and method of forming a wiring of a semiconductor device
US5457649A (en)1994-08-261995-10-10Microchip Technology, Inc.Semiconductor memory device and write-once, read-only semiconductor memory array using amorphous-silicon and method therefor
US5714416A (en)1994-08-261998-02-03Microchip Technology IncorporatedSemiconductor memory device and write-once, read-only semiconductor memory array using amorphous-silicon and method therefor
US5970332A (en)1995-03-281999-10-19U.S. Philips CorporationMethod of manufacturing a semiconductor device with a BiCMOS circuit
US5594363A (en)1995-04-071997-01-14Zycad CorporationLogic cell and routing architecture in a field programmable gate array
US5751012A (en)1995-06-071998-05-12Micron Technology, Inc.Polysilicon pillar diode for use in a non-volatile memory cell
US20050029587A1 (en)1995-06-072005-02-10Harshfield Steven T.Method and apparatus for forming an integrated circuit electrode having a reduced contact area
US6291836B1 (en)1996-06-052001-09-18U. S. Philips CorporationMethod of operating a programmable, non-volatile memory device
US5998244A (en)1996-08-221999-12-07Micron Technology, Inc.Memory cell incorporating a chalcogenide element and method of making same
US5840608A (en)1996-11-221998-11-24United Microelectronics CorporationHigh density ROM and a method of making the same
US6436818B1 (en)1997-02-192002-08-20Micron Technology, Inc.Semiconductor structure having a doped conductive layer
US6864127B2 (en)1997-04-252005-03-08Semiconductor Energy Laboratory Co., Ltd.Semiconductor device and method of fabricating the same
US6259116B1 (en)1997-10-222001-07-10U.S. Philips CorporationMultiple memory element semiconductor memory devices
US6143642A (en)1997-12-222000-11-07Vlsi Technology, Inc.Programmable semiconductor structures and methods for making the same
US6492694B2 (en)1998-02-272002-12-10Micron Technology, Inc.Highly conductive composite polysilicon gate for CMOS integrated circuits
US6762474B1 (en)1998-06-102004-07-13Agere Systems Inc.Method and apparatus for temperature compensation of read-only memory
US20040194340A1 (en)1998-10-142004-10-07Tokyo Electron LimitedMethod and apparatus for surface treatment
US6128214A (en)1999-03-292000-10-03Hewlett-PackardMolecular wire crossbar memory
US6939787B2 (en)1999-12-282005-09-06Fujitsu LimitedMethod for fabricating semiconductor device having gate electrode with polymetal structure of polycrystalline silicon film and metal film
US20090152737A1 (en)2000-07-142009-06-18Micron Technology, Inc.Memory devices having contact features
US20120080798A1 (en)2000-07-142012-04-05Round Rock Research, LlcMemory devices having contact features
US6881994B2 (en)2000-08-142005-04-19Matrix Semiconductor, Inc.Monolithic three dimensional array of charge storage devices containing a planarized surface
US6627530B2 (en)2000-12-222003-09-30Matrix Semiconductor, Inc.Patterning three dimensional structures
US6436765B1 (en)2001-02-092002-08-20United Microelectronics Corp.Method of fabricating a trenched flash memory cell
US7102150B2 (en)2001-05-112006-09-05Harshfield Steven TPCRAM memory cell and method of making same
US6927430B2 (en)2001-06-282005-08-09Sharp Laboratories Of America, Inc.Shared bit line cross-point memory array incorporating P/N junctions
US7254053B2 (en)2001-08-132007-08-07Advanced Micro Devices, Inc.Active programming and operation of a memory device
US6815286B2 (en)2001-08-132004-11-09Advanced Micro Devices, Inc.Memory device
US7026702B2 (en)2001-08-132006-04-11Advanced Micro Devices, Inc.Memory device
US6858481B2 (en)2001-08-132005-02-22Advanced Micro Devices, Inc.Memory device with active and passive layers
US6864522B2 (en)2001-08-132005-03-08Advanced Micro Devices, Inc.Memory device
US6838720B2 (en)2001-08-132005-01-04Advanced Micro Devices, Inc.Memory device with active passive layers
US6768157B2 (en)2001-08-132004-07-27Advanced Micro Devices, Inc.Memory device
US20030052330A1 (en)2001-09-202003-03-20Klein Rita J.Electro-and electroless plating of metal in the manufacture of PCRAM devices
WO2003034498A1 (en)2001-10-162003-04-24Midwest Research InstituteStacked switchable element and diode combination
US20030141565A1 (en)2002-01-282003-07-31Fumihiko HiroseDiode
US20040192006A1 (en)2002-02-202004-09-30Campbell Kristy A.Layered resistance variable memory device and method of fabrication
US7479650B2 (en)2002-04-102009-01-20Micron Technology, Inc.Method of manufacture of programmable conductor memory
US6858482B2 (en)2002-04-102005-02-22Micron Technology, Inc.Method of manufacture of programmable switching circuits and memory cells employing a glass layer
US20040026682A1 (en)2002-06-172004-02-12Hai JiangNano-dot memory and fabricating same
US20080206931A1 (en)2002-07-262008-08-28Laurent BreuilNonvolatile memory element and production method thereof and storage memory arrangement
US20040170040A1 (en)2002-08-022004-09-02Unity Semiconductor CorporationRewritable memory with non-linear memory element
US7020006B2 (en)2002-08-022006-03-28Unity Semiconductor CorporationDischarge of conductive array lines in fast memory
US20050020510A1 (en)2002-08-292005-01-27Benedict Dale L.D-mannose contraceptives
US20050062045A1 (en)2002-10-022005-03-24Arup BhattacharyyaProcesses of forming stacked resistor constructions
US7023093B2 (en)2002-10-242006-04-04International Business Machines CorporationVery low effective dielectric constant interconnect Structures and methods for fabricating the same
US20090298224A1 (en)2002-12-132009-12-03Lowrey Tyler AMemory and Access Device and Method Therefor
US7238607B2 (en)2002-12-192007-07-03Sandisk 3D LlcMethod to minimize formation of recess at surface planarized by chemical mechanical planarization
US7433253B2 (en)2002-12-202008-10-07Qimonda AgIntegrated circuit, method of operating an integrated circuit, method of manufacturing an integrated circuit, memory module, stackable memory module
US20080002481A1 (en)2002-12-202008-01-03Dietmar GoglIntegrated Circuit, Method of Operating an Integrated Circuit, Method of Manufacturing an Integrated Circuit, Memory Module, Stackable Memory Module
US7606059B2 (en)2003-03-182009-10-20Kabushiki Kaisha ToshibaThree-dimensional programmable resistance memory device with a read/write circuit stacked under a memory cell array
US7729158B2 (en)2003-04-032010-06-01Kabushiki Kaisha ToshibaResistance change memory device
US20070087508A1 (en)2003-12-032007-04-19Herner S BMethod for making a p-i-n diode crystallized adjacent to a silicide in series with a dielectric antifuse
US20070105284A1 (en)*2003-12-032007-05-10Herner S BMethod for forming a memory cell comprising a semiconductor junction diode crystallized adjacent to a silicide
US6946719B2 (en)2003-12-032005-09-20Matrix Semiconductor, IncSemiconductor device including junction diode contacting contact-antifuse unit comprising silicide
US7474000B2 (en)2003-12-052009-01-06Sandisk 3D LlcHigh density contact to relaxed geometry layers
US7405418B2 (en)2004-02-172008-07-29Infineon Technologies AgMemory device electrode with a surface structure
US8004882B2 (en)2004-06-042011-08-23Micron Technology, Inc.Spintronic devices with integrated transistors
US8164948B2 (en)2004-06-042012-04-24Micron Technology, Inc.Spintronic devices with integrated transistors
US20060017488A1 (en)2004-07-212006-01-26Sharp Laboratories Of America, Inc.Mono-polarity switchable PCMO resistor trimmer
US7365411B2 (en)2004-08-122008-04-29Micron Technology, Inc.Resistance variable memory with temperature tolerant materials
US7122853B1 (en)2004-08-172006-10-17Fasl, Inc.Method to improve yield and simplify operation of polymer memory cells
US7289353B2 (en)2004-08-172007-10-30Spansion, LlcSystems and methods for adjusting programming thresholds of polymer memory cells
US7534625B2 (en)2004-09-242009-05-19Karpov Ilya VPhase change memory with damascene memory element
US20120012808A1 (en)2004-09-292012-01-19Herner S BradDeposited semiconductor structure to minimize n-type dopant diffusion and method of making
US7221599B1 (en)2004-11-012007-05-22Spansion, LlcPolymer memory cell operation
US7550380B2 (en)2004-11-032009-06-23Micron Technology, Inc.Electroless plating of metal caps for chalcogenide-based memory devices
US7859884B2 (en)2005-01-192010-12-28Sandisk 3D LlcStructure and method for biasing phase change memory array for reliable writing
US8102698B2 (en)2005-01-192012-01-24Sandisk 3D LlcStructure and method for biasing phase change memory array for reliable writing
US7749805B2 (en)2005-03-102010-07-06Qimonda AgMethod for manufacturing an integrated circuit including an electrolyte material layer
US7835170B2 (en)2005-05-092010-11-16Nantero, Inc.Memory elements and cross point switches and arrays of same using nonvolatile nanotube blocks
US20060281244A1 (en)2005-06-082006-12-14Masayuki IchigeNonvolatile semiconductor memory device and method of manufacturing the same
US7426128B2 (en)2005-07-112008-09-16Sandisk 3D LlcSwitchable resistive memory with opposite polarity write pulses
US20070008773A1 (en)*2005-07-112007-01-11Matrix Semiconductor, Inc.Nonvolatile memory cell comprising switchable resistor and transistor
US20070284575A1 (en)2005-07-182007-12-13Sharp Laboratories Of America, Inc.Metal/semiconductor/metal current limiter
US20070015348A1 (en)2005-07-182007-01-18Sharp Laboratories Of America, Inc.Crosspoint resistor memory device with back-to-back Schottky diodes
US7968419B2 (en)2005-07-182011-06-28Sharp Laboratories Of America, Inc.Back-to-back metal/semiconductor/metal (MSM) Schottky diode
US7521705B2 (en)2005-08-152009-04-21Micron Technology, Inc.Reproducible resistance variable insulating memory devices having a shaped bottom electrode
US20070045615A1 (en)2005-08-312007-03-01Samsung Electronics Co., Ltd.Non-volatile organic resistance random access memory device and method of manufacturing the same
US20070090425A1 (en)2005-09-282007-04-26Matrix Semiconductor, Inc.Memory cell comprising switchable semiconductor memory element with trimmable resistance
US20070105390A1 (en)2005-11-092007-05-10Oh Travis BOxygen depleted etching process
US7187577B1 (en)2005-11-232007-03-06Grandis, Inc.Method and system for providing current balanced writing for memory cells and magnetic devices
US7324363B2 (en)2005-12-122008-01-29Synopsys, Inc.SPICE optimized for arrays
US20070205510A1 (en)2006-03-032007-09-06Lavoie Adrien RNoble metal barrier layers
US8227787B2 (en)2006-03-312012-07-24Sandisk 3D LlcHeterojunction device comprising a semiconductor and a resistivity-switching oxide or nitride
US7875871B2 (en)2006-03-312011-01-25Sandisk 3D LlcHeterojunction device comprising a semiconductor and a resistivity-switching oxide or nitride
US20070228414A1 (en)2006-03-312007-10-04Sandisk 3D, LlcHeterojunction device comprising a semiconductor and a resistivity-switching oxide or nitride
US7829875B2 (en)2006-03-312010-11-09Sandisk 3D LlcNonvolatile rewritable memory cell comprising a resistivity-switching oxide or nitride and an antifuse
US20070290186A1 (en)2006-05-042007-12-20El Mostafa BourimNon-volatile variable resistance memory device and method of fabricating the same
US20070291527A1 (en)2006-06-072007-12-20Sony CorporationMemory apparatus
US7719001B2 (en)2006-06-282010-05-18Semiconductor Energy Laboratory Co., LtdSemiconductor device with metal oxides and an organic compound
US20080006907A1 (en)2006-07-062008-01-10Samsung Electronics Co., LtdNon-volatile memory device including a variable resistance material
US20080048164A1 (en)2006-07-112008-02-28Matsushita Electric Industrial Co., Ltd.Electro-resistance element, method of manufacturing the same and electro-resistance memory using the same
US7499355B2 (en)2006-07-312009-03-03Sandisk 3D LlcHigh bandwidth one time field-programmable memory
US20100090192A1 (en)2006-08-312010-04-15Nxp, B.V.Method for controlled formation of the resistive switching material in a resistive switching device and device obtained thereof
US7772581B2 (en)2006-09-112010-08-10Macronix International Co., Ltd.Memory device having wide area phase change element and small electrode contact area
US7920412B2 (en)2006-09-292011-04-05Kabushiki Kaisha ToshibaMagnetic random access memory and method of manufacturing the same
US20080090337A1 (en)2006-10-032008-04-17Williams R StanleyElectrically actuated switch
US20080089110A1 (en)2006-10-162008-04-17Warren RobinettCrossbar-memory systems and methods for writing to and reading from crossbar memory junctions of crossbar-memory systems
US20090014707A1 (en)2006-10-202009-01-15Wei LuNon-volatile solid state resistive switching devices
US20080106925A1 (en)2006-11-082008-05-08Symetrix CorporationCorrelated electron memory
US7778063B2 (en)2006-11-082010-08-17Symetrix CorporationNon-volatile resistance switching memories and methods of making same
US20080106926A1 (en)2006-11-082008-05-08Symetrix CorporationNon-volatile resistance switching memories and methods of making same
US20100007937A1 (en)2006-11-092010-01-14Sage Electrochromics, Inc.Method of making an ion-switching device without a separate lithiation step
US7541252B2 (en)2006-11-092009-06-02Samsung Electronics Co., Ltd.Methods of fabricating a semiconductor device including a self-aligned cell diode
US7728318B2 (en)2006-11-162010-06-01Sandisk CorporationNonvolatile phase change memory cell having a reduced contact area
US7786589B2 (en)2006-12-062010-08-31Kabushiki Kaisha ToshibaSemiconductor device and method for manufacturing semiconductor device
US7881097B2 (en)2006-12-262011-02-01Sony CorporationStorage element and memory
US8018760B2 (en)2006-12-282011-09-13Panasonic CorporationResistance variable element and resistance variable memory apparatus
US7972897B2 (en)2007-02-052011-07-05Intermolecular, Inc.Methods for forming resistive switching memory elements
US20080185567A1 (en)2007-02-052008-08-07Nitin KumarMethods for forming resistive switching memory elements
US20080232160A1 (en)2007-02-272008-09-25International Business Machines CorporationRectifying element for a crosspoint based memory array architecture
US7924138B2 (en)2007-03-012011-04-12Fujitsu LimitedSemiconductor device and manufacturing method of the same
US7629198B2 (en)2007-03-052009-12-08Intermolecular, Inc.Methods for forming nonvolatile memory elements with resistive-switching metal oxides
US20080220601A1 (en)2007-03-052008-09-11Nitin KumarMethods for forming nonvolatile memory elements with resistive-switching metal oxides
US20080278990A1 (en)2007-05-092008-11-13Pragati KumarResistive-switching nonvolatile memory elements
US8144498B2 (en)2007-05-092012-03-27Intermolecular, Inc.Resistive-switching nonvolatile memory elements
US8054674B2 (en)2007-05-102011-11-08Sharp Kabushiki KaishaVariable resistive element, manufacturing method for same, and non-volatile semiconductor memory device
US20080304312A1 (en)2007-06-112008-12-11Macronix International Co., Ltd.Resistance memory with tungsten compound and manufacturing
US20080311722A1 (en)2007-06-152008-12-18Sandisk 3D LlcMethod for forming polycrystalline thin film bipolar transistors
US20090001345A1 (en)2007-06-292009-01-01April SchrickerMemory cell that employs a selectively deposited reversible resistance-switching element and methods of forming the same
US7824956B2 (en)2007-06-292010-11-02Sandisk 3D LlcMemory cell that employs a selectively grown reversible resistance-switching element and methods of forming the same
US8233308B2 (en)2007-06-292012-07-31Sandisk 3D LlcMemory cell that employs a selectively deposited reversible resistance-switching element and methods of forming the same
WO2009005699A1 (en)2007-06-292009-01-08Sandisk 3D, LlcMemory cell that employs a selectively grown reversible resistance-switching element and methods of forming the same
US7566643B2 (en)2007-07-232009-07-28Ovonyx, Inc.Liquid phase deposition of contacts in programmable resistance and switching devices
US20090052226A1 (en)2007-08-242009-02-26Samsung Electronics Co., LtdResistive random access memory device
US20090095951A1 (en)2007-10-122009-04-16Ovonyx, Inc.Memory Device With Low Reset Current
US7786464B2 (en)2007-11-202010-08-31Infineon Technologies AgIntegrated circuit having dielectric layer including nanocrystals
US20100221868A1 (en)2007-12-042010-09-02Regino SandovalActive Material Devices with Containment Layer
US20090168486A1 (en)2007-12-272009-07-02Sandisk 3D LlcLarge capacity one-time programmable memory cell using metal oxides
US7897953B2 (en)2008-01-162011-03-01Micron Technology, Inc.Multi-level programmable PCRAM memory
US20110198557A1 (en)2008-02-072011-08-18International Business Machines CorporationMethod for fabrication of crystalline diodes for resistive memories
US20120025161A1 (en)2008-02-272012-02-02Manuj RathorDiode and resistive memory device structures
US8143092B2 (en)2008-03-102012-03-27Pragati KumarMethods for forming resistive switching memory elements by heating deposited layers
US20090231910A1 (en)2008-03-112009-09-17Micron Technology, Inc.Non-volatile memory with resistive access component
US20090250787A1 (en)2008-04-072009-10-08Toshie KutsunaiSemiconductor storage device and manufacturing method of the same
US20090257265A1 (en)2008-04-112009-10-15Sandisk 3D LlcMultilevel nonvolatile memory device containing a carbon storage material and methods of making and using same
US20090256130A1 (en)2008-04-112009-10-15Sandisk 3D LlcMemory cell that employs a selectively fabricated carbon nano-tube reversible resistance-switching element, and methods of forming the same
US20090267047A1 (en)2008-04-282009-10-29Hitachi, Ltd.Semiconductor memory device and manufacturing method thereof
US20110204312A1 (en)2008-05-102011-08-25Intermolecular, Inc.Confinement techniques for non-volatile resistive-switching memories
US20100321095A1 (en)2008-06-102010-12-23Takumi MikawaSemiconductor device, manufacturing method of semiconductor device, semiconductor chip and system
US20100219510A1 (en)2008-06-302010-09-02Sandisk 3D LlcMethod for fabricating high density pillar structures by double patterning using positive photoresist
US20090321789A1 (en)2008-06-302009-12-31Sandisk 3D LlcTriangle two dimensional complementary patterning of pillars
US20100012914A1 (en)2008-07-182010-01-21Sandisk 3D LlcCarbon-based resistivity-switching materials and methods of forming the same
US20100019221A1 (en)2008-07-222010-01-28Macronix International Co., Ltd.Fully self-aligned pore-type memory cell having diode access device
US20100019310A1 (en)2008-07-252010-01-28Kabushiki Kaisha ToshibaSemiconductor memory device
US20100032640A1 (en)2008-08-072010-02-11Sandisk 3D LlcMemory cell that includes a carbon-based memory element and methods of forming the same
US20100032638A1 (en)2008-08-072010-02-11Sandisk 3D LlcMemory cell that includes a carbon-based memory element and methods of forming the same
US20100044708A1 (en)2008-08-192010-02-25Chunghwa Picture Tubes, Ltd.Thin film transistor, pixel structure and fabrication methods thereof
US7615439B1 (en)2008-09-292009-11-10Sandisk CorporationDamascene process for carbon memory element with MIIM diode
US20100084625A1 (en)2008-10-022010-04-08Guy WickerMemory Device
US20100085798A1 (en)2008-10-082010-04-08The Regents Of The University Of MichiganSilicon-based nanoscale resistive device with adjustable resistance
US20100102290A1 (en)2008-10-202010-04-29The Regents Of The University Of MichiganSilicon based nanoscale crossbar memory
US8071972B2 (en)2008-10-202011-12-06The Regents Of The University Of MichiganSilicon based nanoscale crossbar memory
US20100101290A1 (en)2008-10-242010-04-29Antonio BertolottoMethod for the production of an agent for treatment of agricultural soils
US7858468B2 (en)2008-10-302010-12-28Micron Technology, Inc.Memory devices and formation methods
US8097874B2 (en)2008-10-302012-01-17Seagate Technology LlcProgrammable resistive memory cell with sacrificial metal
US7898838B2 (en)2008-10-312011-03-01Seagate Technology LlcResistive sense memory calibration for self-reference read method
US8067815B2 (en)2008-12-112011-11-29Macronix International Co., Lt.d.Aluminum copper oxide based memory devices and methods for manufacture
US20100157651A1 (en)2008-12-182010-06-24Sandisk 3D LlcMethod of programming a nonvolatile memory device containing a carbon storage material
US20100157710A1 (en)2008-12-192010-06-24Unity Semiconductor CorporationArray Operation Using A Schottky Diode As a Non-Ohmic Isolation Device
US20100163828A1 (en)2008-12-302010-07-01Industrial Technology Research InstitutePhase change memory devices and methods for fabricating the same
US20120001145A1 (en)2008-12-312012-01-05Michele MagistrettiAvoiding degradation of chalcogenide material during definition of multilayer stack structure
US20100176368A1 (en)2009-01-142010-07-15Ko NikkaMethod of manufacturing semiconductor memory device, and semiconductor memory device
US8021897B2 (en)2009-02-192011-09-20Micron Technology, Inc.Methods of fabricating a cross point memory array
US8084830B2 (en)2009-02-242011-12-27Kabushiki Kaisha ToshibaNonvolatile semiconductor memory device
US8183553B2 (en)2009-04-102012-05-22Intermolecular, Inc.Resistive switching memory element including doped silicon electrode
US20110006275A1 (en)2009-07-132011-01-13Seagate Technology LlcNon-volatile resistive sense memory
US8207064B2 (en)2009-09-172012-06-26Sandisk 3D Llc3D polysilicon diode with low contact resistance and method for forming same
US20110089391A1 (en)2009-10-202011-04-21Andrei MihneaPunch-through diode steering element
US20110128779A1 (en)2009-11-302011-06-02Andrea RedaelliMemory including a selector switch on a variable resistance memory cell
US20110136327A1 (en)2009-12-032011-06-09Applied Materials, Inc.High mobility monolithic p-i-n diodes
US20110133149A1 (en)2009-12-042011-06-09Sonehara TakeshiResistance change memory and manufacturing method thereof
US8385100B2 (en)2009-12-082013-02-26Intel CorporationEnergy-efficient set write of phase change memory with switch
US8045364B2 (en)2009-12-182011-10-25Unity Semiconductor CorporationNon-volatile memory device ion barrier
US20110155991A1 (en)2009-12-292011-06-30Industrial Technology Research InstituteResistive memory device and fabricating method thereof
US20110205782A1 (en)2010-02-232011-08-25Xiying Chen CostaStep soft program for reversible resistivity-switching elements
US8237146B2 (en)2010-02-242012-08-07Sandisk 3D LlcMemory cell with silicon-containing carbon switching layer and methods for forming the same
US20110212616A1 (en)2010-02-262011-09-01Robert SeidelMetallization system of a semiconductor device comprising rounded interconnects formed by hard mask rounding
US20110227028A1 (en)2010-03-162011-09-22Deepak Chandra SekarBottom electrodes for use with metal oxide resistivity switching layers
US20110284814A1 (en)2010-05-242011-11-24Guobiao ZhangLarge Bit-Per-Cell Three-Dimensional Mask-Programmable Read-Only Memory
US20120220100A1 (en)2010-06-112012-08-30Crossbar Inc.Pillar structure for memory device and method
US20110312151A1 (en)2010-06-112011-12-22Crossbar Inc.Pillar structure for memory device and method
US20110305064A1 (en)2010-06-112011-12-15Crossbar, Inc.Interface control for improved switching in rram
US20120001146A1 (en)2010-06-242012-01-05The Regents Of The University Of MichiganNanoscale metal oxide resistive switching element
US20110317470A1 (en)2010-06-242011-12-29The Regents Of The University Of MichiganRectification element and method for resistive switching for non volatile memory device
US20120104351A1 (en)2010-07-012012-05-03Zhiqiang WeiNon-volatile memory cell, non-volatile memory cell array, and method of manufacturing the same
US8374018B2 (en)2010-07-092013-02-12Crossbar, Inc.Resistive memory using SiGe material
US20120008366A1 (en)2010-07-092012-01-12Crossbar, Inc.RESTIVE MEMORY USING SiGe MATERIAL
US20120007035A1 (en)2010-07-122012-01-12Crossbar, Inc.Intrinsic Programming Current Control for a RRAM
US20120012806A1 (en)2010-07-132012-01-19Crossbar, Inc.Improved on/off ratio for non-volatile memory device and method
US20120015506A1 (en)2010-07-132012-01-19Crossbar, Inc.Two terminal resistive switching device structure and method of fabricating
US8168506B2 (en)2010-07-132012-05-01Crossbar, Inc.On/off ratio for non-volatile memory device and method
US20120033479A1 (en)2010-08-062012-02-09Lsi CorporationModification of logic by morphological manipulation of a semiconductor resistive element
US20120043654A1 (en)2010-08-192012-02-23Taiwan Semiconductor Manufacturing Company, Ltd.Mechanisms for forming copper pillar bumps using patterned anodes
US20120043621A1 (en)2010-08-232012-02-23Crossbar, Inc.Stackable non-volatile resistive switching memory device and method
US20120043520A1 (en)2010-08-232012-02-23Crossbar, Inc.Disturb-resistant non-volatile memory device and method
US8659003B2 (en)2010-08-232014-02-25Crossbar, Inc.Disturb-resistant non-volatile memory device and method
US20120043519A1 (en)2010-08-232012-02-23Crossbar, Inc.Device switching using layered device structure
US20120074374A1 (en)2010-09-292012-03-29Crossbar, Inc.Conductive path in switching material in a resistive random access memory device and control
US8389971B2 (en)2010-10-142013-03-05Sandisk 3D LlcMemory cells having storage elements that share material layers with steering elements and methods of forming the same
US20120108030A1 (en)2010-10-272012-05-03Crossbar, Inc.Method for obtaining smooth, continuous silver film
US8399307B2 (en)2010-11-042013-03-19Crossbar, Inc.Interconnects for stacked non-volatile memory device and method
US8467227B1 (en)2010-11-042013-06-18Crossbar, Inc.Hetero resistive switching material layer in RRAM device and method
US8088688B1 (en)2010-11-052012-01-03Crossbar, Inc.p+ polysilicon material on aluminum for non-volatile memory device and method
US20120142163A1 (en)2010-11-052012-06-07Crossbar Inc.P+ polysilicon material on aluminum for non-volatile memory device and method
US20120235112A1 (en)2010-11-302012-09-20Huo ZongliangResistive switching memory and method for manufacturing the same
US20120145984A1 (en)2010-12-132012-06-14Peter RabkinPunch-through diode
US20120155146A1 (en)2010-12-202012-06-21Yoshihiro UedaResistance-change memory
US20120205606A1 (en)2011-02-142012-08-16Dongguk University Industry-Academic Cooperation FoundationNonvolatile Memory Device Using The Resistive Switching of Graphene Oxide And The Fabrication Method Thereof
US20120236625A1 (en)2011-03-182012-09-20Sony CorporationMemory element and memory device
US20120250183A1 (en)2011-03-312012-10-04Nidec CorporationMotor and storage disk drive
US20120305874A1 (en)2011-05-312012-12-06Crossbar, Inc.Vertical Diodes for Non-Volatile Memory Device
US8394670B2 (en)2011-05-312013-03-12Crossbar, Inc.Vertical diodes for non-volatile memory device
US20120326265A1 (en)2011-06-242012-12-27International Business Machines CorporationMethod of forming memory cell access device
US8658476B1 (en)2012-04-202014-02-25Crossbar, Inc.Low temperature P+ polycrystalline silicon material for non-volatile memory device

Non-Patent Citations (163)

* Cited by examiner, † Cited by third party
Title
A. Avila et al., "Switching in coplanar amorphous hydrogenated silicon devices", Solid-State Electronics, 2000, pp. 17-27, vol. 44, Elsevier Science Ltd.
A. E. Owen et al., "Electronic Switching in Amorphous Silicon Devices: Properties of the Conducting Filament", Proceedings of 5th International Conference on Solid-State and Integrated Circuit Technology, IEEE, 1998, pp. 830-833.
A. E. Owen et al., "Switching in amorphous devices", Int. J. Electronics, 1992, pp. 897-906, vol. 73, No. 5, Taylor and Francis Ltd.
A. J. Holmes et al., "Design of Analogue Synapse Circuits using Non-Volatile a-Si:H Memory Devices", Proceedings of ISCAS, 1994, pp. 351-354.
A. Moopenn et al., "Programmable Synaptic Devices for Electronic Neural Nets", Control and Computers, 1990, pp. 37-41, vol. 18 No. 2.
A.E. Owen et al., "Memory Switching in Amorphous Silicon Devices", Journal of Non-Crystalline Solids 59 & 60,1983, pp. 1273-1280, North Holland Publishing Company/Physical Society of Japan.
A.E. Owen et al., "New amorphous-silicon electrically programmable nonvolatile switching device", Solid-State and Electron Devices, IEEE Proceedings, Apr. 1982, pp. 51-54, vol. 129, Pt. I., No. 2.
Advisory Action for U.S. Appl. No. 12/835,704 dated Jun. 8, 2012.
Alexandra Stikeman, "Polymer Memory-The plastic path to better data storage", Technology Review, www.technologyreview.com, Sep. 2002, pp. 31.
André Dehon, "Array-Based Architecture for FET-Based, Nanoscale Electronics", IEEE Transactions on Nanotechnology, Mar. 2003, pp. 23-32, vol. 2, No. 1, IEEE.
C. P. Collier et al., "Electronically Configurable Molecular-Based Logic Gates", Science Jul. 16, 1999, pp. 391-395, vol. 285, No. 5426, American Association for the Advancement of Science.
Cagli, C. et al, "Evidence for threshold switching in the set process of NiO-based RRAM and physical modeling for set, reset, retention and disturb prediction", 2008 IEEE International Electron Devices Meeting (IEDM), Dec. 15-17, 2008, pp. 1-4, San Francisco, CA, USA.
Corrected Notice of Allowability for U.S. Appl. No. 13/733,828, dated Oct. 1, 2013.
Corrected Notice of Allowance for U.S. Appl. No. 12/861,666 dated Jan. 11, 2013.
D. A. Muller et al., "The Electronic structure at the atomic scale of ultrathin gate oxides", Nature, Jun. 24, 1999, pp. 758-761, vol. 399.
European Search Report for Application No. EP 09 81 9890.6 of Mar. 27, 2012.
European Search Report for Application No. EP 1100 5207.3 of Oct. 12, 2011.
Ex parte Quayle Action for U.S. Appl. No. 12/826,653 dated May 8, 2012.
Gerhard Müller et al., "Status and Outlook of Emerging Nonvolatile Memory Technologies", IEEE, 2004, pp. 567-570.
Hao-Chih Yuan et al, "Silicon Solar Cells with Front Hetero-Contact and Aluminum Alloy Back Junction", NREL Conference Paper CP-520-42566, 33rd IEEE Photovoltaic Specialists Conference, May 11-16, 2008, National Renewable Energy Laboratory, San Diego, California.
Hao-Chih Yuan et al., "Silicon Solar Cells with Front Hetero-Contact and Aluminum Alloy Back Junction", NREL Conference Paper CP-520-42566, 33rd IEEE Photovoltaic Specialists Conference, May 11-16, 2008, National Renewable Energy Laboratory, San Diego, California.
Herb Goronkin et al., "High-Performance Emerging Solid-State Memory Technologies", MRS Bulletin, www.mrs.org/publications/bulletin, Nov. 2004, pp. 805-813.
International Search Report and Written Opinion for PCT/US2011/046035 filed on Jul. 29, 2011.
International Search Report and Written Opinion for PCT/US2012/040242, filed May 31, 2012.
International Search Report and Written Opinion for PCT/US2012/045312 filed on Jul. 2, 2012.
International Search Report and Written Opinion for PCT/US2013/061244, filed on Sep. 23, 2013.
International Search Report for PCT/US2009/060023 filed on Oct. 8, 2009.
International Search Report for PCT/US2009/061249 filed on Oct. 20, 2009.
International Search Report for PCT/US2011/040090 filed on Jun. 10, 2011.
International Search Report for PCT/US2011/045124 filed on Jul. 22, 2011.
J. Campbell Scott, "Is There an Immortal Memory?", www.sciencemag.org, Apr. 2, 2004, pp. 62-63, vol. 304 No. 5667, American Association for the Advancement of Science.
J. Del Alamo et al, "Operating limits of Al-alloyed high-low junction for BSF solar cells", Solid-State Electronics, 1981, pp. 415-420, vol. 24, Pergamon Press Ltd., Great Britain.
J. Del Alamo et al., "Operating Limits of Al-Alloyed High-Low Junctions for BSF Solar Cells", Solid-State Electronics, 1981, pp. 415-420, vol. 24, Pergamon Press Ltd., Great Britain.
J. Hajto et al., "Amorphous & Microcrystalline Semiconductor Devices: vol. 2, Materials and Device Physics", Mar. 1, 2004, pp. 640-700, Artech House Publishers.
J. Hajto et al., "Analogue memory and ballistic electron effects in metal-amorphous silicon structures", Philosophical Magazine B, 1991, pp. 349-369, vol. 63 No. 1, Taylor & Francis Ltd.
J. Hajto et al., "The Programmability of Amorphous Silicon Analogue Memory Elements", Mat. Res. Soc. Symp. Proc., 1990, pp. 405-410, vol. 192, Materials Research Society.
J. Hu, et al., "AC Characteristics of Cr/p+a-Si:H/V Analog Switching Devices", IEEE Transactions on Electron Devices, Sep. 2000, pp. 1751-1757, vol. 47 No. 9, IEEE.
J. Suñé et al., "Nondestructive multiple breakdown events in very thin SiO2 films", Applied Physics Letters, 1989, pp. 128-130, vol. 55.
Jang Wook Choi, "Bistable [2]Rotaxane Based Molecular Electronics: Fundamentals and Applications", Dissertation, Chapter 3, <http://resolver.caltech.edu/CaltechETD:etd-05242007-194737> 2007, pp. 79-120, California Institute of Technology, Pasadena.
Jang Wook Choi, "Bistable [2]Rotaxane Based Molecular Electronics: Fundamentals and Applications", Dissertation, Chapter 3, 2007, pp. 79-120, California Institute of Technology, Pasadena.
Jian Hu et al., "Area-Dependent Switching in Thin Film-Silicon Devices", Materials Research Society, Mal. Res. Soc. Symp Proc., 2003, pp. A18.3.1-A18.3.6, vol. 762.
Jian Hu et al., "Switching and filament formation in hot-wire CVD p-type a-Si:H devices", Thin Solid Films, Science Direct, www.sciencedirect.com, 2003, pp. 249-252, vol. 430, Elsevier Science B.V.
John S. Suehle et al. "Temperature Dependence of soft breakdown and wear-out in sub-3nm SiO2 films", IEEE 38th Annual International Reliability Physics Symposium, 2000, pp. 33-34, San Jose, California.
K. Terabe et al., "Quantized conductance atomic switch", Nature, www.nature.com/nature, Jan. 6, 2005, pp. 47-50, vol. 433, Nature Publishing Group.
Kuk-Hwan Kim et al., "Nanoscale resistive memory with intrinsic diode characteristics and long endurance," Applied Physics Letters, 2010, pp. 053106-1-053106-3, vol. 96, American Institute of Physics.
M. J. Rose et al., "Amorphous Silicon Analogue Memory Devices", Journal of Non-Crystalline Solids, 1989, pp. 168-170, vol. 115, Elsevier Science Publishers B.V., North-Holland.
M. Jafar et al., "Switching in amorphous-silicon devices", Physical Review B, May 15, 1994, pp. 611-615, vol. 49, No. 19, The American Physical Society.
Michael Kund et al., "Conductive bridging RAM (CBRAM): An emerging non-volatile memory technology scalable to sub 20nm", IEEE, 2005.
Notice of Allowability for U.S. Appl. No. 13/417,135, dated Oct. 23, 2013.
Notice of Allowability for U.S. Appl. No. 13/452,657, dated Oct. 10, 2013.
Notice of Allowance for U.S. Appl. No. 12/582,086 dated Oct. 21, 2011.
Notice of Allowance for U.S. Appl. No. 12/814,410 dated Jan. 8, 2013.
Notice of Allowance for U.S. Appl. No. 12/833,898 dated May 30, 2012.
Notice of Allowance for U.S. Appl. No. 12/833,989 dated May 30, 2012.
Notice of Allowance for U.S. Appl. No. 12/835,699 dated Feb. 6, 2012.
Notice of Allowance for U.S. Appl. No. 12/861,650 dated Jun. 19, 2012.
Notice of Allowance for U.S. Appl. No. 12/861,666 dated Nov. 14, 2012.
Notice of Allowance for U.S. Appl. No. 12/894,087 dated Oct. 25, 2012.
Notice of Allowance for U.S. Appl. No. 12/894,098, dated Mar. 15, 2013.
Notice of Allowance for U.S. Appl. No. 12/913,719 dated Mar. 12, 2012.
Notice of Allowance for U.S. Appl. No. 12/939,824 dated Jul. 24, 2012.
Notice of Allowance for U.S. Appl. No. 12/939,824 dated May 11, 2012.
Notice of Allowance for U.S. Appl. No. 12/940,920 dated Oct. 5, 2011.
Notice of Allowance for U.S. Appl. No. 13/118,258, dated Feb. 6, 2013.
Notice of Allowance for U.S. Appl. No. 13/149,807 dated Oct. 29, 2012.
Notice of Allowance for U.S. Appl. No. 13/158,231 dated Apr. 17, 2012.
Notice of Allowance for U.S. Appl. No. 13/174,264, dated Oct. 16, 2013.
Notice of Allowance for U.S. Appl. No. 13/290,024 dated Nov. 28, 2012.
Notice of Allowance for U.S. Appl. No. 13/314,513 dated Jan. 24, 2013.
Notice of Allowance for U.S. Appl. No. 13/468,201, dated Feb. 20, 2014.
Notice of Allowance for U.S. Appl. No. 13/532,019 dated Nov. 14, 2012.
Notice of Allowance for U.S. Appl. No. 13/679,976, dated Sep. 17, 2013.
Notice of Allowance for U.S. Appl. No. 13/725,331, dated Jan. 17, 2014.
Notice of Allowance for U.S. Appl. No. 13/733,828, dated Aug. 8, 2013.
Notice of Allowance for U.S. Appl. No. 13/748,490, dated Apr. 9, 2013.
Notice of Allowance for U.S. Appl. No. 13/769,152, dated Oct. 8, 2013.
Notice of Allowance for U.S. Appl. No. 13/905,074, dated Oct. 8, 2013.
Office Action for Application No. EP 1100 5207.3 dated Aug. 8, 2012.
Office Action for U.S. Appl. No. 11/875,541 dated Jul. 22, 2010.
Office Action for U.S. Appl. No. 11/875,541 dated Jun. 8, 2012.
Office Action for U.S. Appl. No. 11/875,541 dated Mar. 30, 2011.
Office Action for U.S. Appl. No. 11/875,541 dated Oct. 5, 2011.
Office Action for U.S. Appl. No. 12/582,086 dated Apr. 19, 2011.
Office Action for U.S. Appl. No. 12/582,086 dated Sep. 6, 2011.
Office Action for U.S. Appl. No. 12/625,817, dated Feb. 28, 2014.
Office Action for U.S. Appl. No. 12/814,410 dated Apr. 17, 2012.
Office Action for U.S. Appl. No. 12/833,898 dated Apr. 5, 2012.
Office Action for U.S. Appl. No. 12/835,699 dated Aug. 24, 2011.
Office Action for U.S. Appl. No. 12/835,704 dated Mar. 1, 2012.
Office Action for U.S. Appl. No. 12/835,704 dated Sep. 21, 2011.
Office Action for U.S. Appl. No. 12/835,704, dated Mar. 14, 2014.
Office Action for U.S. Appl. No. 12/861,432 dated Mar. 29, 2013.
Office Action for U.S. Appl. No. 12/861,432, dated Jan. 8, 2014.
Office Action for U.S. Appl. No. 12/861,650 dated Jan. 25, 2012.
Office Action for U.S. Appl. No. 12/861,650 dated Oct. 16, 2012.
Office Action for U.S. Appl. No. 12/894,098 dated Aug. 1, 2012.
Office Action for U.S. Appl. No. 12/913,719 dated Feb. 17, 2011.
Office Action for U.S. Appl. No. 12/913,719 dated Jul. 22, 2011.
Office Action for U.S. Appl. No. 13/077,941, dated Aug. 12, 2013.
Office Action for U.S. Appl. No. 13/149,653 dated Apr. 25, 2012.
Office Action for U.S. Appl. No. 13/149,653 dated Nov. 20, 2012.
Office Action for U.S. Appl. No. 13/156,232, dated Nov. 26, 2012.
Office Action for U.S. Appl. No. 13/167,920, dated Mar. 12, 2014.
Office Action for U.S. Appl. No. 13/174,264 dated Mar. 6, 2013.
Office Action for U.S. Appl. No. 13/189,401 dated Sep. 30, 2013.
Office Action for U.S. Appl. No. 13/314,513 dated Mar. 27, 2012.
Office Action for U.S. Appl. No. 13/417,135 dated Oct. 9, 2012.
Office Action for U.S. Appl. No. 13/434,567, dated Feb. 6, 2014.
Office Action for U.S. Appl. No. 13/447,036 dated Jul. 9, 2013.
Office Action for U.S. Appl. No. 13/462,653 dated Sep. 30, 2013.
Office Action for U.S. Appl. No. 13/465,188, dated Mar. 19, 2013.
Office Action for U.S. Appl. No. 13/466,008, dated Jul. 29, 2013.
Office Action for U.S. Appl. No. 13/481,600 dated Sep. 20, 2013.
Office Action for U.S. Appl. No. 13/564,639, dated Mar. 19, 2013.
Office Action for U.S. Appl. No. 13/586,815, dated Jan. 29, 2014.
Office Action for U.S. Appl. No. 13/594,665 dated Aug. 2, 2013.
Office Action for U.S. Appl. No. 13/620,012, dated Feb. 11, 2014.
Office Action for U.S. Appl. No. 13/679,976, dated Mar. 6, 2013.
Office Action for U.S. Appl. No. 13/725,331, dated May 20, 2013.
Office Action for U.S. Appl. No. 13/739,283, dated Jan. 16, 2014.
Office Action for U.S. Appl. No. 13/764,698 dated Jul. 11, 2013.
Office Action for U.S. Appl. No. 13/870,919, Dated Apr. 3, 2014.
Office Action for U.S. Appl. No. 13/920,021, dated Jan. 10, 2014.
Office Action of U.S. Appl. No. 13/436,714 dated Aug. 27, 2013.
Office Action of U.S. Appl. No. 13/436,714 dated Dec. 7, 2012.
P.G. Le Comber, "Present and Future Applications of Amorphous Silicon and Its Alloys", Journal of Non-Crystalline Solids, 1989, pp. 1-13, vol. 115, Elsevier Science Publishers B.V., North-Holland.
P.G. Lecomber et al., "The Switching Mechanism in Amorphous Silicon Junctions", Journal of Non-Crystalline Solids, 1985, pp. 1373-1382, vol. 77 & 78, Elsevier Science Publishers B.V., North Holland Physics Publishing Division, North-Holland, Amsterdam.
Peng-Heng Chang et al, "Aluminum spiking at contact windows in Al/Ti-W/Si", Appl. Phys. Lett., Jan. 25, 1988, pp. 272-274, vol. 52 No. 4, American Institute of Physics.
Peng-Heng Chang et al., "Aluminum spiking at contact windows in Al/Ti-W/Si", Appl. Phys. Lett., Jan. 25, 1988, pp. 272-274, vol. 52 No. 4, American Institute of Physics.
Rainer Waser et al., "Nanoionics-based resistive switching memories", Nature Materials, Nov. 2007, pp. 833-835, vol. 6, Nature Publishing Group.
Russo, U. et al, "Self-Accelerated Thermal Dissolution Model for Reset Programming in Unipolar Resistive-Switching Memory (RRAM) Devices", IEEE Transactions on Electron Devices, Feb. 2009, pp. 193-200, vol. 56, Issue 2.
S. Hudgens et al., "Overview of Phase-Change Chalcogenide Nonvolatile Memory Technology", MRS Bulletin, www.mrs.org/publications/bulletin, Nov. 2004, pp. 829-832.
S. K. Dey, "Electrothermal model of switching in amorphous silicon films", J. Vac. Sci. Technol., Jan./Feb. 1980, pp. 445-448, vol. 17, No. 1, American Vacuum Society.
S. Zankovych et al., "Nanoimprint Lithography: challenges and prospects", Nanotechnology, 2001, pp. 91-95, vol. 12, Institute of Physics Publishing.
S.H. Lee et al., "Full Integration and Cell Characteristics for 64Mb Nonvolatile PRAM", 2004 Symposium on VLSI Technology Digest of Technical Papers, IEEE, 2004, pp. 20-21.
Shong Yin, "Solution Processed Silver Sulfide Thin Films for Filament Memory Applications", Technical Report No. UCB/EECS-2010-166, http://www.eecs.berkeley.edu/Pubs/TechRpts/2010/EECS-2010-166.html, Dec. 17, 2010, Electrical Engineering and Computer Sciences, University of California at Berkeley.
Shong Yin, "Solution Processed Silver Sulfide Thin Films for Filament Memory Applications", Technical Report No. UCN/EECS-2010-166, http://www.eecs.berkeley.edu/Pubs/TechRpts/2010/EECS-2010-166.html, Dec. 17. 2010, Electrical Engineering and Computer Sciences, University of California at Berkeley.
Shubhra Gangopadhyay et al., "Memory Switching in Sputtered Hydrogenated Amorphous Silicon (a-Si:H)", Japanese Journal of Applied Physics, Short Notes, 1985, pp. 1363-1364, vol. 24 No. 10.
Stephen Y. Chou et al., "Imprint Lithography With 25-Nanometer Resolution", Science, Apr. 5, 1996, pp. 85-87, vol. 272, American Association for the Advancement of Science.
Sung Hyun Jo et al., "Ag/a-Si:H/c-Si Resistive Switching Nonvolatile Memory Devices", Nanotechnology Materials and Devices Conference, IEEE, 2006, pp. 116-117, vol. 1.
Sung Hyun Jo et al., "CMOS Compatible Nanoscale Nonvolatile Resistance Switching Memory", Nano Letters, 2008, pp. 392-397, vol. 8, No. 2.
Sung Hyun Jo et al., "Experimental, Modeling and Simulation Studies of Nanoscale Resistance Switching Devices", 9th Conference on Nanotechnology, IEEE, 2009, pp. 493-495.
Sung Hyun Jo et al., "High-Density Crossbar Arrays Based on a Si Memristive System", Nano Letters, 2009, pp. 870-874, vol. 9 No. 2, American Chemical Society Publications.
Sung Hyun Jo et al., "High-Density Crossbar Arrays Based on a Si Memristive System", Supporting Information, 2009, pp. 1-4.
Sung Hyun Jo et al., "Nanoscale Memristor Device as Synapse in Neuromorphic Systems", Nano Letters, 10, 1297-1301, 2010, pubs.acs.org/NanoLett, A-E, American Chemical Society Publications.
Sung Hyun Jo et al., "Nonvolatile Resistive Switching Devices Based on Nanoscale Metal/Amorphous Silicon/Crystalline Silicon Junctions", Mater. Res. Soc. Symp. Proc., 2007, vol. 997, Materials Research Society.
Sung Hyun Jo et al., "Programmable Resistance Switching in Nanoscale Two-Terminal Devices", Nano Letters, 2009, pp. 496-500, vol. 9 No. 1, American Chemical Society Publications.
Sung Hyun Jo et al., "Programmable Resistance Switching in Nanoscale Two-Terminal Devices," Supporting Information, Dec. 29, 2008, pp. 1-4, vol. 9., No. 1, Department of Electrical Engineering and Computer Science, the University of Michigan, Ann Arbor, Michigan.
Sung Hyun Jo et al., "Si Memristive Devices Applied to Memory and Neuromorphic Circuits", Proceedings of 2010 IEEE International Symposium on Circuits and Systems, 2010, pp. 13-16.
Sung Hyun Jo et al., "Si-Based Two-Terminal Resistive Switching Nonvolatile Memory", IEEE, 2008.
Sung Hyun Jo, "Nanoscale Memristive Devices for Memory and Logic Applications", Ph. D dissertation, University of Michigan, 2010.
Sung-Hyun Jo et al., "A Silicon-Based Crossbar Ultra-High-Density Non-Volatile Memory", SSEL Annual Report 2007.
Supplemental Notice of Allowance for U.S. Appl. No. 12/894,087 dated Jan. 11, 2013.
W. Den Boer, "Threshold switching in hydrogenated amorphous silicon", Appl. Phys. Letter, 1982, pp. 812-813, vol. 40, American Institute of Physics.
Wei Lu et al., "Nanoelectronics from the bottom up", Nature Materials, www.nature.com/naturematerials, Nov. 2007, pp. 841-850, vol. 6, Nature Publishing Group.
Wei Lu et al., "Supporting Information", 2008.
Woonki Shin et al. "Effect of Native Oxide on Polycrystalline Silicon CMP", Journal of the Korean Physical Society, Mar. 2009, pp. 1077-1081, vol. 54, No. 3.
Written Opinion of the International Searching Authority for PCT/US2009/060023 filed on Oct. 8, 2009.
Written Opinion of the International Searching Authority for PCT/US2009/061249 filed on Oct. 20, 2009.
Written Opinion of the International Searching Authority for PCT/US2011/040090 filed on Jun. 10, 2011.
Written Opinion of the International Searching Authority for PCT/US2011/045124 filed on Jul. 22, 2011.
Yajie Dong et al., "Si/a-Si Core/Shell Nanowires as Nonvolatile Crossbar Switches", Nano Letters, Jan. 2008, pp. 386-391, vol. 8 No. 2, American Chemical Society.
Yong Chen et al., "Nanoscale molecular-switch crossbar circuits", Nanotechnology, 2003, pp. 462-468, vol. 14, Institute of Physics Publishing Ltd.

Also Published As

Publication numberPublication date
US20130299769A1 (en)2013-11-14

Similar Documents

PublicationPublication DateTitle
US9735358B2 (en)Noble metal / non-noble metal electrode for RRAM applications
US9793474B2 (en)Low temperature P+ polycrystalline silicon material for non-volatile memory device
US8946667B1 (en)Barrier structure for a silver based RRAM and method
US8993397B2 (en)Pillar structure for memory device and method
US8394670B2 (en)Vertical diodes for non-volatile memory device
US10192927B1 (en)Semiconductor device for a non-volatile (NV) resistive memory and array structure for an array of NV resistive memory
US9312483B2 (en)Electrode structure for a non-volatile memory device and method
US8450710B2 (en)Low temperature p+ silicon junction material for a non-volatile memory device
US9831289B2 (en)Disturb-resistant non-volatile memory device using via-fill and etchback technique
US8716098B1 (en)Selective removal method and structure of silver in resistive switching device for a non-volatile memory device
US8883603B1 (en)Silver deposition method for a non-volatile memory device
US8791010B1 (en)Silver interconnects for stacked non-volatile memory device and method
US8765566B2 (en)Line and space architecture for a non-volatile memory device
US9269897B2 (en)Device structure for a RRAM and method
US9673255B2 (en)Resistive memory device and fabrication methods
US8841196B1 (en)Selective deposition of silver for non-volatile memory device fabrication
US9087576B1 (en)Low temperature fabrication method for a three-dimensional memory device and structure
US8889521B1 (en)Method for silver deposition for a non-volatile memory device
US9401475B1 (en)Method for silver deposition for a non-volatile memory device
US9070859B1 (en)Low temperature deposition method for polycrystalline silicon material for a non-volatile memory device
US9153623B1 (en)Thin film transistor steering element for a non-volatile memory device
US20120309188A1 (en)Method to improve adhesion for a silver filled oxide via for a non-volatile memory device

Legal Events

DateCodeTitleDescription
ASAssignment

Owner name:CROSSBAR, INC., CALIFORNIA

Free format text:ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MAXWELL, STEVEN PATRICK;REEL/FRAME:028195/0706

Effective date:20120508

FEPPFee payment procedure

Free format text:MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.)

LAPSLapse for failure to pay maintenance fees

Free format text:PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.)

STCHInformation on status: patent discontinuation

Free format text:PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362


[8]ページ先頭

©2009-2025 Movatter.jp