Movatterモバイル変換


[0]ホーム

URL:


US7432142B2 - Methods of fabricating nitride-based transistors having regrown ohmic contact regions - Google Patents

Methods of fabricating nitride-based transistors having regrown ohmic contact regions
Download PDF

Info

Publication number
US7432142B2
US7432142B2US10/849,617US84961704AUS7432142B2US 7432142 B2US7432142 B2US 7432142B2US 84961704 AUS84961704 AUS 84961704AUS 7432142 B2US7432142 B2US 7432142B2
Authority
US
United States
Prior art keywords
layer
contact
nitride
forming
channel layer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime, expires
Application number
US10/849,617
Other versions
US20050258451A1 (en
Inventor
Adam William Saxler
Richard Peter Smith
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Wolfspeed Inc
Original Assignee
Cree Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Cree IncfiledCriticalCree Inc
Assigned to CREE, INC.reassignmentCREE, INC.ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS).Assignors: SAXLER, ADAM WILLIAM, SMITH, RICHARD PETER
Priority to US10/849,617priorityCriticalpatent/US7432142B2/en
Priority to JP2007527194Aprioritypatent/JP5160225B2/en
Priority to CN2005800245027Aprioritypatent/CN1998085B/en
Priority to PCT/US2005/004039prioritypatent/WO2005119787A1/en
Priority to CA002567066Aprioritypatent/CA2567066A1/en
Priority to EP05722846.2Aprioritypatent/EP1747589B1/en
Priority to KR1020067026779Aprioritypatent/KR20070032701A/en
Priority to TW094107182Aprioritypatent/TW200539264A/en
Publication of US20050258451A1publicationCriticalpatent/US20050258451A1/en
Publication of US7432142B2publicationCriticalpatent/US7432142B2/en
Application grantedgrantedCritical
Assigned to U.S. BANK TRUST COMPANY, NATIONAL ASSOCIATIONreassignmentU.S. BANK TRUST COMPANY, NATIONAL ASSOCIATIONSECURITY INTEREST (SEE DOCUMENT FOR DETAILS).Assignors: WOLFSPEED, INC.
Adjusted expirationlegal-statusCritical
Expired - Lifetimelegal-statusCriticalCurrent

Links

Images

Classifications

Definitions

Landscapes

Abstract

Transistor fabrication includes forming a nitride-based channel layer on a substrate, forming a barrier layer on the nitride-based channel layer, forming a contact recess in the barrier layer to expose a contact region of the nitride-based channel layer, forming a contact layer on the exposed contact region of the nitride-based channel layer, for example, using a low temperature deposition process, forming an ohmic contact on the contact layer and forming a gate contact disposed on the barrier layer adjacent the ohmic contact. A high electron mobility transistor (HEMT) and methods of fabricating a HEMT are also provided. The HEMT includes a nitride-based channel layer on a substrate, a barrier layer on the nitride-based channel layer, a contact recess in the barrier layer that extends into the channel layer, an n-type nitride-based semiconductor material contact region on the nitride-based channel layer in the contact recess, an ohmic contact on the nitride-based contact region and a gate contact disposed on the barrier layer adjacent the ohmic contact. The n-type nitride-based semiconductor material contact region and the nitride-based channel layer include a surface area enlargement structure.

Description

FIELD OF THE INVENTION
The present invention relates to semiconductor devices and, more particularly, to transistors that incorporate nitride-based active layers.
BACKGROUND
The present invention relates to transistors formed of semiconductor materials that can make them suitable for high power, high temperature, and/or high frequency applications. Materials such as silicon (Si) and gallium arsenide (GaAs) have found wide application in semiconductor devices for lower power and (in the case of Si) lower frequency applications. These, more familiar, semiconductor materials may not be well suited for higher power and/or high frequency applications, however, because of their relatively small bandgaps (e.g., 1.12 eV for Si and 1.42 for GaAs at room temperature) and/or relatively small breakdown voltages.
In light of the difficulties presented by Si and GaAs, interest in high power, high temperature and/or high frequency applications and devices has turned to wide bandgap semiconductor materials such as silicon carbide (2.996 eV for alpha SiC at room temperature) and the Group III nitrides (e.g., 3.36 eV for GaN at room temperature). These materials, typically, have higher electric field breakdown strengths and higher electron saturation velocities as compared to gallium arsenide and silicon.
A device of particular interest for high power and/or high frequency applications is the High Electron Mobility Transistor (HEMT), which is also known as a modulation doped field effect transistor (MODFET). These devices may offer operational advantages under a number of circumstances because a two-dimensional electron gas (2DEG) is formed at the heterojunction of two semiconductor materials with different bandgap energies, and where the smaller bandgap material has a higher electron affinity. The 2DEG is an accumulation layer in the undoped (“unintentionally doped”), smaller bandgap material and can contain a very high sheet electron concentration in excess of, for example, 1013carriers/cm2. Additionally, electrons that originate in the wider-bandgap semiconductor transfer to the 2DEG, allowing a high electron mobility due to reduced ionized impurity scattering.
This combination of high carrier concentration and high carrier mobility can give the HEMT a very large transconductance and may provide a strong performance advantage over metal-semiconductor field effect transistors (MESFETs) for high-frequency applications.
High electron mobility transistors fabricated in the gallium nitride/aluminum gallium nitride (GaN/AlGaN) material system have the potential to generate large amounts of RF power because of the combination of material characteristics that includes the aforementioned high breakdown fields, their wide bandgaps, large conduction band offset, and/or high saturated electron drift velocity. A major portion of the electrons in the 2DEG is attributed to polarization in the AlGaN. HEMTs in the GaN/AlGaN system have already been demonstrated. U.S. Pat. Nos. 5,192,987 and 5,296,395 describe AlGaN/GaN HEMT structures and methods of manufacture. U.S. Pat. No. 6,316,793, to Sheppard et al., which is commonly assigned and is incorporated herein by reference, describes a HEMT device having a semi-insulating silicon carbide substrate, an aluminum nitride buffer layer on the substrate, an insulating gallium nitride layer on the buffer layer, an aluminum gallium nitride barrier layer on the gallium nitride layer, and a passivation layer on the aluminum gallium nitride active structure.
One issue with the fabrication of nitride-based transistors involves the formation of ohmic contacts for such transistors. Conventionally, ohmic contacts have been formed through reactive ion etching (RIE) recesses for the contacts. However, without strict process control practices, RIE in nitride based materials may suffer from uniformity and reproducibility problems. Such problems could result in difficulty in controlling a fabrication process. Ohmic contacts that are formed without RIE have, typically, used high annealing temperatures (e.g. 900° C.). Such high annealing temperatures may damage the materials and/or the device.
SUMMARY OF THE INVENTION
Some embodiments of the present invention provide for fabrication of a transistor including forming a nitride-based channel layer on a substrate, forming a barrier layer on the nitride-based channel layer, forming a contact recess in the barrier layer to expose a contact region of the nitride-based channel layer and forming a contact layer on the exposed contact region of the nitride-based channel layer using a low temperature deposition process. Fabrication may also include forming an ohmic contact on the contact layer and forming a gate contact disposed on the barrier layer adjacent the ohmic contact.
In further embodiments of the present invention, forming a contact layer on the exposed contact region of the nitride-based channel layer using a low temperature deposition process includes forming a contact layer by metal organic chemical vapor deposition (MOCVD), molecular beam epitaxy (MBE), plasma enchanced chemical vapor deposition (PECVD), sputtering and/or hydride vapor phase epitaxy (HVPE). Furthermore, the low temperature deposition process may be a process other than mass transport from a wafer on which the transistor is formed.
In additional embodiments of the present invention, fabrication of the transistor further includes forming a first dielectric layer on the barrier layer and forming a recess in the first dielectric layer. Forming a gate contact includes forming a gate contact in the recess. Forming a contact recess includes forming a contact recess in the first dielectric layer and the barrier layer that exposes a portion of the nitride-based channel layer. In other embodiments of the present invention, the gate contact may be formed on the first dielectric layer.
In still further embodiments of the present invention, the first dielectric layer comprises a silicon nitride layer. The silicon nitride layer may provide a passivation layer for the transistor.
In additional embodiments of the present invention, the contact recess extends into the channel layer. Furthermore, forming an ohmic contact may include forming an ohmic contact without annealing the ohmic contact. Forming an ohmic contact could include patterning a metal layer on the contact layer and annealing the patterned metal layer at a temperature of about 850° C. or less.
In other embodiments of the present invention, forming a contact layer on the exposed portions of the nitride-based channel layer includes forming a contact layer on the exposed portion of the nitride-based channel layer to a thickness sufficient to provide a sheet resistivity of less than a sheet resistivity of a two-dimensional electron gas region formed at an interface between the channel layer and the barrier layer. Forming a contact layer may include forming n-type an InGaN, AlInN, AlInGaN and/or InN layer. In some embodiments of the present invention, the n-type nitride-based layer formed is GaN and/or AlGaN. The InGaN, GaN, AlGaN, AlInN, AlInGaN and/or InN layer may be doped with Si, Ge and/or O during formation.
In some embodiments of the present invention, the contact layer includes an n-type degenerate semiconductor material other than GaN and AlGaN. The contact layer may include a non-nitride Group III-V semiconductor material, a Group IV semiconductor material and/or a group III-VI semiconductor material.
In additional embodiments of the present invention, fabrication of the transistor further includes forming sidewalls of the channel layer to provide an increased surface area interface between the channel layer and the n-type contact layer as compared to a planar interface. Forming an ohmic contact on the contact layer may include forming an ohmic contact on the contact layer that extends onto a portion of the channel layer or that terminates before the sidewall of the channel layer.
In further embodiments of the present invention, fabrication of the transistor includes forming holes in the channel layer adjacent the contact regions and placing n-type nitride-based semiconductor material in the holes. Forming an ohmic contact on the contact layer further includes forming an ohmic contact on the contact layer and on the nitride-based semiconductor material in the holes.
In additional embodiments of the present invention, the contact layer extends onto the barrier layer.
In still other embodiments of the present invention, fabricating a transistor includes forming a nitride-based channel layer on a substrate, forming a barrier layer on the nitride-based channel layer, forming a masking layer on the barrier layer, patterning the masking layer and the barrier layer to provide contact opening that exposes a portion of the nitride-based channel layer, forming a contact layer on the exposed portion of the nitride-based channel layer and the masking layer, selectively removing the masking layer and a portion of the contact layer on the masking layer to provide a contact region, forming an ohmic contact on the contact region and forming a gate contact disposed on the barrier layer adjacent the ohmic contact. Fabrication of the transistor may also include forming a first dielectric layer on the barrier layer and forming a recess in the first dielectric layer. Forming a gate contact may include forming a gate contact in the recess. Forming a masking layer on the barrier layer may include forming a masking layer on the first dielectric layer. Patterning the masking layer and the barrier layer to provide contact openings that expose a portion of the nitride-based channel layer may include patterning the masking layer, the first dielectric layer and the barrier layer to provide contact opening that exposes a portion of the nitride-based channel layer.
In certain embodiments of the present invention, the first dielectric layer includes a silicon nitride layer. The silicon nitride layer may provide a passivation layer for the transistor. The masking layer may be a dielectric layer. The dielectric layer may be a silicon oxide layer. The masking layer could be a photoresist masking layer.
Forming an ohmic contact may be provided by forming an ohmic contact without annealing the ohmic contact. Alternatively, forming an ohmic contact may be provided by patterning a metal layer on the contact region and annealing the patterned metal layer at a temperature of about 850° C. or less.
Forming a contact layer on the exposed portion of the nitride-based channel layer and the oxide layer may include forming a contact layer by metal organic chemical vapor deposition (MOCVD), molecular beam epitaxy (MBE), plasma enhanced chemical vapor deposition (PECVD), sputtering and/or hydride vapor phase epitaxy (HVPE). Forming a contact layer on the exposed portions of the nitride-based channel layer and the masking layer may be provided by forming a contact layer on the exposed portions of the nitride-based channel layer and the masking layer to a thickness sufficient to provide a sheet resistivity of less than a sheet resistivity of a two-dimensional electron gas region formed at an interface between the channel layer and the barrier layer. Forming a contact layer may include forming an n-type InGaN, AlInGaN, InAlN and/or InN layer. In some embodiments, the nitride based contact layer may be GaN and/or AlGaN. The InGaN, AlInGaN, InAlN, GaN, AlGaN and/or InN layer may be doped with Si, Ge and/or O during formation.
In further embodiments of the present invention, fabrication of the transistor includes forming sidewalls of the channel layer to provide an increased surface area interface between the channel layer and the n-type contact layer compared to a planar interface. Forming an ohmic contact on the contact layer may include forming an ohmic contact on the contact layer that extends onto a portion of the channel layer or that terminates before the sidewall of the channel layer. Additionally or alternatively, fabrication of the transistor may include forming holes in the channel layer adjacent the contact regions and placing a nitride-based semiconductor material in the holes. Forming an ohmic contact on the nitride-based contact region may include forming an ohmic contact on the nitride-based contact region and on the nitride-based semiconductor material in the holes.
In other embodiments of the present invention, a high electron mobility transistor (HEMT) and methods of fabricating a HEMT are provided. The HEMT includes a nitride-based channel layer on a substrate, a barrier layer on the nitride-based channel layer, a contact recess in the barrier layer that extends into the channel layer, a contact region on the nitride-based channel layer in the contact recess, a gate contact disposed on the barrier layer. The contact region and the nitride-based channel layer include a surface area enlargement structure.
In some embodiments of the present invention, the surface area enlargement structure includes patterned sidewalls of portions of the contact recess that extends into the channel layer. In certain embodiments of the present invention, an ohmic contact is provided on the contact region that does not extend onto the channel layer in the area of the sidewalls. In other embodiments of the present invention, the ohmic contact extends onto the channel layer in the area of the sidewalls.
In additional embodiments of the present invention, the surface area enlargement structure includes holes extending into the channel layer with n-type nitride-based semiconductor material in the and the ohmic contact is in contact with the nitride-based semiconductor material in the holes.
The n-type nitride-based semiconductor material may include InN, AlGaN, InGaN, AlInGaN, AlInN and/or GaN. The n-type nitride-based semiconductor material may be doped with Si, Ge and/or O. A silicon nitride layer may also be provided on the barrier layer and the gate contact may be provided in a recess in the silicon nitride layer.
Further embodiments of the present invention provide a high electron mobility transistor and methods of fabricating a transistor that includes a nitride-based channel layer on a substrate and a barrier layer on the nitride-based channel layer. At least one contact recess is provided in the barrier layer that extends into the channel layer. A region of metal and/or metal alloy is provided on the nitride-based channel layer in the contact recess to provide an ohmic contact. A gate contact disposed is on the barrier layer. The region of metal may extend onto the barrier layer.
Additional embodiments of the present invention provide a high electron mobility transistor and methods of fabricating a transistor that includes a nitride-based channel layer on a substrate and a barrier layer on the nitride-based channel layer. At least one contact recess is provided in the barrier layer that extends into the channel layer. A region of n-type degenerate semiconductor material other than GaN or AlGaN is provided on the nitride-based channel layer in the contact recess. An ohmic contact is provided on the region of n-type degenerate semiconductor material and a gate contact is disposed on the barrier layer. The region of n-type degenerate semiconductor material may extend onto the barrier layer.
BRIEF DESCRIPTION OF THE DRAWINGS
FIGS. 1A-1G are schematic drawings illustrating fabrication of ohmic contacts in transistors according to embodiments of the present invention.
FIG. 2 is a schematic illustration of transistors according to further embodiments of the present invention.
FIGS. 3A and 3B are schematic illustrations of transistors according to further embodiments of the present invention.
FIGS. 4A-4C are schematic illustrations of fabrication of transistors according to further embodiments of the present invention.
DETAILED DESCRIPTION OF EMBODIMENTS OF THE INVENTION
The present invention now will be described more fully hereinafter with reference to the accompanying drawings, in which embodiments of the invention are shown. This invention may, however, be embodied in many different forms and should not be construed as limited to the embodiments set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the invention to those skilled in the art. In the drawings, the size and relative sizes of layers and regions may be exaggerated for clarity. It will be understood that when an element or layer is referred to as being “on”, “connected to” or “coupled to” another element or layer, it can be directly on, connected or coupled to the other element or layer or intervening elements or layers may be present. In contrast, when an element is referred to as being “directly on,” “directly connected to” or “directly coupled to” another element or layer, there are no intervening elements or layers present. Like numbers refer to like elements throughout. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items.
It will be understood that, although the terms first, second, etc. may be used herein to describe various elements, components, regions, layers and/or sections, these elements, components, regions, layers and/or sections should not be limited by these terms. These terms are only used to distinguish one element, component, region, layer or section from another region, layer or section. Thus, a first element, component, region, layer or section discussed below could be termed a second element, component, region, layer or section without departing from the teachings of the present invention.
Furthermore, relative terms, such as “lower” or “bottom” and “upper” or “top,” may be used herein to describe one element's relationship to another elements as illustrated in the Figures. It will be understood that relative terms are intended to encompass different orientations of the device in addition to the orientation depicted in the Figures. For example, if the device in the Figures is turned over, elements described as being on the “lower” side of other elements would then be oriented on “upper” sides of the other elements. The exemplary term “lower”, can therefore, encompasses both an orientation of “lower” and “upper,” depending of the particular orientation of the figure. Similarly, if the device in one of the figures is turned over, elements described as “below” or “beneath” other elements would then be oriented “above” the other elements. The exemplary terms “below” or “beneath” can, therefore, encompass both an orientation of above and below.
Embodiments of the present invention are described herein with reference to cross-section illustrations that are schematic illustrations of idealized embodiments of the present invention. As such, variations from the shapes of the illustrations as a result, for example, of manufacturing techniques and/or tolerances, are to be expected. Thus, embodiments of the present invention should not be construed as limited to the particular shapes of regions illustrated herein but are to include deviations in shapes that result, for example, from manufacturing. For example, an implanted region illustrated as a rectangle will, typically, have rounded or curved features and/or a gradient of implant concentration at its edges rather than a binary change from implanted to non-implanted region. Likewise, a buried region formed by implantation may result in some implantation in the region between the buried region and the surface through which the implantation takes place. Thus, the regions illustrated in the figures are schematic in nature and their shapes are not intended to illustrate the precise shape of a region of a device and are not intended to limit the scope of the present invention.
Embodiments of the present invention provide ohmic contacts on re-grown contact regions of a Group III-nitride based transistor and methods of forming such contacts.
Embodiments of the present invention may be suited for use in nitride-based HEMTs such as Group III-nitride based devices. As used herein, the term “Group III nitride” refers to those semiconducting compounds formed between nitrogen and the elements in Group III of the periodic table, usually aluminum (Al), gallium (Ga), and/or indium (In). The term also refers to ternary and quaternary compounds such as AlGaN and AlInGaN. As is well understood by those in this art, the Group III elements can combine with nitrogen to form binary (e.g., GaN), ternary (e.g., AlGaN, AlInN), and quaternary (e.g., AlInGaN) compounds. These compounds all have empirical formulas in which one mole of nitrogen is combined with a total of one mole of the Group III elements. Accordingly, formulas such as AlxGa1−xN where 0≦x≦1 are often used to describe them.
Suitable structures for GaN-based HEMTs that may utilize embodiments of the present invention are described, for example, in commonly assigned U.S. Pat. No. 6,316,793 and U.S. application Ser. No. 09/904,333 filed Jul. 12, 2001 for “ALUMINUM GALLIUM NITRIDE/GALLIUM NITRIDE HIGH ELECTRON MOBILITY TRANSISTORS HAVING A GATE CONTACT ON A GALLIUM NITRIDE BASED CAP SEGMENT AND METHODS OF FABRICATING SAME,” U.S. provisional application Ser. No. 60/290,195 filed May 11, 2001 for “GROUP III NITRIDE BASED HIGH ELECTRON MOBILITY TRANSISTOR (HEMT) WITH BARRIER/SPACER LAYER” and U.S. patent application Ser. No. 10/102,272, to Smorchkova et al., entitled “GROUP-III NITRIDE BASED HIGH ELECTRON MOBILITY TRANSISTOR (HEMT) WITH BARRIER/SPACER LAYER” the disclosures of which are hereby incorporated herein by reference in their entirety.
Fabrication of embodiments of the present invention is schematically illustrated inFIGS. 1A-1G. As seen inFIG. 1A, asubstrate10 is provided on which nitride based devices may be formed. In particular embodiments of the present invention, thesubstrate10 may be a semi-insulating silicon carbide (SiC) substrate that may be, for example, 4H polytype of silicon carbide. Other silicon carbide candidate polytypes include the 3C, 6H, and 15R polytypes. The term “semi-insulating” is used descriptively rather than in an absolute sense. In particular embodiments of the present invention, the silicon carbide bulk crystal has a resistivity equal to or higher than about 1×105Ω-cm at room temperature.
Optional buffer, nucleation and/or transition layers (not shown) may be provided on thesubstrate10. For example, an AlN buffer layer may be provided to provide an appropriate crystal structure transition between the silicon carbide substrate and the remainder of the device. Additionally, strain balancing transition layer(s) may also be provided as described, for example, in commonly assigned U.S. patent application Ser. No. 10/199,786, filed Jul. 19, 2002 and entitled “STRAIN BALANCED NITRIDE HETROJUNCTION TRANSISTORS AND METHODS OF FABRICATING STRAIN BALANCED NITRIDE HETEROJUNCTION TRANSISTORS”, and U.S. Provisional Patent Application Ser. No. 60/337,687, filed Dec. 3, 2001 and entitled “STRAIN BALANCED NITRIDE HETEROJUNCTION TRANSISTOR,” the disclosures of which are incorporated herein by reference as if set forth fully herein.
Silicon carbide has a much closer crystal lattice match to Group III nitrides than does sapphire (Al2O3), which is a very common substrate material for Group III nitride devices. The closer lattice match may result in Group III nitride films of higher quality than those generally available on sapphire. Silicon carbide also has a very high thermal conductivity so that the total output power of Group III nitride devices on silicon carbide is, typically, not as limited by thermal dissipation of the substrate as in the case of the same devices formed on sapphire. Also, the availability of semi-insulating silicon carbide substrates may provide for device isolation and reduced parasitic capacitance. Appropriate SiC substrates are manufactured by, for example, Cree, Inc., of Durham, N.C., the assignee of the present invention, and methods for producing are described, for example, in U.S. Pat. Nos. Re. 34,861; 4,946,547; 5,200,022; and 6,218,680, the contents of which are incorporated herein by reference in their entirety. Similarly, techniques for epitaxial growth of Group III nitrides have been described in, for example, U.S. Pat. Nos. 5,210,051; 5,393,993; 5,523,589; and 5,592,501, the contents of which are also incorporated herein by reference in their entirety.
Although silicon carbide may be the preferred substrate material, embodiments of the present invention may utilize any suitable substrate, such as sapphire, aluminum nitride, aluminum gallium nitride, gallium nitride, silicon, GaAs, LGO, ZnO, LAO, InP and the like. In some embodiments, an appropriate buffer layer also may be formed.
Returning toFIG. 1A, achannel layer20 is provided on thesubstrate10. Thechannel layer20 may be deposited on thesubstrate10 using buffer layers, transition layers, and/or nucleation layers as described above. Thechannel layer20 may be under compressive strain. Furthermore, the channel layer and/or buffer nucleation and/or transition layers may be deposited by MOCVD or by other techniques known to those of skill in the art, such as MBE or HVPE.
In some embodiments of the present invention, thechannel layer20 is a Group III-nitride, such as AlxGa1−xN where 0≦x<1, provided that the bandgap of thechannel layer20 is less than the bandgap of thebarrier layer22. In certain embodiments of the present invention, x=0, indicating that thechannel layer20 is GaN. Thechannel layer20 may also be other Group III-nitrides such as InGaN, AlInGaN or the like. Thechannel layer20 may be undoped (“unintentionally doped”) and may be grown to a thickness of greater than about 20 Å. Thechannel layer20 may also be a multi-layer structure, such as a superlattice or combinations of GaN, AlGaN or the like.
Abarrier layer22 is provided on thechannel layer20. Thechannel layer20 may have a bandgap that is less than the bandgap of thebarrier layer22. Thebarrier layer22 may be deposited on thechannel layer20. In certain embodiments of the present invention, thebarrier layer22 is AlN, AlInN, AlGaN or AlInGaN with a thickness of between about 1 and about 100 nm. In some embodiments of the present invention, thebarrier layer22 includes multiple layers. For example, thebarrier layer22 may be about 1 nm of AlN with about 25 nm of AlGaN on the AlN layer. Examples of barrier layers according to certain embodiments of the present invention are described in U.S. patent application Ser. No. 10/102,272, to Smorchkova et al., entitled “GROUP-III NITRIDE BASED HIGH ELECTRON MOBILITY TRANSISTOR (HEMT) WITH BARRIER/SPACER LAYER” the disclosure of which is incorporated herein by reference as if set forth fully herein.
Thebarrier layer22 may be a Group III-nitride and has a bandgap larger than that of thechannel layer20. Accordingly, in certain embodiments of the present invention, thebarrier layer22 is AlGaN, AlInGaN and/or AlN or combinations of layers thereof. Other materials may also be used for thebarrier layer22. For example, ZnGeN2, ZnSiN2and/or MgGeN2could also be used. Thebarrier layer22 may, for example, be from about 1 to about 100 mm thick, but is not so thick as to cause cracking or substantial defect formation therein. Preferably, thebarrier layer22 is undoped or doped with an n-type dopant to a concentration less than about 1019cm−3. In some embodiments of the present invention, thebarrier layer22 is AlxGa1−xN where 0<x<1. In such embodiments, thebarrier layer22 may be from about 3 to about 30 nm thick. In particular embodiments, the aluminum concentration is about 25%. However, in other embodiments of the present invention, thebarrier layer22 comprises AlGaN with an aluminum concentration of between about 5% and about 100%. In specific embodiments of the present invention, the aluminum concentration is greater than about 10%. In embodiments of the present invention where thebarrier layer22 comprises an AlN layer, the thickness of thebarrier layer22 may, for example, be from about 0.3 nm to about 4 nm.
FIG. 1B illustrates formation of an optional firstdielectric layer24. Thefirst dielectric layer24 may be a silicon nitride layer, such as an SixNylayer. The silicon nitride layer may serve as a passivation layer for the device. The silicon nitride layer may be deposited by, for example, plasma-enhanced chemical vapor deposition (PECVD), low pressure chemical vapor deposition (LPCVD) and/or sputtering. The silicon nitride layer may be deposited in the same reactor as other layers of the transistor. In some embodiments of the present invention, other dielectrics may also be utilized, such as, for example, silicon oxynitride and/or silicon dioxide.
FIG. 1C illustrates formation of amask30 on thefirst dielectric layer24. Themask30 is formed on the region of thebarrier layer22 where a gate contact will subsequently be formed. As illustrated inFIG. 1C, the wafer ofFIG. 1C may be removed from the epi reactor and patterned with amask material30 to expose the desired recess areas. Themask material30 should be able to withstand the growth temperature of subsequent processing, including the formation ofregrown contact regions26 as described below. In particular embodiments of the present invention, themask30 is provided by an oxide. In certain embodiments of the present invention, themask30 is patterned using lift-off techniques. Alternatively, a wet or dry etch could be utilized to pattern themask30. In certain embodiments of the present invention, SiOxis the mask material, although other materials, such as AlN and SixNybased materials, may also be used. A photo-resist, e-beam resist material or organic mask material may also be utilized if it is not unduly damaged by subsequent processing steps, such as deposition temperatures or the like.
As illustrated inFIG. 1D, after formation and patterning of themask30 so as to leave the mask material in the regions where contact recesses23 are not to be formed for the ohmic contacts, the recesses are etched through thefirst dielectric layer24, through thebarrier layer22, to thechannel layer20 and, in some embodiments, to and into thechannel layer20 or, in some embodiments, even through thechannel layer20. The etch to form the contact recesses23 may be provided by, for example, a wet etch, a dry etch and/or a reactive ion etch or the like. Optionally, the structure may be annealed to remove and/or reduce damage resulting from the etch. Furthermore, optionally, the periphery of the device may be etched to form a mesa structure (not shown), for example, if other termination structures, such as a field plate, implant or other termination structure are not provided or may be provided in addition to such structures.
As illustrated inFIG. 1E, after etching the contact recesses23, acontact layer26′ is formed on the exposed regions of thechannel layer20 and themask30. For example, the wafer ofFIG. 1D may be put back into the epi reactor for deposition of thecontact layer26′. In some embodiments of the present invention, thecontact layer26′ is formed by metal organic chemical vapor deposition (MOCVD), molecular beam epitaxy (MBE), plasma enchanced chemical vapor deposition (PECVD), sputtering and/or hydride vapor phase epitaxy (HVPE). In some embodiments, thecontact layer26′ is regrown at a reduced deposition temperature. In particular, a low temperature deposition process may be used. As used herein “low temperature deposition” refers to formation of a layer at a temperature lower than a temperature at which substantial mass transport from the wafer to the regrown region takes place. For example, thecontact layer26′ may be formed at a temperature of from about room temperature to about 950° C. In some embodiments, thecontact layer26′ is formed at a temperature of less than 960° C. In particular embodiments of the present invention, thecontact layer26′ is formed at a very low temperature, for example, at a temperature of less than about 450° C. and in some embodiments, at temperature of less than about 200° C. Such very low temperature conditions may be used, for example, with sputtering and/or PECVD growth techniques. The use of a reduced deposition temperature and/or low temperature deposition may reduce trapping and/or may provide improved reliability.
As discussed below, thecontact layer26′ may be unevenly formed such that the portion on themask30 is porous or discontinuous. In some embodiments, thecontact layer26′ is not formed on themask30. Such a selective formation of thecontact layer26′ may depend on the composition of thecontact layer26′, themask30 and the growth conditions for thecontact layer26′.
In some embodiments of the present invention, thecontact layer26′ may be an n-type degenerate semiconductor material. In certain embodiments of the present invention, thecontact layer26′ may be heavily doped n-type InN, InAlN, AlGaN, AlInGaN, GaN and/or InGaN. In other embodiments of the present invention, thecontact layer26′ may be an n-type degenerate semiconductor material other than GaN or AlGaN. For example, the contact layer may be a non-nitride Group III-V semiconductor material, a Group IV semiconductor material and/or a Group II-VI semiconductor material. Examples ofpotential contact layer26′ materials include, for example, ZnO, ZnGeN2and/or ZnSnN2. In other embodiments of the present invention, thecontact layer26′ may be a metal or metal alloy, for example, a metal silicide, capable of conformal deposition at a low temperature that has a low work function and does not form a Schottky contact. For example, an MOCVD conformal deposition of Al using DMAlH at a temperature of at least about 200° C. to touch the 2DEG. The metal may be subsequently etched off in the channel and gate regions. Furthermore, a passivation layer may be deposited before deposition of the metal.
Formation of aGaN contact layer26′ may reduce and/or eliminate a band discontinuity with thechannel layer22 if thechannel layer22 is also GaN. Thecontact layer26′ is formed to a thickness sufficient to provide a low sheet resistivity. For example, thecontact layer26′ may be grown to a thickness sufficient to provide a sheet resistivity that is less than a sheet resistivity of the 2DEG formed at the interface between thechannel layer20 and thebarrier layer22. Several tens of nanometers of GaN, for example, may be sufficient thickness for thecontact layer26′, however, a thicker layer may have a lower resistances and increase transfer length (LT). Thecontact layer26′ may be doped with Si, Ge and/or O or other suitable n-type dopant or may be naturally n-type as deposited. Thecontact layer26′ may be doped as formed rather than through subsequent ion implantation. Formation of the dopedcontact layer26′ without ion implantation may avoid the need for extremely high temperature annealing to activate the dopants. In particular embodiments of the present invention, thecontact layer26′ has a sheet resistivity of from about 10 to about 400 Ω/□. In certain embodiments of the present invention, the contact layer is doped to provide a carrier concentration of from about 1018to about 1021cm−3. In still further embodiments of the present invention, thecontact layer26′ is from about 10 nm to about 1000 nm thick.
For acontact layer26′ that is not a Group III nitride material, themask30 may not be needed as the material could be blanket deposited and then patterned and etched after deposition.
FIG. 1F illustrates removal of the portion of thecontact layer26′ formed on themask30 and removal of themask30 to expose thefirst dielectric layer24, thus providing thecontact regions26. Themask30 and the portion of thecontact layer26′ may be removed, for example, by etching themask30 in buffered HF or other etchant that will remove themask layer30 and leave thefirst dielectric layer24 and thecontact regions26. In some embodiments of the present invention, the portion of thecontact layer26′ is formed on themask30 may be formed so as to be porous or discontinuous so as to allow etching themask30 through thecontact layer26′. In such a way, themask30 may be etched with an etchant that has etching selectivity with respect to thecontact layer26′ and thefirst dielectric layer24. For smaller geometry devices, themask layer30 may be etched from the sides to remove the mask layer and the portion of thecontact layer26′ on themask layer30, for example, if the portion of thecontact layer26′ on the mask layer is not porous or is continuous.
FIG. 1G illustrates formation of a gate recess in thefirst dielectric layer24 and formation of agate contact44 on the exposed portion of thebarrier layer22 in the gate recess. For example, a gate recess may be etched through thefirst dielectric layer24 using, for example, a dry etch, a wet etch and/or RIE or the like. Optionally, the structure may be annealed to repair some or all of the damage resulting from the etch of the gate recess. Suitable gate contact materials include, for example, Ni, Pt, Pd or other such Schottky contact materials. Additional overlayers may also be provided. In some embodiments of the present invention, thegate contact44 may be formed on thedielectric layer24.
As is further seen inFIG. 1G,ohmic contacts40 and42 are formed on thecontact regions26 and may provide source and drain contacts. Theohmic contacts40 and42 may be formed before or after formation of the gate recess and/orcontact44. In some embodiments of the present invention, theohmic contacts40 and42 are annealed, for example at a temperature of about 850° C. or less. In other embodiments, the anneal of the ohmic contacts is not carried out. The use of a reduced anneal temperature or no anneal may reduce trapping and/or may provided improved reliability. The presence of the highly doped n-type contact regions may lower contact resistance that may provide for increased efficiency and/or radio frequency power density. Suitable ohmic contact materials include, for example, a Ti/Al/Ni/Au stack may be used. Similarly, a structure of Ti/AI/X/Au may be used where X may be Mo, Pt and/or Ti.
While embodiments of the present invention have been described with reference to a blanket deposition of thecontact layer26′, alternatively, selective regrowth of thecontact regions26 could also be utilized while still benefiting from the teachings of the present invention. Furthermore, theregrown contact regions26 may be provided for only one of theohmic contacts40 and42 and a conventional contact structure provided for the other contact. Accordingly, embodiments of the present invention should not be construed as limited to the specific processing steps illustrated inFIGS. 1A-1G.
Furthermore, while a specific sequence of processing steps has been described, deviation from this sequence may be provided while still being within the scope of embodiments of the present invention. For example, the gate recess and gate contact may be formed before or after formation of the ohmic contacts or even before formation of the contact recesses. Accordingly, embodiments of the present invention should not be construed as limited to the specific sequence of operations described above.
FIGS. 2,3A and3B are illustrations of embodiments of the present invention incorporating contact area enlargement structures that provide increased vertical surface area of the interface between thecontact region26 and thechannel layer20.FIG. 2 illustrates embodiments of the present invention as incorporating a contact area enlargement area structure in a sidewall of a portion of thechannel layer20 andFIGS. 3A and 3B illustrate embodiments of the present invention where the contact enlargement area structure is provided by filled holes extending into thecontact layer20. While each of the contact area enlargement structures is described herein separately, the contact area enlargement structures may also be provided in combination with each other or other structures that increase the vertical contact area between thechannel layer20 and thecontact region26 as compared to a planar vertical contact area. Such structures may provide means for increasing a surface area of an interface between a vertical portion of the n-type nitride-based semiconductormaterial contact region26 and the nitride-basedchannel layer20.
FIGS. 2,3A and3B illustrate a partial section of a transistor illustrating a single ohmic contact region. As will be appreciated by those of skill in the art, a corresponding section may be provided for a second ohmic contact region opposite the gate contact so as to provide source and drain contacts. Alternatively, embodiments of the present invention may provide a contact area enlargement structure for only one of the ohmic contacts.
FIG. 2 is a top view of a portion of a HEMT according to further embodiments of the present invention. As seen inFIG. 2, the surface area of the interface between thecontact region26 and thechannel layer20 and/or thebarrier layer22 may be increased by providing an increasedsurface area sidewall200 of thechannel layer20 and/or thebarrier layer22. The increasedsurface area sidewall200 has an increased surface area with respect to a straight sidewall. Increasing the surface area of the interface between thecontact region26 and thechannel layer20 may reduce the resistance between thecontact region26 and thechannel layer20.
The patternedsidewall200 may be provided by patterning thechannel layer20 during the contact recess etch described above. For example, a first etch through thefirst dielectric layer24 and thebarrier layer22 may be performed and then a second etch into thechannel layer22 may be performed with a mask on the exposed portion of thechannel layer20 to provide the pattern of the sidewall. Alternatively, a single etch may be performed if themask30 has a pattern corresponding to the desired sidewall pattern of thechannel layer20.
The sidewall may have a regular or irregular repeating or non-repeating shape. The sawtooth shape illustrated inFIG. 2 is provided as an example of a shape that may be used. However, other shapes may also be used, for example, a notch shape, a series of curves or the like may be used. Accordingly, some embodiments of the present invention should not be limited to a particular shape for the increasedsurface area sidewall200.
Theohmic contact metal42′ is also illustrated inFIG. 2 on thecontact region26. Thecontact metal42′ is illustrated as stopping before the periphery of thecontact region26. However, thecontact metal42′ may extend further than illustrated and may, for example, extend onto thechannel layer22.
FIG. 3A is a top view andFIG. 3B is a cross-section taken along the lines I-I′ ofFIG. 3A of further embodiments of the present invention. As seen inFIG. 3, the surface area of the interface between theregrown contact region26 and thechannel layer20 may be increased by providingholes300 that extend into thechannel layer20. Theholes300 have n-type material in them as provided in thecontact region26. Theohmic contact42″ extends to cover theholes300 so that the n-type material in theholes300 is electrically connected to thecontact region26.
The filledholes300 may be provided by patterning thechannel layer20 during the contact recess etch described above so as to provide holes that are present when thecontact layer26′ is formed. For example, a first etch through thefirst dielectric layer24 and thebarrier layer22 may be performed and then a second etch into thechannel layer22 may be performed with a mask on the exposed portion to thechannel layer20 to provide the holes.
Alternatively, a single etch may be performed if themask30 has a pattern corresponding to the desired holes of thechannel layer20. In such a case, the holes would extend through thebarrier layer22 and to or into thechannel layer20. The contact metal would then extend onto thebarrier layer22 to contact the material in theholes300 as illustrated inFIG. 3B.
Theholes300 may have a regular or irregular repeating or non-repeating pattern. Furthermore, theholes300 may also have a circular or other shape periphery. The pattern of holes and shape of holes illustrated inFIG. 3A is provided as an example of a pattern and shape that may be used. However, other patterns and/or shapes may also be used. Accordingly, some embodiments of the present invention should not be limited to a particular pattern and/or shape for theholes300.
FIGS. 4A-4C illustrate fabrication of further embodiments of the present invention where a contact region is provided that extends onto the barrier layer. Fabrication of the embodiments of the present invention illustrated inFIGS. 4A-4C may be the same as that illustrated inFIGS. 1A-1F except that thefirst dielectric layer24 is resized to a smaller size firstdielectric layer424 so as to expose a portion of thebarrier layer22, for example, by undercutting themask30 into thefirst dielectric layer24 with an isotropic etch. Alternatively, themask30 could be stripped and another mask applied and thefirst dielectric layer24 may be etched using this second mask. While thefirst dielectric layer424 inFIG. 4A is described herein as a dielectric material, other removable materials that may withstand the conditions for deposition of the contact regions may be used.
As seen inFIG. 4A, thecontact region426 is regrown as discussed above and themask30 is removed. As seen inFIG. 4B, thefirst dielectric layer424 is removed and asecond dielectric layer430 is conformally deposited on the contact layers426 and thebarrier layer22. Thesecond dielectric layer430 would typically be deposited isotropically. Windows in thesecond dielectric layer430 may be provided on thecontact layer426 and ohmic contacts for the source anddrain contacts440 and442 may be formed on thecontact layer426. The ohmic contacts may also be formed prior to the deposition of thesecond dielectric layer430.
As seen inFIG. 4C, thesecond dielectric layer430 is anisotropically etched to expose thebarrier layer22 and providesidewall spacers430′ and a gate contact recess. A gate metal may be deposited and patterned, for example, using lift-off techniques, to provide thegate contact444. The length of thegate contact444 may be approximately the width of thefirst dielectric layer424 less twice the thickness of thesecond dielectric layer430. In particular embodiments of the present invention, thefirst dielectric424 may have a width of about 0.5 to about 1 μm and thesecond dielectric430 may have a thickness of from about 0.1 to about 0.5 μm.
While embodiments of the present invention have been illustrated with regrown contact regions for both the source and drain contacts, such regrown regions may be provided for only one of the source or the drain. Furthermore, while the gate contacts have been illustrated as substantially centered between the source and drain, in certain embodiments of the present invention, the gate contact may be offset, for example, toward the source contact.
Furthermore, while embodiments of the present invention have been described with reference to a particular sequence of fabrication steps, a different sequence of steps may be utilized while still falling within the scope of the present invention. Accordingly, embodiments of the present invention should not be construed as limited to the particular sequence of steps described herein.
In the drawings and specification, there have been disclosed typical embodiments of the invention, and, although specific terms have been employed, they have been used in a generic and descriptive sense only and not for purposes of limitation, the scope of the invention being set forth in the following claims.

Claims (26)

1. A method of fabricating a transistor, comprising:
forming a nitride-based channel layer on a substrate;
forming a barrier layer on the nitride-based channel layer;
forming a contact recess in the barrier layer to expose a contact region of the nitride-based channel layer;
forming a contact layer on the exposed contact region of the nitride-based channel layer using a low temperature deposition process;
forming an ohmic contact on the contact layer;
forming a gate contact disposed on the barrier layer adjacent the ohmic contact;
forming a first dielectric layer on the barrier layer;
forming a gate recess in the first dielectric layer;
wherein forming a gate contact comprises forming a gate contact in the gate recess; and
wherein forming a contact recess comprises forming an ohmic contact recess in the first dielectric layer and the barrier layer that expose a portion of the nitride-based channel layer.
4. A method of fabricating a transistor, comprising:
forming a nitride-based channel layer on a substrate;
forming a barrier layer on the nitride-based channel layer;
forming a contact recess in the barrier layer to expose a contact region of the nitride-based channel layer;
forming a contact layer on the exposed contact region of the nitride-based channel layer using a low temperature deposition process;
forming an ohmic contact on the contact layer;
forming a gate contact disposed on the barrier layer adjacent the ohmic contact;
forming a first dielectric layer on the barrier layer;
wherein forming a gate contact comprises forming a gate contact in the first dielectric layer; and
wherein forming a contact recess comprises forming an ohmic contact recess in the first dielectric layer and the barrier layer that expose a portion of the nitride-based channel layer.
5. A method of fabricating a transistor, comprising:
forming a nitride-based channel layer on a substrate;
forming a barrier layer on the nitride-based channel layer;
forming a contact recess in the baffler layer to expose a contact region of the nitride-based channel layer;
forming a contact layer on the exposed contact region of the nitride-based channel layer using a low temperature deposition process;
forming an ohmic contact on the contact layer; forming a gate contact disposed on the baffler layer adjacent the ohmic contact;
forming holes in the channel layer adjacent the contact regions;
placing n-type nitride-based semiconductor material in the holes; and
wherein forming an ohmic contact on the contact layer comprises forming an ohmic contact on the contact layer and on the n-type nitride-based semiconductor material in the holes.
25. The method ofclaim 6, wherein the contact opening comprises a first contact opening, the nitride-based contact region comprises a first nitride-based contact region and the ohmic contact comprises a first ohmic contact, the method further comprising:
patterning the masking layer and the barrier layer to provide a second contact opening that exposes a portion of the nitride-based channel layer;
forming a nitride based contact layer on the portion of the nitride-based channel layer exposed by the second contact opening;
wherein selectively removing the masking layer comprises selectively removing the masking layer and a portion of the nitride based contact layer on the masking layer to provide the first nitride-based contact region and a second nitride-based contact region;
forming a second ohmic contact on the second nitride-based contact region; and
wherein forming a gate contact comprises forming a gate contact disposed on the barrier layer between the first and second ohmic contacts.
US10/849,6172004-05-202004-05-20Methods of fabricating nitride-based transistors having regrown ohmic contact regionsExpired - LifetimeUS7432142B2 (en)

Priority Applications (8)

Application NumberPriority DateFiling DateTitle
US10/849,617US7432142B2 (en)2004-05-202004-05-20Methods of fabricating nitride-based transistors having regrown ohmic contact regions
KR1020067026779AKR20070032701A (en)2004-05-202005-02-09 A method of manufacturing a nitride transistor having a regrown ohmic contact region and a nitride transistor having a regrown ohmic contact region
CN2005800245027ACN1998085B (en)2004-05-202005-02-09 Method for fabricating nitride-based transistor with regrown ohmic contact region and nitride-based transistor with regrown ohmic contact region
PCT/US2005/004039WO2005119787A1 (en)2004-05-202005-02-09Methods of fabricating nitride-based transistors having regrown ohmic contact regions and nitride-based transistors having regrown ohmic contact regions
CA002567066ACA2567066A1 (en)2004-05-202005-02-09Methods of fabricating nitride-based transistors having regrown ohmic contact regions and nitride-based transistors having regrown ohmic contact regions
EP05722846.2AEP1747589B1 (en)2004-05-202005-02-09Methods of fabricating nitride-based transistors having regrown ohmic contact regions and nitride-based transistors having regrown ohmic contact regions
JP2007527194AJP5160225B2 (en)2004-05-202005-02-09 Method for fabricating nitride-based transistor with regrowth ohmic contact region and nitride-based transistor with regrowth ohmic contact region
TW094107182ATW200539264A (en)2004-05-202005-03-09Methods of fabricating nitride-based transistors having regrown ohmic contact regions and nitride-based transistors having regrown ohmic contact regions

Applications Claiming Priority (1)

Application NumberPriority DateFiling DateTitle
US10/849,617US7432142B2 (en)2004-05-202004-05-20Methods of fabricating nitride-based transistors having regrown ohmic contact regions

Publications (2)

Publication NumberPublication Date
US20050258451A1 US20050258451A1 (en)2005-11-24
US7432142B2true US7432142B2 (en)2008-10-07

Family

ID=34961328

Family Applications (1)

Application NumberTitlePriority DateFiling Date
US10/849,617Expired - LifetimeUS7432142B2 (en)2004-05-202004-05-20Methods of fabricating nitride-based transistors having regrown ohmic contact regions

Country Status (8)

CountryLink
US (1)US7432142B2 (en)
EP (1)EP1747589B1 (en)
JP (1)JP5160225B2 (en)
KR (1)KR20070032701A (en)
CN (1)CN1998085B (en)
CA (1)CA2567066A1 (en)
TW (1)TW200539264A (en)
WO (1)WO2005119787A1 (en)

Cited By (47)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US20080128753A1 (en)*2006-11-302008-06-05Cree, Inc.Transistors and method for making ohmic contact to transistors
US20080173897A1 (en)*2007-01-192008-07-24Jianjun CaoIII nitride power device with reduced QGD
US20080185608A1 (en)*2007-02-012008-08-07Cree, Inc.Ohmic contacts to nitrogen polarity GaN
US20080230786A1 (en)*2007-03-232008-09-25Cree, Inc.High temperature performance capable gallium nitride transistor
US20090283787A1 (en)*2007-11-142009-11-19Matthew DonofrioSemiconductor light emitting diodes having reflective structures and methods of fabricating same
US20090315078A1 (en)*2001-07-242009-12-24Cree, Inc.INSULATING GATE AlGaN/GaN HEMT
US20100025719A1 (en)*2008-08-012010-02-04Cree, Inc.Bond pad design for enhancing light extraction from led chips
US20100038682A1 (en)*2007-03-302010-02-18Lahreche HaceneElectronic devices with improved ohmic contact
US20100073067A1 (en)*2008-09-232010-03-25Transphorm Inc.Inductive Load Power Switching Circuits
US20100109051A1 (en)*2006-11-212010-05-06Cree, Inc.High voltage gan transistors
US20100276698A1 (en)*2009-04-292010-11-04Cree, Inc.Gate electrodes for millimeter-wave operation and methods of fabrication
US20100320474A1 (en)*2009-06-222010-12-23Raytheon CompanyGallium nitride for liquid crystal electrodes
US20110215378A1 (en)*2010-03-022011-09-08Samsung Electronics Co., Ltd.High electron mobility transistors exhibiting dual depletion and methods of manufacturing the same
US20110217816A1 (en)*2007-07-252011-09-08Eudyna Devices Inc.Field effect transistor and method for fabricating the same
US20110241020A1 (en)*2010-03-312011-10-06Triquint Semiconductor, Inc.High electron mobility transistor with recessed barrier layer
US8237198B2 (en)2008-12-102012-08-07Transphorm Inc.Semiconductor heterostructure diodes
US8390000B2 (en)2009-08-282013-03-05Transphorm Inc.Semiconductor devices with field plates
US8389977B2 (en)2009-12-102013-03-05Transphorm Inc.Reverse side engineered III-nitride devices
US8519438B2 (en)2008-04-232013-08-27Transphorm Inc.Enhancement mode III-N HEMTs
US8598937B2 (en)2011-10-072013-12-03Transphorm Inc.High power semiconductor electronic components with increased reliability
US8643062B2 (en)2011-02-022014-02-04Transphorm Inc.III-N device structures and methods
US8716141B2 (en)2011-03-042014-05-06Transphorm Inc.Electrode configurations for semiconductor devices
US8742460B2 (en)2010-12-152014-06-03Transphorm Inc.Transistors with isolation regions
US8742459B2 (en)2009-05-142014-06-03Transphorm Inc.High voltage III-nitride semiconductor devices
US8772842B2 (en)2011-03-042014-07-08Transphorm, Inc.Semiconductor diodes with low reverse bias currents
US8900985B2 (en)*2012-10-152014-12-02Infineon Technologies Austria AgSelf-doped ohmic contacts for compound semiconductor devices
US8901604B2 (en)2011-09-062014-12-02Transphorm Inc.Semiconductor devices with guard rings
US9035354B2 (en)2004-02-052015-05-19Cree, Inc.Heterojunction transistors having barrier layer bandgaps greater than channel layer bandgaps and related methods
US9054167B2 (en)2011-10-262015-06-09Triquint Semiconductor, Inc.High electron mobility transistor structure and method
US9093366B2 (en)2012-04-092015-07-28Transphorm Inc.N-polar III-nitride transistors
US9165766B2 (en)2012-02-032015-10-20Transphorm Inc.Buffer layer structures suited for III-nitride devices with foreign substrates
US9171730B2 (en)2013-02-152015-10-27Transphorm Inc.Electrodes for semiconductor devices and methods of forming the same
US9184275B2 (en)2012-06-272015-11-10Transphorm Inc.Semiconductor devices with integrated hole collectors
US9245993B2 (en)2013-03-152016-01-26Transphorm Inc.Carbon doping semiconductor devices
US9257547B2 (en)2011-09-132016-02-09Transphorm Inc.III-N device structures having a non-insulating substrate
US9318593B2 (en)2014-07-212016-04-19Transphorm Inc.Forming enhancement mode III-nitride devices
US9443938B2 (en)2013-07-192016-09-13Transphorm Inc.III-nitride transistor including a p-type depleting layer
US9536966B2 (en)2014-12-162017-01-03Transphorm Inc.Gate structures for III-N devices
US9536967B2 (en)2014-12-162017-01-03Transphorm Inc.Recessed ohmic contacts in a III-N device
US9543490B2 (en)2010-09-242017-01-10Seoul Semiconductor Co., Ltd.Wafer-level light emitting diode package and method of fabricating the same
US9590060B2 (en)2013-03-132017-03-07Transphorm Inc.Enhancement-mode III-nitride devices
US10224401B2 (en)2016-05-312019-03-05Transphorm Inc.III-nitride devices including a graded depleting layer
US10580929B2 (en)2016-03-302020-03-03Seoul Viosys Co., Ltd.UV light emitting diode package and light emitting diode module having the same
EP3975224A1 (en)2020-09-292022-03-30Valstybinis Moksliniu Tyrimu Institutas Fiziniu Ir Technologijos Mokslu CentrasMethod for fabrication of recessed electrical elements
US11322599B2 (en)2016-01-152022-05-03Transphorm Technology, Inc.Enhancement mode III-nitride devices having an Al1-xSixO gate insulator
WO2022093330A1 (en)2020-10-302022-05-05Raytheon CompanyGroup iii-v semiconductor structures having crystalline regrowth layers and methods for forming such structures
US20230019288A1 (en)*2020-02-192023-01-19Robert Bosch GmbhMosfet with saturation contact and method for forming a mosfet with saturation contact

Families Citing this family (112)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US8809867B2 (en)*2002-04-152014-08-19The Regents Of The University Of CaliforniaDislocation reduction in non-polar III-nitride thin films
JP5254521B2 (en)*2002-04-152013-08-07ザ リージェンツ オブ ザ ユニバーシティ オブ カリフォルニア Reduction of dislocations in nonpolar gallium nitride thin films.
JP4889203B2 (en)*2004-04-212012-03-07新日本無線株式会社 Nitride semiconductor device and manufacturing method thereof
US7842527B2 (en)*2006-12-112010-11-30The Regents Of The University Of CaliforniaMetalorganic chemical vapor deposition (MOCVD) growth of high performance non-polar III-nitride optical devices
US20080163814A1 (en)*2006-12-122008-07-10The Regents Of The University Of CaliforniaCRYSTAL GROWTH OF M-PLANE AND SEMIPOLAR PLANES OF (Al, In, Ga, B)N ON VARIOUS SUBSTRATES
US9130119B2 (en)*2006-12-112015-09-08The Regents Of The University Of CaliforniaNon-polar and semi-polar light emitting devices
US7456443B2 (en)*2004-11-232008-11-25Cree, Inc.Transistors having buried n-type and p-type regions beneath the source region
US7709859B2 (en)*2004-11-232010-05-04Cree, Inc.Cap layers including aluminum nitride for nitride-based transistors
JP4940557B2 (en)*2005-02-082012-05-30日本電気株式会社 Field effect transistor and manufacturing method thereof
TWI453813B (en)*2005-03-102014-09-21Univ California Technology for growing flat semipolar gallium nitride
US20060226442A1 (en)*2005-04-072006-10-12An-Ping ZhangGaN-based high electron mobility transistor and method for making the same
TWI377602B (en)*2005-05-312012-11-21Japan Science & Tech AgencyGrowth of planar non-polar {1-100} m-plane gallium nitride with metalorganic chemical vapor deposition (mocvd)
TW200703463A (en)*2005-05-312007-01-16Univ CaliforniaDefect reduction of non-polar and semi-polar III-nitrides with sidewall lateral epitaxial overgrowth (SLEO)
TWI455181B (en)*2005-06-012014-10-01Univ California Growth and manufacturing techniques for semi-polar (Ga, Al, In, B) N films, heterostructures and devices
US9331192B2 (en)2005-06-292016-05-03Cree, Inc.Low dislocation density group III nitride layers on silicon carbide substrates and methods of making the same
WO2007009035A2 (en)*2005-07-132007-01-18The Regents Of The University Of CaliforniaLateral growth method for defect reduction of semipolar nitride films
US20070018198A1 (en)*2005-07-202007-01-25Brandes George RHigh electron mobility electronic device structures comprising native substrates and methods for making the same
WO2007030709A2 (en)*2005-09-092007-03-15The Regents Of The University Of CaliforniaMETHOD FOR ENHANCING GROWTH OF SEMI-POLAR (Al, In,Ga,B)N VIA METALORGANIC CHEMICAL VAPOR DEPOSITION
US7338826B2 (en)*2005-12-092008-03-04The United States Of America As Represented By The Secretary Of The NavySilicon nitride passivation with ammonia plasma pretreatment for improving reliability of AlGaN/GaN HEMTs
TWI490918B (en)*2006-01-202015-07-01Univ California Improved growth method for semi-polar nitriding (aluminum, indium, gallium, boron)
KR20080098039A (en)*2006-01-202008-11-06더 리전츠 오브 더 유니버시티 오브 캘리포니아 Method for Improving Growth of Quasi-polar (Al, In, Va, V) N through Metal Organic Chemical Vapor Deposition
US8193079B2 (en)2006-02-102012-06-05The Regents Of The University Of CaliforniaMethod for conductivity control of (Al,In,Ga,B)N
US7388236B2 (en)*2006-03-292008-06-17Cree, Inc.High efficiency and/or high power density wide bandgap transistors
US20100095882A1 (en)*2008-10-162010-04-22Tadao HashimotoReactor design for growing group iii nitride crystals and method of growing group iii nitride crystals
US8728234B2 (en)2008-06-042014-05-20Sixpoint Materials, Inc.Methods for producing improved crystallinity group III-nitride crystals from initial group III-nitride seed by ammonothermal growth
US7723216B2 (en)2006-05-092010-05-25The Regents Of The University Of CaliforniaIn-situ defect reduction techniques for nonpolar and semipolar (Al, Ga, In)N
US9040398B2 (en)*2006-05-162015-05-26Cree, Inc.Method of fabricating seminconductor devices including self aligned refractory contacts
JP5179023B2 (en)*2006-05-312013-04-10パナソニック株式会社 Field effect transistor
US20080078439A1 (en)*2006-06-232008-04-03Michael GrundmannPolarization-induced tunnel junction
WO2008021403A2 (en)*2006-08-162008-02-21The Regents Of The University Of CaliforniaMethod for deposition of magnesium doped (al, in, ga, b)n layers
US8823057B2 (en)2006-11-062014-09-02Cree, Inc.Semiconductor devices including implanted regions for providing low-resistance contact to buried layers and related devices
CA2669228C (en)*2006-11-152014-12-16The Regents Of The University Of CaliforniaMethod for heteroepitaxial growth of high-quality n-face gan, inn, and ain and their alloys by metal organic chemical vapor deposition
US8193020B2 (en)*2006-11-152012-06-05The Regents Of The University Of CaliforniaMethod for heteroepitaxial growth of high-quality N-face GaN, InN, and AlN and their alloys by metal organic chemical vapor deposition
JP4876927B2 (en)*2007-01-222012-02-15住友電気工業株式会社 Method for forming a semiconductor device
JP2010518625A (en)*2007-02-122010-05-27ザ リージェンツ オブ ザ ユニバーシティ オブ カリフォルニア Cleaved facet (Ga, Al, In) N edge emitting laser diode grown on semipolar {11-2n} bulk gallium nitride substrate
JP2010518626A (en)*2007-02-122010-05-27ザ リージェンツ オブ ザ ユニバーシティ オブ カリフォルニア Optimization of laser rod orientation for nonpolar and semipolar (Ga, Al, In, B) N diode lasers
US20080258150A1 (en)*2007-03-092008-10-23The Regents Of The University Of CaliforniaMethod to fabricate iii-n field effect transistors using ion implantation with reduced dopant activation and damage recovery temperature
US9484499B2 (en)*2007-04-202016-11-01Cree, Inc.Transparent ohmic contacts on light emitting diodes with carrier substrates
JP2010526444A (en)*2007-05-012010-07-29ザ リージェンツ オブ ザ ユニバーシティ オブ カリフォルニア Light emitting diode device layer structure using indium gallium nitride contact layer
TWI339444B (en)2007-05-302011-03-21Au Optronics CorpConductor structure, pixel structure, and methods of forming the same
JP2009010107A (en)*2007-06-272009-01-15Oki Electric Ind Co Ltd Semiconductor device and manufacturing method thereof
WO2009021201A1 (en)*2007-08-082009-02-12The Regents Of The University Of CaliforniaPlanar nonpolar m-plane group iii-nitride films grown on miscut substrates
US7847280B2 (en)*2007-08-082010-12-07The Regents Of The University Of CaliforniaNonpolar III-nitride light emitting diodes with long wavelength emission
US7875537B2 (en)*2007-08-292011-01-25Cree, Inc.High temperature ion implantation of nitride based HEMTs
WO2009039408A1 (en)*2007-09-192009-03-26The Regents Of The University Of CaliforniaMethod for increasing the area of non-polar and semi-polar nitride substrates
US8183557B2 (en)*2007-09-192012-05-22The Regents Of The University Of California(Al,In,Ga,B)N device structures on a patterned substrate
WO2009039398A1 (en)*2007-09-192009-03-26The Regents Of The University Of CaliforniaGallium nitride bulk crystals and their growth method
US7750370B2 (en)*2007-12-202010-07-06Northrop Grumman Space & Mission Systems Corp.High electron mobility transistor having self-aligned miniature field mitigating plate on a protective dielectric layer
JP2011511462A (en)2008-02-012011-04-07ザ リージェンツ オブ ザ ユニバーシティ オブ カリフォルニア Enhanced polarization of nitride light-emitting diodes by off-axis wafer cutting
JP5241855B2 (en)*2008-02-252013-07-17シックスポイント マテリアルズ, インコーポレイテッド Method for producing group III nitride wafer and group III nitride wafer
US9711633B2 (en)*2008-05-092017-07-18Cree, Inc.Methods of forming group III-nitride semiconductor devices including implanting ions directly into source and drain regions and annealing to activate the implanted ions
EP2291551B1 (en)2008-06-042018-04-25SixPoint Materials, Inc.High-pressure vessel for growing group iii nitride crystals and method of growing group iii nitride crystals using high-pressure vessel and group iii nitride crystal
WO2009151642A1 (en)2008-06-122009-12-17Sixpoint Materials, Inc.Method for testing group-iii nitride wafers and group iii-nitride wafers with test data
US20110203514A1 (en)*2008-11-072011-08-25The Regents Of The University Of CaliforniaNovel vessel designs and relative placements of the source material and seed crystals with respect to the vessel for the ammonothermal growth of group-iii nitride crystals
US8852341B2 (en)*2008-11-242014-10-07Sixpoint Materials, Inc.Methods for producing GaN nutrient for ammonothermal growth
US8674409B2 (en)2008-12-262014-03-18Renesas Electronics CorporationHeterojunction field effect transistor, method for producing heterojunction field effect transistor, and electronic device
US7759142B1 (en)*2008-12-312010-07-20Intel CorporationQuantum well MOSFET channels having uni-axial strain caused by metal source/drains, and conformal regrowth source/drains
WO2010129718A2 (en)2009-05-052010-11-11Sixpoint Materials, Inc.Growth reactor for gallium-nitride crystals using ammonia and hydrogen chloride
US20100309943A1 (en)*2009-06-052010-12-09The Regents Of The University Of CaliforniaLONG WAVELENGTH NONPOLAR AND SEMIPOLAR (Al,Ga,In)N BASED LASER DIODES
JP5580009B2 (en)*2009-08-282014-08-27日本碍子株式会社 Epitaxial substrate for semiconductor element, semiconductor element, and method for producing epitaxial substrate for semiconductor element
JP5609055B2 (en)*2009-10-022014-10-22富士通株式会社 Compound semiconductor device and manufacturing method thereof
US8936976B2 (en)*2009-12-232015-01-20Intel CorporationConductivity improvements for III-V semiconductor devices
US8633470B2 (en)*2009-12-232014-01-21Intel CorporationTechniques and configurations to impart strain to integrated circuit devices
US8242510B2 (en)*2010-01-282012-08-14Intersil Americas Inc.Monolithic integration of gallium nitride and silicon devices and circuits, structure and method
WO2011163318A2 (en)*2010-06-232011-12-29Cornell UniversityGated iii-v semiconductor structure and method
JP5654884B2 (en)*2011-01-262015-01-14株式会社東芝 Manufacturing method of nitride semiconductor device
US20120204957A1 (en)*2011-02-102012-08-16David NichollsMETHOD FOR GROWING AlInGaN LAYER
US8383471B1 (en)*2011-04-112013-02-26Hrl Laboratories, LlcSelf aligned sidewall gate GaN HEMT
WO2013089843A2 (en)*2011-09-022013-06-20The California Institute Of TechnologyPhotovoltaic semiconductive materials
CN103000692A (en)*2011-09-142013-03-27鸿富锦精密工业(深圳)有限公司Thin-film transistor structure and manufacturing method thereof
US8697505B2 (en)*2011-09-152014-04-15Taiwan Semiconductor Manufacturing Company, Ltd.Method of forming a semiconductor structure
US8946771B2 (en)*2011-11-092015-02-03Taiwan Semiconductor Manufacturing Co., Ltd.Gallium nitride semiconductor devices and method making thereof
US8884308B2 (en)*2011-11-292014-11-11Taiwan Semiconductor Manufacturing Company, Ltd.High electron mobility transistor structure with improved breakdown voltage performance
US9666705B2 (en)*2012-05-142017-05-30Infineon Technologies Austria AgContact structures for compound semiconductor devices
US9076850B2 (en)2012-07-302015-07-07Samsung Electronics Co., Ltd.High electron mobility transistor
US9076763B2 (en)*2012-08-132015-07-07Infineon Technologies Austria AgHigh breakdown voltage III-nitride device
JP2014045069A (en)*2012-08-272014-03-13Toshiba CorpSemiconductor device and method of manufacturing semiconductor device
FR3018629B1 (en)2014-03-142022-10-28Ommic SEMICONDUCTOR STRUCTURE FORMING TRANSISTOR HEMT
CN103928323A (en)*2014-03-212014-07-16中国电子科技集团公司第十三研究所Method for reducing ohmic contact resistance of HEMT device
CN103903982A (en)*2014-03-212014-07-02中国电子科技集团公司第十三研究所Method for reducing ohmic contact resistance of HEMT device
CN104393038A (en)*2014-10-232015-03-04西安电子科技大学High-breakdown voltage InAlN/AlGaN high-electron mobility transistor and manufacturing method thereof
KR101672396B1 (en)*2014-11-252016-11-04(재)한국나노기술원Quaternary nitride semiconductor power device and manufacturing method thereof
JP6631950B2 (en)*2014-12-112020-01-15パナソニックIpマネジメント株式会社 Nitride semiconductor device and method of manufacturing nitride semiconductor device
USD826871S1 (en)2014-12-112018-08-28Cree, Inc.Light emitting diode device
CN105845680B (en)*2015-01-142019-10-25中芯国际集成电路制造(上海)有限公司 A kind of semiconductor device and its manufacturing method and electronic device
US20170092747A1 (en)*2015-09-302017-03-30Sumitomo Electric Industries, Ltd.Hemt having heavily doped n-type regions and process of forming the same
CN105552108A (en)*2015-12-072016-05-04成都海威华芯科技有限公司Forming method of non-alloy ohmic contact of GaN HEMT device
JP6690320B2 (en)*2016-03-112020-04-28住友電気工業株式会社 High electron mobility transistor and method of manufacturing high electron mobility transistor
CN107230625A (en)*2016-03-252017-10-03北京大学Gallium nitride transistor and its manufacture method
CN105789282B (en)*2016-04-222019-01-25西安电子科技大学 A kind of 4H-SiC gold semi-field effect transistor with partially highly doped channel
JP6711233B2 (en)*2016-10-132020-06-17富士通株式会社 Compound semiconductor device and method of manufacturing compound semiconductor device
JP7013710B2 (en)*2017-08-072022-02-01住友電気工業株式会社 Manufacturing method of nitride semiconductor transistor
JP6879177B2 (en)*2017-11-242021-06-02住友電気工業株式会社 Nitride semiconductor device manufacturing method
JP7100241B2 (en)*2017-12-202022-07-13富士通株式会社 Compound semiconductor device and its manufacturing method
JP7024534B2 (en)*2018-03-202022-02-24富士通株式会社 Semiconductor devices and their manufacturing methods
CN108598235B (en)*2018-05-092019-12-20芜湖德豪润达光电科技有限公司GaN-based LED structure and preparation method thereof
TWI714909B (en)*2018-11-132021-01-01新唐科技股份有限公司High electron mobility transistor device and manufacturing method thereof
US12034053B2 (en)2019-05-302024-07-09National Research Council Of CanadaOhmic contacts with direct access pathways to two-dimensional electron sheets
WO2021070910A1 (en)2019-10-092021-04-15パナソニックIpマネジメント株式会社Nitride semiconductor structure, nitride semiconductor device, and method for manufacturing same
JP7417070B2 (en)*2020-02-062024-01-18富士通株式会社 Semiconductor device, semiconductor device manufacturing method, and electronic device
GB2594308B (en)2020-04-232022-06-08X Fab Dresden Gmbh & Co KgSemiconductor contact structures
JP7553770B2 (en)*2020-05-282024-09-19日亜化学工業株式会社 Method for manufacturing a field effect transistor
WO2022124868A1 (en)*2020-12-112022-06-16경북대학교 산학협력단High electron mobility transistor and method for manufacturing same
CN213905363U (en)*2020-12-172021-08-06苏州晶湛半导体有限公司Enhanced semiconductor device
CN114695521A (en)*2020-12-302022-07-01西安电子科技大学Silicon-based gallium nitride high-power radio frequency device based on gold-free process and preparation method thereof
US12009417B2 (en)*2021-05-202024-06-11Macom Technology Solutions Holdings, Inc.High electron mobility transistors having improved performance
US12015075B2 (en)*2021-05-202024-06-18Macom Technology Solutions Holdings, Inc.Methods of manufacturing high electron mobility transistors having a modified interface region
CN114005866A (en)*2021-09-132022-02-01西安电子科技大学广州研究院GaN high-electron-mobility heterojunction structure, preparation method, diode and transistor
CN116110963A (en)*2021-11-092023-05-12联华电子股份有限公司Semiconductor device and method for manufacturing the same
US12317562B2 (en)2021-11-162025-05-27Globalfoundries U.S. Inc.High electron mobility transistors having barrier liners and integration schemes
US20250159960A1 (en)*2023-11-132025-05-15Finwave Semiconductor, Inc.Iii-nitride transistor with high n doping in access region
CN118016531B (en)*2024-02-052025-05-09中国科学院苏州纳米技术与纳米仿生研究所Method for improving secondary epitaxial surface morphology of Ga-containing alloy compound selected area and application

Citations (72)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US4424525A (en)1979-12-281984-01-03Fujitsu LimitedHigh electron mobility single heterojunction semiconductor devices
US4471366A (en)1979-03-281984-09-11Thomson-CsfField effect transistor with high cut-off frequency and process for forming same
US4727403A (en)1985-04-081988-02-23Nec CorporationDouble heterojunction semiconductor device with injector
US4755867A (en)1986-08-151988-07-05American Telephone And Telegraph Company, At&T Bell LaboratoriesVertical Enhancement-mode Group III-V compound MISFETs
US4788156A (en)1986-09-241988-11-29Microwave Technology, Inc.Subchannel doping to reduce short-gate effects in field effect transistors
EP0334006A1 (en)1988-02-221989-09-27Siemens AktiengesellschaftStacked channel heterojunction fet
US4946547A (en)1989-10-131990-08-07Cree Research, Inc.Method of preparing silicon carbide surfaces for crystal growth
US5053348A (en)1989-12-011991-10-01Hughes Aircraft CompanyFabrication of self-aligned, t-gate hemt
US5140386A (en)*1991-05-091992-08-18Raytheon CompanyHigh electron mobility transistor
US5172197A (en)1990-04-111992-12-15Hughes Aircraft CompanyHemt structure with passivated donor layer
US5192987A (en)1991-05-171993-03-09Apa Optics, Inc.High electron mobility transistor with GaN/Alx Ga1-x N heterojunctions
US5200022A (en)1990-10-031993-04-06Cree Research, Inc.Method of improving mechanically prepared substrate surfaces of alpha silicon carbide for deposition of beta silicon carbide thereon and resulting product
US5210051A (en)1990-03-271993-05-11Cree Research, Inc.High efficiency light emitting diodes from bipolar gallium nitride
EP0563847A2 (en)1992-03-301993-10-06Matsushita Electric Industrial Co., Ltd.A field effect transistor
WO1993023877A1 (en)1992-05-151993-11-25Massachusetts Institute Of TechnologyIii-v based integrated transistor
US5292501A (en)1990-06-251994-03-08Degenhardt Charles RUse of a carboxy-substituted polymer to inhibit plaque formation without tooth staining
US5298445A (en)1992-05-221994-03-29Nec CorporationMethod for fabricating a field effect transistor
USRE34861E (en)1987-10-261995-02-14North Carolina State UniversitySublimation of silicon carbide to produce large, device quality single crystals of silicon carbide
US5389571A (en)1991-12-181995-02-14Hiroshi AmanoMethod of fabricating a gallium nitride based semiconductor device with an aluminum and nitrogen containing intermediate layer
US5393993A (en)1993-12-131995-02-28Cree Research, Inc.Buffer structure between silicon carbide and gallium nitride and resulting semiconductor devices
US5523589A (en)1994-09-201996-06-04Cree Research, Inc.Vertical geometry light emitting diode with group III nitride active layer and extended lifetime
US5534462A (en)1995-02-241996-07-09Motorola, Inc.Method for forming a plug and semiconductor device having the same
US5592501A (en)1994-09-201997-01-07Cree Research, Inc.Low-strain laser structures with group III nitride active layers
US5686737A (en)1994-09-161997-11-11Cree Research, Inc.Self-aligned field-effect transistor for high frequency applications
US5698870A (en)*1996-07-221997-12-16The United States Of America As Represented By The Secretary Of The Air ForceHigh electron mobility transistor (HEMT) and pseudomorphic high electron mobility transistor (PHEMT) devices with single layer integrated metal
US5701019A (en)1993-03-121997-12-23Hitachi, Ltd.Semiconductor device having first and second stacked semiconductor layers, with electrical contact to the first semiconductor layer
US5700714A (en)1995-01-191997-12-23Oki Electric Industry Co., Ltd.Diffusion mask and fabrication method for forming pn-junction elements in a compound semiconductor substrate
US5705827A (en)1991-12-251998-01-06Nec CorporationTunnel transistor and method of manufacturing same
JPH1050982A (en)1996-07-311998-02-20Nippon Telegr & Teleph Corp <Ntt> Semiconductor device
US5804482A (en)1995-04-101998-09-08Abb Research Ltd.Method for producing a semiconductor device having a semiconductor layer of SiC
US5885860A (en)1995-06-301999-03-23Motorola, Inc.Silicon carbide transistor and method
US5946547A (en)1995-12-221999-08-31Samsung Electronics Co., Ltd.Liquid crystal display device fabrication methods with reduced numbers of patterning steps
JPH11261053A (en)1998-03-091999-09-24Furukawa Electric Co Ltd:The High mobility transistor
US5990531A (en)1995-12-281999-11-23Philips Electronics N.A. CorporationMethods of making high voltage GaN-AlN based semiconductor devices and semiconductor devices made
US6028328A (en)1996-01-032000-02-22Siemens AktiengesellschaftHEMT double hetero structure
US6046464A (en)1995-03-292000-04-04North Carolina State UniversityIntegrated heterostructures of group III-V nitride semiconductor materials including epitaxial ohmic contact comprising multiple quantum well
US6064082A (en)1997-05-302000-05-16Sony CorporationHeterojunction field effect transistor
US6086673A (en)1998-04-022000-07-11Massachusetts Institute Of TechnologyProcess for producing high-quality III-V nitride substrates
US6150680A (en)1998-03-052000-11-21Welch Allyn, Inc.Field effect semiconductor device having dipole barrier
US6177685B1 (en)1998-01-202001-01-23Sharp Kabushiki KaishaNitride-type III-V HEMT having an InN 2DEG channel layer
US6218680B1 (en)1999-05-182001-04-17Cree, Inc.Semi-insulating silicon carbide without vanadium domination
WO2001057929A1 (en)2000-02-042001-08-09Cree Lighting CompanyGroup iii nitride based fets and hemts with reduced trapping and method for producing the same
US20010015446A1 (en)1999-12-082001-08-23Kaoru InoueSemiconductor device
JP2001230401A (en)2000-02-152001-08-24Fuji Film Microdevices Co LtdSolid-state image sensing device
US20010020700A1 (en)2000-01-132001-09-13Kaoru InoueSemiconductor device
US6316793B1 (en)1998-06-122001-11-13Cree, Inc.Nitride based transistors on semi-insulating silicon carbide substrates
US20010040246A1 (en)2000-02-182001-11-15Hirotatsu IshiiGaN field-effect transistor and method of manufacturing the same
JP2002016087A (en)2000-06-292002-01-18Nec Corp Semiconductor device
US20020008241A1 (en)1997-10-072002-01-24Edmond John AdamGroup III nitride photonic devices on silicon carbide substrates with conductive buffer interlayer structure
US20020066908A1 (en)2000-12-012002-06-06Smith Richard PeterAluminum gallium nitride/gallium nitride high electron mobility transistors having a gate contact on a gallium nitride based cap segment and methods of fabricating same
US20020079508A1 (en)2000-12-192002-06-27The Furukawa Electric Co., Ltd.GaN-based high electron mobility transistor
US6429467B1 (en)1999-01-292002-08-06Nec CorporationHeterojunction field effect transistor
US20020119610A1 (en)2001-02-272002-08-29Katsunori NishiiSemiconductor device and method for fabricating the same
US6448648B1 (en)1997-03-272002-09-10The United States Of America As Represented By The Secretary Of The NavyMetalization of electronic semiconductor devices
US20020167023A1 (en)2001-05-112002-11-14Cree Lighting Company And Regents Of The University Of CaliforniaGroup-III nitride based high electron mobility transistor (HEMT) with barrier/spacer layer
US20030017683A1 (en)2001-07-182003-01-23Motorola, Inc.Structure and method for fabricating heterojunction bipolar transistors and high electron mobility transistors utilizing the formation of a complaint substrates for materials used to form the same
US20030020092A1 (en)2001-07-242003-01-30Primit ParikhInsulating gate AlGaN/GaN HEMT
US6515316B1 (en)2000-07-142003-02-04Trw Inc.Partially relaxed channel HEMT device
US6533874B1 (en)*1996-12-032003-03-18Advanced Technology Materials, Inc.GaN-based devices using thick (Ga, Al, In)N base layers
US20030102482A1 (en)2001-12-032003-06-05Saxler Adam WilliamStrain balanced nitride heterojunction transistors and methods of fabricating strain balanced nitride heterojunction transistors
US20030123829A1 (en)1996-10-162003-07-03Taylor Geoff W.Monolithic integrated circuit including a waveguide and quantum well inversion channel devices and a method of fabricating same
US20030145784A1 (en)1999-04-082003-08-07Thompson Margarita P.Cubic (zinc-blende) aluminum nitride and method of making same
US20030213975A1 (en)2002-05-172003-11-20Matsushita Electric Industrial Co, Ltd.Semiconductor device
US6674101B2 (en)*2001-06-012004-01-06Furukawa Electric Co LtdGaN-based semiconductor device
US20040004223A1 (en)1997-01-092004-01-08Nichia Chemical Industries, Ltd.Nitride semiconductor device
WO2004008495A2 (en)2002-07-162004-01-22Cree, Inc.Nitride-based transistors and methods of fabrication thereof using non-etched contact recesses
US20040021152A1 (en)2002-08-052004-02-05Chanh NguyenGa/A1GaN Heterostructure Field Effect Transistor with dielectric recessed gate
US20040029330A1 (en)2002-08-052004-02-12Tahir HussainOhmic metal contact and channel protection in GaN devices using an encapsulation layer
US6727531B1 (en)*2000-08-072004-04-27Advanced Technology Materials, Inc.Indium gallium nitride channel high electron mobility transistors, and method of making the same
US20040241970A1 (en)2000-04-112004-12-02Zoltan RingMethod of Forming Vias in Silicon Carbide and Resulting Devices and Circuits
JP2004342810A (en)2003-05-152004-12-02Fujitsu Ltd Compound semiconductor device
US6841809B2 (en)*2003-04-082005-01-11Sensor Electronic Technology, Inc.Heterostructure semiconductor device

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US34861A (en)*1862-04-01Improved washing-machine
JP2687897B2 (en)*1994-10-131997-12-08日本電気株式会社 Field effect transistor and method for manufacturing the same
JP3700872B2 (en)*1995-12-282005-09-28シャープ株式会社 Nitride III-V compound semiconductor device and method for manufacturing the same
JPH1065213A (en)*1996-08-201998-03-06Nichia Chem Ind Ltd Nitride semiconductor device
JP3398613B2 (en)*1999-03-152003-04-21富士通カンタムデバイス株式会社 Field effect transistor
JP2002016312A (en)*2000-06-272002-01-18Sanyo Electric Co Ltd Nitride based semiconductor device and method of manufacturing
JP3785970B2 (en)*2001-09-032006-06-14日本電気株式会社 Method for manufacturing group III nitride semiconductor device
JP4865189B2 (en)*2002-02-212012-02-01古河電気工業株式会社 GaN-based field effect transistor

Patent Citations (83)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US4471366A (en)1979-03-281984-09-11Thomson-CsfField effect transistor with high cut-off frequency and process for forming same
US4424525A (en)1979-12-281984-01-03Fujitsu LimitedHigh electron mobility single heterojunction semiconductor devices
US4727403A (en)1985-04-081988-02-23Nec CorporationDouble heterojunction semiconductor device with injector
US4755867A (en)1986-08-151988-07-05American Telephone And Telegraph Company, At&T Bell LaboratoriesVertical Enhancement-mode Group III-V compound MISFETs
US4788156A (en)1986-09-241988-11-29Microwave Technology, Inc.Subchannel doping to reduce short-gate effects in field effect transistors
USRE34861E (en)1987-10-261995-02-14North Carolina State UniversitySublimation of silicon carbide to produce large, device quality single crystals of silicon carbide
EP0334006A1 (en)1988-02-221989-09-27Siemens AktiengesellschaftStacked channel heterojunction fet
US4946547A (en)1989-10-131990-08-07Cree Research, Inc.Method of preparing silicon carbide surfaces for crystal growth
US5053348A (en)1989-12-011991-10-01Hughes Aircraft CompanyFabrication of self-aligned, t-gate hemt
US5210051A (en)1990-03-271993-05-11Cree Research, Inc.High efficiency light emitting diodes from bipolar gallium nitride
US5172197A (en)1990-04-111992-12-15Hughes Aircraft CompanyHemt structure with passivated donor layer
US5292501A (en)1990-06-251994-03-08Degenhardt Charles RUse of a carboxy-substituted polymer to inhibit plaque formation without tooth staining
US5200022A (en)1990-10-031993-04-06Cree Research, Inc.Method of improving mechanically prepared substrate surfaces of alpha silicon carbide for deposition of beta silicon carbide thereon and resulting product
US5140386A (en)*1991-05-091992-08-18Raytheon CompanyHigh electron mobility transistor
US5296395A (en)1991-05-171994-03-22Apa Optics, Inc.Method of making a high electron mobility transistor
US5192987A (en)1991-05-171993-03-09Apa Optics, Inc.High electron mobility transistor with GaN/Alx Ga1-x N heterojunctions
US5389571A (en)1991-12-181995-02-14Hiroshi AmanoMethod of fabricating a gallium nitride based semiconductor device with an aluminum and nitrogen containing intermediate layer
US5705827A (en)1991-12-251998-01-06Nec CorporationTunnel transistor and method of manufacturing same
EP0563847A2 (en)1992-03-301993-10-06Matsushita Electric Industrial Co., Ltd.A field effect transistor
WO1993023877A1 (en)1992-05-151993-11-25Massachusetts Institute Of TechnologyIii-v based integrated transistor
US5298445A (en)1992-05-221994-03-29Nec CorporationMethod for fabricating a field effect transistor
US5701019A (en)1993-03-121997-12-23Hitachi, Ltd.Semiconductor device having first and second stacked semiconductor layers, with electrical contact to the first semiconductor layer
US5393993A (en)1993-12-131995-02-28Cree Research, Inc.Buffer structure between silicon carbide and gallium nitride and resulting semiconductor devices
US5686737A (en)1994-09-161997-11-11Cree Research, Inc.Self-aligned field-effect transistor for high frequency applications
US5592501A (en)1994-09-201997-01-07Cree Research, Inc.Low-strain laser structures with group III nitride active layers
US5523589A (en)1994-09-201996-06-04Cree Research, Inc.Vertical geometry light emitting diode with group III nitride active layer and extended lifetime
US5700714A (en)1995-01-191997-12-23Oki Electric Industry Co., Ltd.Diffusion mask and fabrication method for forming pn-junction elements in a compound semiconductor substrate
US5534462A (en)1995-02-241996-07-09Motorola, Inc.Method for forming a plug and semiconductor device having the same
US6046464A (en)1995-03-292000-04-04North Carolina State UniversityIntegrated heterostructures of group III-V nitride semiconductor materials including epitaxial ohmic contact comprising multiple quantum well
US5804482A (en)1995-04-101998-09-08Abb Research Ltd.Method for producing a semiconductor device having a semiconductor layer of SiC
US5885860A (en)1995-06-301999-03-23Motorola, Inc.Silicon carbide transistor and method
US5946547A (en)1995-12-221999-08-31Samsung Electronics Co., Ltd.Liquid crystal display device fabrication methods with reduced numbers of patterning steps
US5990531A (en)1995-12-281999-11-23Philips Electronics N.A. CorporationMethods of making high voltage GaN-AlN based semiconductor devices and semiconductor devices made
US6028328A (en)1996-01-032000-02-22Siemens AktiengesellschaftHEMT double hetero structure
US5698870A (en)*1996-07-221997-12-16The United States Of America As Represented By The Secretary Of The Air ForceHigh electron mobility transistor (HEMT) and pseudomorphic high electron mobility transistor (PHEMT) devices with single layer integrated metal
JPH1050982A (en)1996-07-311998-02-20Nippon Telegr & Teleph Corp <Ntt> Semiconductor device
US20030123829A1 (en)1996-10-162003-07-03Taylor Geoff W.Monolithic integrated circuit including a waveguide and quantum well inversion channel devices and a method of fabricating same
US6533874B1 (en)*1996-12-032003-03-18Advanced Technology Materials, Inc.GaN-based devices using thick (Ga, Al, In)N base layers
US20040004223A1 (en)1997-01-092004-01-08Nichia Chemical Industries, Ltd.Nitride semiconductor device
US6448648B1 (en)1997-03-272002-09-10The United States Of America As Represented By The Secretary Of The NavyMetalization of electronic semiconductor devices
US6064082A (en)1997-05-302000-05-16Sony CorporationHeterojunction field effect transistor
US20020008241A1 (en)1997-10-072002-01-24Edmond John AdamGroup III nitride photonic devices on silicon carbide substrates with conductive buffer interlayer structure
US6177685B1 (en)1998-01-202001-01-23Sharp Kabushiki KaishaNitride-type III-V HEMT having an InN 2DEG channel layer
US6150680A (en)1998-03-052000-11-21Welch Allyn, Inc.Field effect semiconductor device having dipole barrier
JPH11261053A (en)1998-03-091999-09-24Furukawa Electric Co Ltd:The High mobility transistor
US6086673A (en)1998-04-022000-07-11Massachusetts Institute Of TechnologyProcess for producing high-quality III-V nitride substrates
US6316793B1 (en)1998-06-122001-11-13Cree, Inc.Nitride based transistors on semi-insulating silicon carbide substrates
US6429467B1 (en)1999-01-292002-08-06Nec CorporationHeterojunction field effect transistor
US20030145784A1 (en)1999-04-082003-08-07Thompson Margarita P.Cubic (zinc-blende) aluminum nitride and method of making same
US6218680B1 (en)1999-05-182001-04-17Cree, Inc.Semi-insulating silicon carbide without vanadium domination
US6639255B2 (en)1999-12-082003-10-28Matsushita Electric Industrial Co., Ltd.GaN-based HFET having a surface-leakage reducing cap layer
US20010015446A1 (en)1999-12-082001-08-23Kaoru InoueSemiconductor device
US20010020700A1 (en)2000-01-132001-09-13Kaoru InoueSemiconductor device
WO2001057929A1 (en)2000-02-042001-08-09Cree Lighting CompanyGroup iii nitride based fets and hemts with reduced trapping and method for producing the same
US20010023964A1 (en)2000-02-042001-09-27Yifeng WuGroup III nitride based FETs and hemts with reduced trapping and method for producing the same
US6586781B2 (en)2000-02-042003-07-01Cree Lighting CompanyGroup III nitride based FETs and HEMTs with reduced trapping and method for producing the same
JP2001230401A (en)2000-02-152001-08-24Fuji Film Microdevices Co LtdSolid-state image sensing device
US20010040246A1 (en)2000-02-182001-11-15Hirotatsu IshiiGaN field-effect transistor and method of manufacturing the same
US20040241970A1 (en)2000-04-112004-12-02Zoltan RingMethod of Forming Vias in Silicon Carbide and Resulting Devices and Circuits
JP2002016087A (en)2000-06-292002-01-18Nec Corp Semiconductor device
US20020017696A1 (en)2000-06-292002-02-14Tatsuo NakayamaSemiconductor device with schottky electrode having high schottky barrier
US6492669B2 (en)2000-06-292002-12-10Nec CorporationSemiconductor device with schottky electrode having high schottky barrier
US6515316B1 (en)2000-07-142003-02-04Trw Inc.Partially relaxed channel HEMT device
US6727531B1 (en)*2000-08-072004-04-27Advanced Technology Materials, Inc.Indium gallium nitride channel high electron mobility transistors, and method of making the same
US6548333B2 (en)2000-12-012003-04-15Cree, Inc.Aluminum gallium nitride/gallium nitride high electron mobility transistors having a gate contact on a gallium nitride based cap segment
US20020066908A1 (en)2000-12-012002-06-06Smith Richard PeterAluminum gallium nitride/gallium nitride high electron mobility transistors having a gate contact on a gallium nitride based cap segment and methods of fabricating same
US20030157776A1 (en)2000-12-012003-08-21Smith Richard PeterMethods of fabricating aluminum gallium nitride/gallium nitride high electron mobility transistors having a gate contact on a gallium nitride based cap segment
US20020079508A1 (en)2000-12-192002-06-27The Furukawa Electric Co., Ltd.GaN-based high electron mobility transistor
US6534801B2 (en)*2000-12-192003-03-18The Furukawa Electric Co., Ltd.GaN-based high electron mobility transistor
US20020119610A1 (en)2001-02-272002-08-29Katsunori NishiiSemiconductor device and method for fabricating the same
US20020167023A1 (en)2001-05-112002-11-14Cree Lighting Company And Regents Of The University Of CaliforniaGroup-III nitride based high electron mobility transistor (HEMT) with barrier/spacer layer
US6674101B2 (en)*2001-06-012004-01-06Furukawa Electric Co LtdGaN-based semiconductor device
US20030017683A1 (en)2001-07-182003-01-23Motorola, Inc.Structure and method for fabricating heterojunction bipolar transistors and high electron mobility transistors utilizing the formation of a complaint substrates for materials used to form the same
US20030020092A1 (en)2001-07-242003-01-30Primit ParikhInsulating gate AlGaN/GaN HEMT
WO2003049193A1 (en)2001-12-032003-06-12Cree, Inc.Strain balanced nitride heterojunction transistors and methods of fabricating strain balanced nitride heterojunction transistors
US20030102482A1 (en)2001-12-032003-06-05Saxler Adam WilliamStrain balanced nitride heterojunction transistors and methods of fabricating strain balanced nitride heterojunction transistors
US20030213975A1 (en)2002-05-172003-11-20Matsushita Electric Industrial Co, Ltd.Semiconductor device
WO2004008495A2 (en)2002-07-162004-01-22Cree, Inc.Nitride-based transistors and methods of fabrication thereof using non-etched contact recesses
US20040061129A1 (en)2002-07-162004-04-01Saxler Adam WilliamNitride-based transistors and methods of fabrication thereof using non-etched contact recesses
US20040021152A1 (en)2002-08-052004-02-05Chanh NguyenGa/A1GaN Heterostructure Field Effect Transistor with dielectric recessed gate
US20040029330A1 (en)2002-08-052004-02-12Tahir HussainOhmic metal contact and channel protection in GaN devices using an encapsulation layer
US6841809B2 (en)*2003-04-082005-01-11Sensor Electronic Technology, Inc.Heterostructure semiconductor device
JP2004342810A (en)2003-05-152004-12-02Fujitsu Ltd Compound semiconductor device

Non-Patent Citations (82)

* Cited by examiner, † Cited by third party
Title
"Thick AIN template on SiC substrate-Novel semi insulating substrate for GaN-based devices," (C) 2003 by TDI, Inc., http://www.tdii.com/products/AIN<SUB>-</SUB>SiCT.html.
Ambacher et al., "Two Dimensional Electron Gases Induced by Spontaneous and Piezoelectric Polarization Charges in N- and Ga-face AlGaN/GaN Heterostructures," Journal of Applied Physics, vol. 85, No. 6, pp. 3222-3233 (Mar. 1999).
Ando et al., "10-W/mm AlGaN-GaN HFET With a Field Modulating Plate," IEEE Electron Device Letters, 24(5), pp. 289-291 (May 2003).
Asbeck et al. "Piezoelectric charge densities in AlGaN/GaN HFETs," Electronics Letters. vol. 33, No. 14, pp. 1230-1231 (1997).
Beaumont, B. et al., "Epitaxial Lateral Overgrowth of GaN," Phys. Stat. Sol. (b) 227, No. 1, pp. 1-43 (2001).
Ben-Yaacov et al., "AlGaN/GaN Current Aperture Vertical Electron Transistors with Regrown Channels," Journal of Applied Physics. vol. 95, No. 4, pp. 2073-2078 (2004).
Breitschadel et al. "Minimization of Leakage Current of Recessed Gate AlGaN/GaN HEMTs by Optimizing the Dry-Etching Process," Journal of Electronic Materials. vol. 28, No. 12, pp. 1420-1423 (1999).
Burm et al. "Recessed Gate GaN MODFETs," Solid-State Electronics. vol. 41, No. 2, pp. 247-250 (1997).
Burm et al. "Ultra-Low Resistive Ohmic Contacts on n-GaN Using Si Implantation," Applied Physics Letters. vol. 70, No. 4, 464-66 (1997).
Chang et al., "AlGaN/GaN Modulation-Doped Field-Effect Transistors with an Mg-doped Carrier Confinement Layer," Jpn. J. Appl. Phys., 42:3316-3319 (2003).
Chen et al. "Cl2 reactive ion etching for gate recessing of AlGaN/GaN field-effect transistors," J. Vac. Sci. Technol. B. vol. 17, No. 6, pp. 2755-2758 (1999).
Chini et al., "Power and Linearity Characteristics of Field-Plagted Recessed-Gate AlGaN-GaN HEMTs," IEEE Electron Device Letters, 25(5), pp. 229-231 (May 2004).
Cho et al., "A New GaAs Field Effect Transistor (FET) with Dipole Barrier (DIB)," Jpn. J. Appl. Phys. 33:775-778 (1994).
Coffie et al., Unpassivated p-GaN/AlGaN/GaN HEMTs with 7.1 W/MMF at 10 GHz, Electronic Letters online No. 20030872, 39(19), (Sep. 18, 2003).
Eastman et al. "GaN materials for high power microwave amplifiers," Mat. Res. Soc. Symp. Proc. vol. 512 (1998).
Eastman et al. "Undoped AlGaN/GaN HEMTs for Microwave Power Amplification," IEEE Transactions on Electron Devices. vol. 48, No. 3, pp. 479-485 (Mar. 2001).
Egawa et al. "Recessed gate ALGaN/GaN MODFET on Sapphire Grown by MOCVD," Applied Physics Letters. vol. 76, No. 1, pp. 121-123 (Jan. 2000).
Gaska et al. "Electron Transport in AlGaN/GaN Heterostructures Grown on 6H-SiC Substrates," Applied Physics Letters. vol. 72, No. 6, pp. 707-709 (Feb. 1998).
Gaska et al. "High-Temperature Performance on AlGaN/GaN HFET's on SiC Substrates," IEEE Electron Device Letters. vol. 18, No. 1, pp, 492-494 (Oct. 1997).
Gaska et al., "Self-Heating in High-Power AlGaN/GaN HFET's," IEEE Electron Device Letters, 19(3), pp. 89-91 (Mar. 1998).
Gelmont et al. "Monte Carlo simulation of electron transport in gallium nitride," Journal of Applied Physics. vol. 74, No. 3, pp. 1818-1821 (Aug. 1993).
Heikman et al. "Polarization Effects in AlGaN/GaN and GaN/AlGaN/GaN heterostructures," Journal of Applied Physics. vol. 93, No. 12, pp. 10114-10118 (Jun. 2003).
Heikman et al., "Growth of Fe-Doped Semi-insulating GaN by Metalorganic Chemical Vapor Deposition," Applied Physics Letters. vol. 83, No. 1, pp. 439-441 (Jul. 2002).
Heikman, et al., "Mass Transport Regrowth of GaN for Ohmic Contacts to AlGaN/GaN," Applied Physics Letters. vol. 78, No. 19, pp. 2876.
Heikman, Sten K., MOCVD Growth Technologies for Applications in AlGaN/GaN High Electron Mobility Transistors, Dissertation, University of California-Santa Barbara, Sep. 2002, 190 pages.
Hikita et al., "350V/150A AlGaN/GaN Power HFET on Silicon Substrate With Source-via Grouding (SVG) Structure," Electron Devices Meeting, 2004, pp. 803-806, IEDM Technical Digest. IEEE International (Dec. 2004).
International Search Report corresponding to PCT/US2005/004039, mailed Jun. 30, 2005.
Kanaev et al., "Femtosecond and Ultraviolet Laser Irradiation of Graphitelike Hexagonal Boron Nitride," Journal of Applied Physics, 96(8), pp. 4483-4489 (Oct. 15, 2004).
Kanamura et al., "A 100-W High-Gain AlGaN/GaN HEMT Power Amplifier on a Conductive N-SiC Substrate for Wireless Base Station Applications," Electron Devices Meeting, 2004, pp. 799-802, IEDM Technical Digest. IEEE International (Dec. 2004).
Karmalkar et al. "Enhancement of Breakdown Voltage in AlGaN/GaN High Electron Mobility Transistors Using a Field Plate," IEEETransactions on Electron Devices. vol. 48, No. 8, pp. 1515-1521 (Aug. 2001).
Karmalkar et al. "RESURF AlGaN/GaN HEMT for High Voltage Power Switching," IEEE Electron Device Letters. vol. 22, No. 8, pp. 373-375 (Aug, 2001).
Karmalkar et al., "Very High Voltage AlGaN/GaN High Electron Mobility Transistors Using a Field Plate Deposited on a Stepped Insulator," Solid State Electronics, vol. 45, pp. 1645-1652 (2001).
Kashahara et al., "Ka-ban 2.3W Power AlGan/GaN Heterojunction FET," IEDM Technical Digest, pp. 677-680 (2002).
Komiak et al., "Fully Monolithic 4 Watt High Efficiency Ka-band Power Amplifier," IEEE MTT-S International Microwave Symposium Digest, vol. 3, pp. 947-950 (1999).
Küsters et al., "Double-Heterojunction Lattice-Matched and Pseudomorphic InGaAs HEMT with delta-Doped InP Supply Layers and p-InP Barier Enhancement Layer Grown by LP-MOVPE," IEEE Electron Device Letters, 14(1), (Jan. 1993).
Kuzmik et al. "Annealing of Schottky contacts deposited on dry etched AlGaN/Gan," Semiconductor Science and Technology. vol. 17, No. 11 (Nov. 2002).
Manfra et al., "Electron Mobility Exceeding 160 000 cm<SUP>2</SUP>/V s in AlGaN/GaN Heterostructures Grown by Molecular-beam Epitaxy," Applied Physics Letters, 85(22), pp. 5394-5396 (Nov. 29, 2004).
Manfra et al., "High Mobility AlGaN/GaN Heterostructures Grown by Plasma-assisted Molecular beam epitaxy on Semi-Insulating GaN Templates Prepared by Hydride Vapor Phase Epitaxy," Journal of Applied Physics, 92(1), pp. 338-345 (Jul. 1, 2002).
Manfra et al., "High-Mobility AlGaN/GaN Heterostructures Grown by Molecular-beam Epitaxy on GaN Templates Prepared by Hydride Vapor Phase Epitaxy," Applied Physics Letters, 77(18), pp. 2888-2890 (Oct. 30, 2000).
Neuburger et al. "Design of GaN-based Field Effect Transistor Structures based on Doping Screening of Polarization Fields," WA 1.5, 7<SUP>th </SUP>Wide-Gandgap III-Nitride Workship (Mar. 2002).
Parikh et al., "Development of Gallium Nitride Epitaxy and Associated Material-Device Correlation for RF, Microwave and MM-wave Applications," Cree, Inc. (35 slides).
Ping et al. "DC and Microwave Performance of High-Current AlGaN/GaN Heterostructure Field Effect Transistors Grown on p-Type SiC Substrates," IEEE Electron Device Letters. vol. 19, no. 2, pp. 54-56 (Feb. 1998).
Saxler et al., "III-Nitride Heterostructures on High-Purity Semi-Insulating 4H-SiC Substrates for High-Power RF Transistors," International Workshop on Nitride Semiconductors (Jul. 19, 2004).
Shen et al., "High-Power Polarization-Engineered GaN/AlGaN/GaN HEMTs Without Surface Passivation," IEEE Electronics Device Letters. vol. 25, No. 1, pp. 7-9 (2004).
Sheppard et al. "High Power Demonstration at 10 GHz with GaN/AlGaN HEMT Hybrid Amplifiers." Presented at the 58<SUP>th </SUP>DRC, Denver, CO, Jun. 2000.
Sheppard et al. "Improved 10-GHz Operation of GaN/AlGaN HEMTs on Silicon Carbide," Materials Science Forum. vols. 338-342, pp. 1643-1646, (2000).
Shiojima et al., "Improved Carrier Confinement by a Buried p-Layer in the AlGaN/GaN HEMT Structure," IEICE Trans. Electron., E83-C(12), (Dec. 2000).
Sriram et al. "RF Performance of AlGaN/GaN MODFET's on High Resistivity SiC Substrates," Presentation at Materials Research Society Fall Symposium , 1997.
Sriram et al. "SiC and GaN Wide Bandgap Microwave Power Transistors," IEEE Samoff Symposium, Pittsburgh, PA, Mar. 18, 1998.
Sullivan et al. "High-Power 10-GHz Operation of AlGaN HFET's on Insulating SiC," IEEE Electron Device Letters. vol. 19, No. 6, pp. 198-200 (Jun. 1998).
Tilak et al., "Influence of Barrier Thickness on the High-Power Performance of AlGaN/GaN HEMTs," IEEE Electron Device Letters, 22(1), pp. 504-506 (Nov. 2001).
United States Patent Application entitled "Aluminum Free Group III-Nitride Based High Electron Mobility Transistors and Methods of Fabricating Same," U.S. Appl. No. 11/118,575, filed Apr. 29, 2005.
United States Patent Application entitled "Binary Group III-Nitride Based High Electron Mobility Transistors and Methods of Fabricating Same," U.S. Appl. No. 11/118,675, filed Apr. 29, 2005.
United States Patent Application entitled "Cap Layers and/or Passivation Layers for Nitride-Based Transistors, Transistor Structures and Methods of Fabricating Same," U.S. Appl. No. 10/996,249, filed Nov. 23, 2004.
United States Patent Application entitled "Co-Doping for Fermi Level Control in Semi-Insulating Group III Nitrides," filed Jan. 7, 2004.
United States Patent Application entitled "Composite Substrates of Conductive And Insulating or Semi-Insulating Group III-Nitrides For Group III-Nitride Devices," U.S. Appl. No. 11/103,127, filed Apr. 11, 2005.
United States Patent Application entitled "Field Effect Transistors (FETS) Having Multi-Watt Output Power at Millimeter-Wave Frequencies," U.S. Appl. No. 11/005,423, filed Dec. 6, 2004.
United States Patent Application entitled "Group III Nitride Field Effect Transistors (FETs) Capable of Withstanding High Temperature Reverse Bias Test Conditions," U.S. Appl. No. 11/080,905, filed Mar. 15, 2005.
United States Patent Application entitled "High Power Density and/or Linearity Transistors," U.S. Appl. No. 11/005,107, filed Dec. 6, 2004.
United States Patent Application entitled "Improved Dielectric Passivation for Semiconductor Devices," U.S. Appl. No. 10/851,507, filed May 22, 2004.
United States Patent Application entitled "Methods of Fabricating Nitride-Based Transistors with a Cap Layer and a Recessed Gate," filed Jul. 23, 2004.
United States Patent Application entitled "Methods of Fabricating Nitride-Based Transistors with a Cap Layer and a Recessed Gate," U.S. Appl. No. 10/897,726, filed Jul. 23, 2004.
United States Patent Application entitled "Methods of Having Laterally Grown Active Region and Methods of Fabricating Same," filed Jul. 26, 2004.
United States Patent Application entitled "Nitride Heterojunction Transistors Having Charge-Transfer Induced Energy Barriers and Methods of Fabricating the Same," U.S. Appl. No. 10/772,882, filed Feb. 5, 2004.
United States Patent Application entitled "Nitride-Based Transistors and Methods of Fabrication Thereof Using Non-Etched Contact Recesses," U.S. Appl. No. 10/617,843, filed Jul. 11, 2003.
United States Patent Application entitled "Nitride-Based Transistors with a Protective Layer and a Low-Damage Recess and Methods of Fabrication Thereof," U.S. Appl. No. 10/758,871, filed Jan. 16, 2004.
United States Patent Application entitled "Semiconductor Devices Having a Hybrid Channel Layer, Current Aperture Transistors and Methods of Fabricating the Same," U.S. Appl. No. 10/849,589, filed May 20, 2004.
United States Patent Application entitled "Silicon Carbide on Diamond Substrates and Related Devices and Methods," U.S. Appl. No. 10/707,898, filed Jan. 22, 2004.
United States Patent Application entitled "Thick Semi-Insulating or Insulating Epitaxial Gallium Nitride Layers and Devices Incorporating Same," U.S. Appl. No. 11/103,117, filed Apr. 11, 2005.
United States Patent Application entitled, "Silicon Carbide on Diamond Substrates and Related Devices and Methods,".
Walker, J. L. B. (Ed.), High Power GaAs FET Amplifiers, Norwood, MA: Artech House, pp. 119-120 (1993).
Wu et al. "30-W/mm GaN HEMTs by Field Plate Optimization," IEEE Electron Device Letters. vol. 25, No. 3, pp. 117-119 (Mar. 2004).
Wu et al. "High Al-Content AlGaN/GaN MODFET's for Ultrahigh Performance," IEEE Electron Device Letters. vol. 19, No. 2, pp. 50-53 (Feb. 1998).
Wu et al., "3.5-Watt AlGaN/GaN HEMTs and Amplifiers at 35 GHz," Cree Santa Barbara Technology Center, Goleta, CA 93117.
Wu et al., "3.5-Watt AlGaN/GaN HEMTs and Amplifiers at 35 GHz," IEDM-2003, Cree, Inc.
Wu et al., "30-W/mm GaN HEMTs by Field Plate Optimization," IEEE Electron Device Letters, 25(3), pp. 117-119 (Mar. 2004).
Wu et al., "Bias-dependent Performance of High-Power AlGaN/GaN HEMTs," IEDM Technical Digest, p. 378-380 (2001).
Wu et al., "Linearity Performance of GaN HEMTs With Field Plates," Cree Santa Barbara Technology Center, Goleta, CA 93117.
Wu et al., "Linearity Performance of GaN HEMTs With Field Plates," DRC 2004, Cree, Inc.
Yu et al. "Schottky barrier engineering in III-V nitrides via the piezoelectric effect," Applied Physics Letters. vol. 73, No. 13, pp. 1880-1882, (Sep. 1998).
Yu et al., "Schottky Barrier Engineering in III-V Nitrides via the Piezoelectric Effect," Applied Physics Letters, 73(13), pp. 1880-1882 (Sep. 28, 1998).
Zhang et al., "High Breakdown GaN HEMT with Overlapping Gate Structure," IEEE Electron Device Letters, 21(9), pp. 421-423 (Sep. 2000).

Cited By (114)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US9419124B2 (en)2001-07-242016-08-16Cree, Inc.Insulating gate AlGaN/GaN HEMT
US10224427B2 (en)2001-07-242019-03-05Cree, Inc.Insulting gate AlGaN/GaN HEMT
US20090315078A1 (en)*2001-07-242009-12-24Cree, Inc.INSULATING GATE AlGaN/GaN HEMT
US9035354B2 (en)2004-02-052015-05-19Cree, Inc.Heterojunction transistors having barrier layer bandgaps greater than channel layer bandgaps and related methods
US9041064B2 (en)2006-11-212015-05-26Cree, Inc.High voltage GaN transistor
US8169005B2 (en)2006-11-212012-05-01Cree, Inc.High voltage GaN transistors
US9450081B2 (en)2006-11-212016-09-20Cree, Inc.High voltage GaN transistor
US20100109051A1 (en)*2006-11-212010-05-06Cree, Inc.High voltage gan transistors
US7893500B2 (en)2006-11-212011-02-22Cree, Inc.High voltage GaN transistors
US8878245B2 (en)*2006-11-302014-11-04Cree, Inc.Transistors and method for making ohmic contact to transistors
US20080128753A1 (en)*2006-11-302008-06-05Cree, Inc.Transistors and method for making ohmic contact to transistors
US20080173897A1 (en)*2007-01-192008-07-24Jianjun CaoIII nitride power device with reduced QGD
US9076852B2 (en)*2007-01-192015-07-07International Rectifier CorporationIII nitride power device with reduced QGD
US8021904B2 (en)2007-02-012011-09-20Cree, Inc.Ohmic contacts to nitrogen polarity GaN
US20080185608A1 (en)*2007-02-012008-08-07Cree, Inc.Ohmic contacts to nitrogen polarity GaN
US20080230786A1 (en)*2007-03-232008-09-25Cree, Inc.High temperature performance capable gallium nitride transistor
US8212290B2 (en)2007-03-232012-07-03Cree, Inc.High temperature performance capable gallium nitride transistor
US9240473B2 (en)2007-03-232016-01-19Cree, Inc.High temperature performance capable gallium nitride transistor
US20110215380A1 (en)*2007-03-302011-09-08S.O.I.Tec Silicon On Insulator TechnologiesElectronic devices with improved ohmic contact
US8253170B2 (en)2007-03-302012-08-28Soitec SA & Soitec USA, Inc.Electronic devices with improved OHMIC contact
US7968390B2 (en)*2007-03-302011-06-28S.O.I.Tec Silicon On Insulator TechnologiesElectronic devices with improved ohmic contact
US20100038682A1 (en)*2007-03-302010-02-18Lahreche HaceneElectronic devices with improved ohmic contact
US20110217816A1 (en)*2007-07-252011-09-08Eudyna Devices Inc.Field effect transistor and method for fabricating the same
US20090283787A1 (en)*2007-11-142009-11-19Matthew DonofrioSemiconductor light emitting diodes having reflective structures and methods of fabricating same
US8368100B2 (en)2007-11-142013-02-05Cree, Inc.Semiconductor light emitting diodes having reflective structures and methods of fabricating same
US9941399B2 (en)2008-04-232018-04-10Transphorm Inc.Enhancement mode III-N HEMTs
US9196716B2 (en)2008-04-232015-11-24Transphorm Inc.Enhancement mode III-N HEMTs
US8841702B2 (en)2008-04-232014-09-23Transphorm Inc.Enhancement mode III-N HEMTs
US8519438B2 (en)2008-04-232013-08-27Transphorm Inc.Enhancement mode III-N HEMTs
US9437708B2 (en)2008-04-232016-09-06Transphorm Inc.Enhancement mode III-N HEMTs
US8384115B2 (en)2008-08-012013-02-26Cree, Inc.Bond pad design for enhancing light extraction from LED chips
US20100025719A1 (en)*2008-08-012010-02-04Cree, Inc.Bond pad design for enhancing light extraction from led chips
US20100073067A1 (en)*2008-09-232010-03-25Transphorm Inc.Inductive Load Power Switching Circuits
US8289065B2 (en)2008-09-232012-10-16Transphorm Inc.Inductive load power switching circuits
US9690314B2 (en)2008-09-232017-06-27Transphorm Inc.Inductive load power switching circuits
US8531232B2 (en)2008-09-232013-09-10Transphorm Inc.Inductive load power switching circuits
US8493129B2 (en)2008-09-232013-07-23Transphorm Inc.Inductive load power switching circuits
US8816751B2 (en)2008-09-232014-08-26Transphorm Inc.Inductive load power switching circuits
US8541818B2 (en)2008-12-102013-09-24Transphorm Inc.Semiconductor heterostructure diodes
US8237198B2 (en)2008-12-102012-08-07Transphorm Inc.Semiconductor heterostructure diodes
US9041065B2 (en)2008-12-102015-05-26Transphorm Inc.Semiconductor heterostructure diodes
US20100276698A1 (en)*2009-04-292010-11-04Cree, Inc.Gate electrodes for millimeter-wave operation and methods of fabrication
US8741715B2 (en)2009-04-292014-06-03Cree, Inc.Gate electrodes for millimeter-wave operation and methods of fabrication
US8742459B2 (en)2009-05-142014-06-03Transphorm Inc.High voltage III-nitride semiconductor devices
US9293561B2 (en)2009-05-142016-03-22Transphorm Inc.High voltage III-nitride semiconductor devices
US8268707B2 (en)2009-06-222012-09-18Raytheon CompanyGallium nitride for liquid crystal electrodes
US20100320474A1 (en)*2009-06-222010-12-23Raytheon CompanyGallium nitride for liquid crystal electrodes
US8698200B2 (en)2009-06-222014-04-15Raytheon CompanyGallium nitride for liquid crystal electrodes
US8390000B2 (en)2009-08-282013-03-05Transphorm Inc.Semiconductor devices with field plates
US9373699B2 (en)2009-08-282016-06-21Transphorm Inc.Semiconductor devices with field plates
US9831315B2 (en)2009-08-282017-11-28Transphorm Inc.Semiconductor devices with field plates
US9111961B2 (en)2009-08-282015-08-18Transphorm Inc.Semiconductor devices with field plates
US8692294B2 (en)2009-08-282014-04-08Transphorm Inc.Semiconductor devices with field plates
US9496137B2 (en)2009-12-102016-11-15Transphorm Inc.Methods of forming reverse side engineered III-nitride devices
US10199217B2 (en)2009-12-102019-02-05Transphorm Inc.Methods of forming reverse side engineered III-nitride devices
US8389977B2 (en)2009-12-102013-03-05Transphorm Inc.Reverse side engineered III-nitride devices
US9660048B2 (en)*2010-03-022017-05-23Samsung Electronics Co., Ltd.High electron mobility transistors exhibiting dual depletion and methods of manufacturing the same
US20110215378A1 (en)*2010-03-022011-09-08Samsung Electronics Co., Ltd.High electron mobility transistors exhibiting dual depletion and methods of manufacturing the same
US20110241020A1 (en)*2010-03-312011-10-06Triquint Semiconductor, Inc.High electron mobility transistor with recessed barrier layer
US9543490B2 (en)2010-09-242017-01-10Seoul Semiconductor Co., Ltd.Wafer-level light emitting diode package and method of fabricating the same
US9882102B2 (en)2010-09-242018-01-30Seoul Semiconductor Co., Ltd.Wafer-level light emitting diode and wafer-level light emitting diode package
US10069048B2 (en)2010-09-242018-09-04Seoul Viosys Co., Ltd.Wafer-level light emitting diode package and method of fabricating the same
US10879437B2 (en)2010-09-242020-12-29Seoul Semiconductor Co., Ltd.Wafer-level light emitting diode package and method of fabricating the same
US10892386B2 (en)2010-09-242021-01-12Seoul Semiconductor Co., Ltd.Wafer-level light emitting diode package and method of fabricating the same
US9147760B2 (en)2010-12-152015-09-29Transphorm Inc.Transistors with isolation regions
US9437707B2 (en)2010-12-152016-09-06Transphorm Inc.Transistors with isolation regions
US8742460B2 (en)2010-12-152014-06-03Transphorm Inc.Transistors with isolation regions
US8895421B2 (en)2011-02-022014-11-25Transphorm Inc.III-N device structures and methods
US9224671B2 (en)2011-02-022015-12-29Transphorm Inc.III-N device structures and methods
US8643062B2 (en)2011-02-022014-02-04Transphorm Inc.III-N device structures and methods
US9142659B2 (en)2011-03-042015-09-22Transphorm Inc.Electrode configurations for semiconductor devices
US8772842B2 (en)2011-03-042014-07-08Transphorm, Inc.Semiconductor diodes with low reverse bias currents
US8716141B2 (en)2011-03-042014-05-06Transphorm Inc.Electrode configurations for semiconductor devices
US8895423B2 (en)2011-03-042014-11-25Transphorm Inc.Method for making semiconductor diodes with low reverse bias currents
US9224805B2 (en)2011-09-062015-12-29Transphorm Inc.Semiconductor devices with guard rings
US8901604B2 (en)2011-09-062014-12-02Transphorm Inc.Semiconductor devices with guard rings
US9257547B2 (en)2011-09-132016-02-09Transphorm Inc.III-N device structures having a non-insulating substrate
US8598937B2 (en)2011-10-072013-12-03Transphorm Inc.High power semiconductor electronic components with increased reliability
US9171836B2 (en)2011-10-072015-10-27Transphorm Inc.Method of forming electronic components with increased reliability
US8860495B2 (en)2011-10-072014-10-14Transphorm Inc.Method of forming electronic components with increased reliability
US9054167B2 (en)2011-10-262015-06-09Triquint Semiconductor, Inc.High electron mobility transistor structure and method
US9165766B2 (en)2012-02-032015-10-20Transphorm Inc.Buffer layer structures suited for III-nitride devices with foreign substrates
US9685323B2 (en)2012-02-032017-06-20Transphorm Inc.Buffer layer structures suited for III-nitride devices with foreign substrates
US9093366B2 (en)2012-04-092015-07-28Transphorm Inc.N-polar III-nitride transistors
US9490324B2 (en)2012-04-092016-11-08Transphorm Inc.N-polar III-nitride transistors
US9634100B2 (en)2012-06-272017-04-25Transphorm Inc.Semiconductor devices with integrated hole collectors
US9184275B2 (en)2012-06-272015-11-10Transphorm Inc.Semiconductor devices with integrated hole collectors
US8900985B2 (en)*2012-10-152014-12-02Infineon Technologies Austria AgSelf-doped ohmic contacts for compound semiconductor devices
US9520491B2 (en)2013-02-152016-12-13Transphorm Inc.Electrodes for semiconductor devices and methods of forming the same
US9171730B2 (en)2013-02-152015-10-27Transphorm Inc.Electrodes for semiconductor devices and methods of forming the same
US9590060B2 (en)2013-03-132017-03-07Transphorm Inc.Enhancement-mode III-nitride devices
US10043898B2 (en)2013-03-132018-08-07Transphorm Inc.Enhancement-mode III-nitride devices
US10535763B2 (en)2013-03-132020-01-14Transphorm Inc.Enhancement-mode III-nitride devices
US9865719B2 (en)2013-03-152018-01-09Transphorm Inc.Carbon doping semiconductor devices
US9245992B2 (en)2013-03-152016-01-26Transphorm Inc.Carbon doping semiconductor devices
US9245993B2 (en)2013-03-152016-01-26Transphorm Inc.Carbon doping semiconductor devices
US9443938B2 (en)2013-07-192016-09-13Transphorm Inc.III-nitride transistor including a p-type depleting layer
US10043896B2 (en)2013-07-192018-08-07Transphorm Inc.III-Nitride transistor including a III-N depleting layer
US9842922B2 (en)2013-07-192017-12-12Transphorm Inc.III-nitride transistor including a p-type depleting layer
US9318593B2 (en)2014-07-212016-04-19Transphorm Inc.Forming enhancement mode III-nitride devices
US9935190B2 (en)2014-07-212018-04-03Transphorm Inc.Forming enhancement mode III-nitride devices
US9536966B2 (en)2014-12-162017-01-03Transphorm Inc.Gate structures for III-N devices
US9536967B2 (en)2014-12-162017-01-03Transphorm Inc.Recessed ohmic contacts in a III-N device
US11322599B2 (en)2016-01-152022-05-03Transphorm Technology, Inc.Enhancement mode III-nitride devices having an Al1-xSixO gate insulator
US10580929B2 (en)2016-03-302020-03-03Seoul Viosys Co., Ltd.UV light emitting diode package and light emitting diode module having the same
US10629681B2 (en)2016-05-312020-04-21Transphorm Technology, Inc.III-nitride devices including a graded depleting layer
US10224401B2 (en)2016-05-312019-03-05Transphorm Inc.III-nitride devices including a graded depleting layer
US11121216B2 (en)2016-05-312021-09-14Transphorm Technology, Inc.III-nitride devices including a graded depleting layer
US20230019288A1 (en)*2020-02-192023-01-19Robert Bosch GmbhMosfet with saturation contact and method for forming a mosfet with saturation contact
EP3975224A1 (en)2020-09-292022-03-30Valstybinis Moksliniu Tyrimu Institutas Fiziniu Ir Technologijos Mokslu CentrasMethod for fabrication of recessed electrical elements
LT6909B (en)*2020-09-292022-04-25Valstybinis mokslinių tyrimų institutas Fizinių ir technologijos mokslų centrasManufacturing method for recessed electrical components
WO2022093330A1 (en)2020-10-302022-05-05Raytheon CompanyGroup iii-v semiconductor structures having crystalline regrowth layers and methods for forming such structures
US11515410B2 (en)2020-10-302022-11-29Raytheon CompanyGroup III-V semiconductor structures having crystalline regrowth layers and methods for forming such structures
US11784248B2 (en)2020-10-302023-10-10Raytheon CompanyGroup III-V semiconductor structures having crystalline regrowth layers and methods for forming such structures

Also Published As

Publication numberPublication date
CN1998085B (en)2012-08-08
JP5160225B2 (en)2013-03-13
CA2567066A1 (en)2005-12-15
JP2007538402A (en)2007-12-27
EP1747589A1 (en)2007-01-31
KR20070032701A (en)2007-03-22
CN1998085A (en)2007-07-11
TW200539264A (en)2005-12-01
EP1747589B1 (en)2014-03-26
WO2005119787A1 (en)2005-12-15
US20050258451A1 (en)2005-11-24

Similar Documents

PublicationPublication DateTitle
US7432142B2 (en)Methods of fabricating nitride-based transistors having regrown ohmic contact regions
US9666707B2 (en)Nitride-based transistors with a cap layer and a recessed gate
US11316028B2 (en)Nitride-based transistors with a protective layer and a low-damage recess
US7592211B2 (en)Methods of fabricating transistors including supported gate electrodes
US6982204B2 (en)Nitride-based transistors and methods of fabrication thereof using non-etched contact recesses
EP1817798B1 (en)Cap layers and/or passivation layers for nitride-based transistors, transistor structures and methods of fabricating same
US8946777B2 (en)Nitride-based transistors having laterally grown active region and methods of fabricating same
US8105889B2 (en)Methods of fabricating transistors including self-aligned gate electrodes and source/drain regions
JP2014003301A (en)Nitride-based transistor and manufacturing method using etch stop layer

Legal Events

DateCodeTitleDescription
ASAssignment

Owner name:CREE, INC., NORTH CAROLINA

Free format text:ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SAXLER, ADAM WILLIAM;SMITH, RICHARD PETER;REEL/FRAME:015369/0001

Effective date:20040519

STCFInformation on status: patent grant

Free format text:PATENTED CASE

CCCertificate of correction
FPAYFee payment

Year of fee payment:4

FPAYFee payment

Year of fee payment:8

MAFPMaintenance fee payment

Free format text:PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment:12

ASAssignment

Owner name:U.S. BANK TRUST COMPANY, NATIONAL ASSOCIATION, NORTH CAROLINA

Free format text:SECURITY INTEREST;ASSIGNOR:WOLFSPEED, INC.;REEL/FRAME:064185/0755

Effective date:20230623


[8]ページ先頭

©2009-2025 Movatter.jp