




| Application Number | Priority Date | Filing Date | Title | 
|---|---|---|---|
| US09/104,049US6212490B1 (en) | 1998-06-24 | 1998-06-24 | Hybrid circuit model simulator for accurate timing and noise analysis | 
| PCT/US1999/014094WO1999067733A1 (en) | 1998-06-24 | 1999-06-22 | Hybrid circuit model simulator for accurate timing and noise analysis | 
| Application Number | Priority Date | Filing Date | Title | 
|---|---|---|---|
| US09/104,049US6212490B1 (en) | 1998-06-24 | 1998-06-24 | Hybrid circuit model simulator for accurate timing and noise analysis | 
| Publication Number | Publication Date | 
|---|---|
| US6212490B1true US6212490B1 (en) | 2001-04-03 | 
| Application Number | Title | Priority Date | Filing Date | 
|---|---|---|---|
| US09/104,049Expired - LifetimeUS6212490B1 (en) | 1998-06-24 | 1998-06-24 | Hybrid circuit model simulator for accurate timing and noise analysis | 
| Country | Link | 
|---|---|
| US (1) | US6212490B1 (en) | 
| WO (1) | WO1999067733A1 (en) | 
| Publication number | Priority date | Publication date | Assignee | Title | 
|---|---|---|---|---|
| US6353917B1 (en)* | 1999-07-16 | 2002-03-05 | Silicon Graphics, Inc. | Determining a worst case switching factor for integrated circuit design | 
| US20020052691A1 (en)* | 2000-08-30 | 2002-05-02 | Hiroshi Yoshida | Server apparatus, transit control method, and computer-readable recording medium storing transit control program | 
| US20030083856A1 (en)* | 2001-10-31 | 2003-05-01 | Fujitsu Limited | Model analyzing method and apparatus, and storage medium | 
| US6581191B1 (en)* | 1999-11-30 | 2003-06-17 | Synplicity, Inc. | Hardware debugging in a hardware description language | 
| US20030177427A1 (en)* | 2002-03-13 | 2003-09-18 | Farag Fattouh | Circuit modeling | 
| US20040025122A1 (en)* | 2000-11-28 | 2004-02-05 | Schubert Nils Endric | Hardware-based HDL code coverage and design analysis | 
| US6732340B1 (en)* | 1999-07-26 | 2004-05-04 | Matsushita Electric Industrial Co., Ltd. | Method for designing a semiconductor integrated circuit which includes consideration of parasitic elements on critical data paths | 
| US6799153B1 (en)* | 2000-04-20 | 2004-09-28 | Freescale Semiconductor, Inc. | Cross coupling delay characterization for integrated circuits | 
| US20040216060A1 (en)* | 2003-04-28 | 2004-10-28 | International Business Machines Corporation | Method and system for low noise integrated circuit design | 
| US20050024074A1 (en)* | 2003-08-01 | 2005-02-03 | Gary Benjamin | Method and apparatus for characterizing an electronic circuit | 
| US6892171B2 (en)* | 2001-02-28 | 2005-05-10 | Intel Corporation | Method for modeling a reflected electrical wave in a digital simulation | 
| US6915249B1 (en)* | 1998-05-14 | 2005-07-05 | Fujitsu Limited | Noise checking method and apparatus | 
| US20050197817A1 (en)* | 2004-03-08 | 2005-09-08 | Matsushita Electric Industrial Co., Ltd. | Interference analysis method, interference analysis device, interference analysis program and recording medium with interference analysis program recorded thereon | 
| US20050204318A1 (en)* | 2004-03-15 | 2005-09-15 | International Business Machines Corporation | Method for optimal use of direct fit and interpolated models in schematic custom design of electrical circuits | 
| US20060048081A1 (en)* | 2004-08-31 | 2006-03-02 | Texas Instruments Incorporated | System and method for modeling an integrated circuit system | 
| US20060069537A1 (en)* | 2004-09-29 | 2006-03-30 | Lihui Cao | Method for simulating noise in an integrated circuit system | 
| US20060123364A1 (en)* | 2004-12-07 | 2006-06-08 | International Business Machines Corporation | Method, system and program product for evaluating a circuit | 
| US20060224374A1 (en)* | 2005-03-31 | 2006-10-05 | Won Ok Kwon | Method for converting IBIS model to spice behavioral model by extracting resistor and capacitor | 
| US20060247905A1 (en)* | 2005-04-29 | 2006-11-02 | Vikas Agrawal | System, method and apparatus for placing and routing | 
| CN1293498C (en)* | 2002-12-26 | 2007-01-03 | 株式会社东芝 | Simulation methods and simulation programs | 
| US20070299647A1 (en)* | 2005-07-26 | 2007-12-27 | Mentor Graphics Corporation | Accelerated Analog and/or Rf Simulation | 
| US20080059142A1 (en)* | 2006-08-31 | 2008-03-06 | Chlipala James D | Input/Output Buffer Information Specification (IBIS) Model Generation for Multi-chip Modules (MCM) and Similar Devices | 
| CN102364478A (en)* | 2011-10-17 | 2012-02-29 | 中兴通讯股份有限公司 | Simulation method, device and system for high speed signal channel via holes | 
| US8145458B1 (en)* | 2007-04-19 | 2012-03-27 | Cadence Design Systems, Inc. | Method and system for automatic stress analysis of analog components in digital electronic circuit | 
| US20120198411A1 (en)* | 2009-03-06 | 2012-08-02 | Cadence Design Systems, Inc. | Method and apparatus for ams simulation of integrated circuit design | 
| US20150286759A1 (en)* | 2012-10-12 | 2015-10-08 | Technische Universitaet Dortmund | Computer implemented method for hybrid simulation of power distribution network and associated communication network for real time applications | 
| US20150286758A1 (en)* | 2012-10-16 | 2015-10-08 | Nec Corporation | Circuit simulation device, circuit simulation method, and program | 
| US9305590B2 (en) | 2007-10-16 | 2016-04-05 | Seagate Technology Llc | Prevent data storage device circuitry swap | 
| US9679602B2 (en) | 2006-06-14 | 2017-06-13 | Seagate Technology Llc | Disc drive circuitry swap | 
| US10223483B1 (en) | 2016-12-23 | 2019-03-05 | Intel Corporation | Methods for determining resistive-capacitive component design targets for radio-frequency circuitry | 
| US11170147B2 (en)* | 2019-05-09 | 2021-11-09 | Yangtze Memory Technologies Co., Ltd. | Simulation method for use in functional equivalence check | 
| US11636238B2 (en) | 2018-10-31 | 2023-04-25 | The Mathworks, Inc. | Estimating noise characteristics in physical system simulations | 
| Publication number | Priority date | Publication date | Assignee | Title | 
|---|---|---|---|---|
| US4792913A (en)* | 1986-11-03 | 1988-12-20 | Grumman Aerospace Corporation | Simulator for systems having analog and digital portions | 
| US5369604A (en)* | 1993-02-05 | 1994-11-29 | Texas Instruments Incorporated | Test plan generation for analog integrated circuits | 
| US5404319A (en)* | 1993-02-11 | 1995-04-04 | Analog, Inc. | Translation of behavioral modeling properties into an analog hardware description language | 
| US5559997A (en)* | 1993-10-04 | 1996-09-24 | Matsushita Electric Industrial Co., Ltd. | System and method for designing a printed-circuit board | 
| US5568395A (en)* | 1994-06-29 | 1996-10-22 | Lsi Logic Corporation | Modeling and estimating crosstalk noise and detecting false logic | 
| US5682336A (en)* | 1995-02-10 | 1997-10-28 | Harris Corporation | Simulation of noise behavior of non-linear circuit | 
| Publication number | Priority date | Publication date | Assignee | Title | 
|---|---|---|---|---|
| US4792913A (en)* | 1986-11-03 | 1988-12-20 | Grumman Aerospace Corporation | Simulator for systems having analog and digital portions | 
| US5369604A (en)* | 1993-02-05 | 1994-11-29 | Texas Instruments Incorporated | Test plan generation for analog integrated circuits | 
| US5404319A (en)* | 1993-02-11 | 1995-04-04 | Analog, Inc. | Translation of behavioral modeling properties into an analog hardware description language | 
| US5559997A (en)* | 1993-10-04 | 1996-09-24 | Matsushita Electric Industrial Co., Ltd. | System and method for designing a printed-circuit board | 
| US5568395A (en)* | 1994-06-29 | 1996-10-22 | Lsi Logic Corporation | Modeling and estimating crosstalk noise and detecting false logic | 
| US5682336A (en)* | 1995-02-10 | 1997-10-28 | Harris Corporation | Simulation of noise behavior of non-linear circuit | 
| Title | 
|---|
| Antao, B.A. et al., "Automatic Analog Model Generation for Behavioral Simulation," Proc. of IEEE 1992 Custom Integrated Circuits Conf., May 1992, pp. 12.2.1-12.2.4.* | 
| Casinovi, G. et al., "A Multi-Level Simulator with Analog Behavioral Models," IEEE Int'l Symp. on Circuits and Systems (ISCAS '96), vol. 4, May 1996, pp. 699-702.* | 
| Chian, M.C. et al., "Automated CAE Tools for Full Custom Design of Bipolar Analog ASICs," 3rd Annual IEEE Proc. of ASIC Seminar and Exhibit, Sep. 1990, pp. P11-4.1-P11-4.7.* | 
| Getreu, I.E., "Behavioral Modeling of Analog Blocks using SABER Simulator," Proc. of the 32nd Midwest Symp. on Circuits and Systems, vol. 2, Aug. 1989, pp. 977-980.* | 
| Kimura et al., "A unified technique for PCB/MCM design by combining electromagnetic field analysis with circuit simulator," Design, Automation and Test in Europe, Feb. 1998, pp. 951-952.* | 
| Kimura, H., et al., "A Unified Technique for PCB/MCM Design by Combining Electromagnetic Field Analysis with Circuit Simulator," Proceedings, Design, Automation and Test in Europe, Feb. 1998, pp. 951-952. | 
| Sandage, R.W. et al., "A Novel Tool for Circuit-System Modeling," IEEE 39th Midwest Symp. on Circuits and Systems, vol. 1, Aug. 1996, pp. 373-376.* | 
| Singh, J. et al., "iMACSIM: A Program for Multi-Level Analog Circuit Simulation," IEEE Int'l Conf. on Computer-Aided Design (ICCAD-91), Nov. 1991, pp. 16-19.* | 
| Yook et al., "Application of system-level EM modeling to high-speed digital IC packages and PCBs,"Microwave Theory and Techniques, IEEE Trans., v. 45, No. 10, Oct. 1997, pp. 1847-1856.* | 
| Yook, Jong-Gwan, et al., "Application of System-Level EM Modeling to High-Speed Digital IC Pakcages and PCB's," IEEE Transactions on Microwave Theory and Techniques, vol. 45, No. 10, Oct. 1997pp. 1847-1856. | 
| Yuan et al., "Analysis and modelling of power distribution networks and plane structures in multichip models and PCBs," Electromagnetic Compatibility, 1995, Symposium Record, IEEE Int. Symp., Aug. 1995, pp. 447-452.* | 
| Yuan, Frank Y., et al., "Analysis and Modeling of Power Distribution Networks and Plane Structures in Multichip Modules and PCB's," IEEE International Symposium on Electromagnetic Compatibility, Aug. 1995, pp. 447-452. | 
| Publication number | Priority date | Publication date | Assignee | Title | 
|---|---|---|---|---|
| US6915249B1 (en)* | 1998-05-14 | 2005-07-05 | Fujitsu Limited | Noise checking method and apparatus | 
| US6353917B1 (en)* | 1999-07-16 | 2002-03-05 | Silicon Graphics, Inc. | Determining a worst case switching factor for integrated circuit design | 
| US6732340B1 (en)* | 1999-07-26 | 2004-05-04 | Matsushita Electric Industrial Co., Ltd. | Method for designing a semiconductor integrated circuit which includes consideration of parasitic elements on critical data paths | 
| US6904577B2 (en)* | 1999-11-30 | 2005-06-07 | Synplicity, Inc. | Hardware debugging in a hardware description language | 
| US20030182642A1 (en)* | 1999-11-30 | 2003-09-25 | Schubert Nils Endric | Hardware debugging in a hardware description language | 
| US7069526B2 (en)* | 1999-11-30 | 2006-06-27 | Synplicity, Inc. | Hardware debugging in a hardware description language | 
| US6581191B1 (en)* | 1999-11-30 | 2003-06-17 | Synplicity, Inc. | Hardware debugging in a hardware description language | 
| US6799153B1 (en)* | 2000-04-20 | 2004-09-28 | Freescale Semiconductor, Inc. | Cross coupling delay characterization for integrated circuits | 
| US7216097B2 (en)* | 2000-08-30 | 2007-05-08 | Fujitsu Limited | Server apparatus, transit control method, and computer-readable recording medium storing transit control program | 
| US20020052691A1 (en)* | 2000-08-30 | 2002-05-02 | Hiroshi Yoshida | Server apparatus, transit control method, and computer-readable recording medium storing transit control program | 
| US7836416B2 (en) | 2000-11-28 | 2010-11-16 | Synopsys, Inc. | Hardware-based HDL code coverage and design analysis | 
| US20040025122A1 (en)* | 2000-11-28 | 2004-02-05 | Schubert Nils Endric | Hardware-based HDL code coverage and design analysis | 
| US20070198959A1 (en)* | 2000-11-28 | 2007-08-23 | Schubert Nils E | Hardware-based HDL code coverage and design analysis | 
| US7222315B2 (en) | 2000-11-28 | 2007-05-22 | Synplicity, Inc. | Hardware-based HDL code coverage and design analysis | 
| US6892171B2 (en)* | 2001-02-28 | 2005-05-10 | Intel Corporation | Method for modeling a reflected electrical wave in a digital simulation | 
| US20030083856A1 (en)* | 2001-10-31 | 2003-05-01 | Fujitsu Limited | Model analyzing method and apparatus, and storage medium | 
| US6868534B2 (en)* | 2002-03-13 | 2005-03-15 | Intel Corporation | Circuit modeling | 
| US20030177427A1 (en)* | 2002-03-13 | 2003-09-18 | Farag Fattouh | Circuit modeling | 
| CN1293498C (en)* | 2002-12-26 | 2007-01-03 | 株式会社东芝 | Simulation methods and simulation programs | 
| US20040216060A1 (en)* | 2003-04-28 | 2004-10-28 | International Business Machines Corporation | Method and system for low noise integrated circuit design | 
| US6950997B2 (en)* | 2003-04-28 | 2005-09-27 | International Business Machines Corporation | Method and system for low noise integrated circuit design | 
| US20050024074A1 (en)* | 2003-08-01 | 2005-02-03 | Gary Benjamin | Method and apparatus for characterizing an electronic circuit | 
| US7788076B2 (en)* | 2004-03-08 | 2010-08-31 | Panasonic Corporation | Interference analysis method, interference analysis device, interference analysis program and recording medium with interference analysis program recorded thereon | 
| US20050197817A1 (en)* | 2004-03-08 | 2005-09-08 | Matsushita Electric Industrial Co., Ltd. | Interference analysis method, interference analysis device, interference analysis program and recording medium with interference analysis program recorded thereon | 
| US7089512B2 (en)* | 2004-03-15 | 2006-08-08 | International Business Machines Corporation | Method for optimal use of direct fit and interpolated models in schematic custom design of electrical circuits | 
| US20050204318A1 (en)* | 2004-03-15 | 2005-09-15 | International Business Machines Corporation | Method for optimal use of direct fit and interpolated models in schematic custom design of electrical circuits | 
| US20060048081A1 (en)* | 2004-08-31 | 2006-03-02 | Texas Instruments Incorporated | System and method for modeling an integrated circuit system | 
| US7281223B2 (en)* | 2004-08-31 | 2007-10-09 | Texas Instruments Incorporated | System and method for modeling an integrated circuit system | 
| US20060069537A1 (en)* | 2004-09-29 | 2006-03-30 | Lihui Cao | Method for simulating noise in an integrated circuit system | 
| US20060123364A1 (en)* | 2004-12-07 | 2006-06-08 | International Business Machines Corporation | Method, system and program product for evaluating a circuit | 
| US7240310B2 (en) | 2004-12-07 | 2007-07-03 | International Business Machines Corporation | Method, system and program product for evaluating a circuit | 
| US20060224374A1 (en)* | 2005-03-31 | 2006-10-05 | Won Ok Kwon | Method for converting IBIS model to spice behavioral model by extracting resistor and capacitor | 
| US7395192B2 (en)* | 2005-03-31 | 2008-07-01 | Electronics And Telecommunications Research Institute | Method for converting IBIS model to SPICE behavioral model by extracting resistor and capacitor | 
| US20060247905A1 (en)* | 2005-04-29 | 2006-11-02 | Vikas Agrawal | System, method and apparatus for placing and routing | 
| US20070299647A1 (en)* | 2005-07-26 | 2007-12-27 | Mentor Graphics Corporation | Accelerated Analog and/or Rf Simulation | 
| US8700377B2 (en)* | 2005-07-26 | 2014-04-15 | Mentor Graphics Corporation | Accelerated analog and/or RF simulation | 
| US9679602B2 (en) | 2006-06-14 | 2017-06-13 | Seagate Technology Llc | Disc drive circuitry swap | 
| US20080059142A1 (en)* | 2006-08-31 | 2008-03-06 | Chlipala James D | Input/Output Buffer Information Specification (IBIS) Model Generation for Multi-chip Modules (MCM) and Similar Devices | 
| US8180600B2 (en) | 2006-08-31 | 2012-05-15 | Agere Systems Inc. | Input/output buffer information specification (IBIS) model generation for multi-chip modules (MCM) and similar devices | 
| US8145458B1 (en)* | 2007-04-19 | 2012-03-27 | Cadence Design Systems, Inc. | Method and system for automatic stress analysis of analog components in digital electronic circuit | 
| US9305590B2 (en) | 2007-10-16 | 2016-04-05 | Seagate Technology Llc | Prevent data storage device circuitry swap | 
| US20120198411A1 (en)* | 2009-03-06 | 2012-08-02 | Cadence Design Systems, Inc. | Method and apparatus for ams simulation of integrated circuit design | 
| US8578322B2 (en)* | 2009-03-06 | 2013-11-05 | Cadence Design Systems, Inc. | Method and apparatus for AMS simulation of integrated circuit design | 
| US8661402B2 (en) | 2009-03-06 | 2014-02-25 | Cadence Design Systems, Inc. | Method and apparatus for AMS simulation of integrated circuit design | 
| CN102364478A (en)* | 2011-10-17 | 2012-02-29 | 中兴通讯股份有限公司 | Simulation method, device and system for high speed signal channel via holes | 
| US20150286759A1 (en)* | 2012-10-12 | 2015-10-08 | Technische Universitaet Dortmund | Computer implemented method for hybrid simulation of power distribution network and associated communication network for real time applications | 
| US20150286758A1 (en)* | 2012-10-16 | 2015-10-08 | Nec Corporation | Circuit simulation device, circuit simulation method, and program | 
| US10223483B1 (en) | 2016-12-23 | 2019-03-05 | Intel Corporation | Methods for determining resistive-capacitive component design targets for radio-frequency circuitry | 
| US11636238B2 (en) | 2018-10-31 | 2023-04-25 | The Mathworks, Inc. | Estimating noise characteristics in physical system simulations | 
| US11170147B2 (en)* | 2019-05-09 | 2021-11-09 | Yangtze Memory Technologies Co., Ltd. | Simulation method for use in functional equivalence check | 
| Publication number | Publication date | 
|---|---|
| WO1999067733A1 (en) | 1999-12-29 | 
| Publication | Publication Date | Title | 
|---|---|---|
| US6212490B1 (en) | Hybrid circuit model simulator for accurate timing and noise analysis | |
| US6389558B1 (en) | Embedded logic analyzer for a programmable logic device | |
| US6760898B1 (en) | Method and system for inserting probe points in FPGA-based system-on-chip (SoC) | |
| US6754862B1 (en) | Gaining access to internal nodes in a PLD | |
| US7788625B1 (en) | Method and apparatus for precharacterizing systems for use in system level design of integrated circuits | |
| Lavin et al. | Rapidsmith: Do-it-yourself cad tools for xilinx fpgas | |
| US5222030A (en) | Methodology for deriving executable low-level structural descriptions and valid physical implementations of circuits and systems from high-level semantic specifications and descriptions thereof | |
| US9064068B1 (en) | Debuggable opaque IP | |
| US6470482B1 (en) | Method and system for creating, deriving and validating structural description of electronic system from higher level, behavior-oriented description, including interactive schematic design and simulation | |
| US5452227A (en) | Method and apparatus for converting a programmable logic device designed into a selectable target gate array design | |
| US7340693B2 (en) | System for designing re-programmable digital hardware platforms | |
| US6083269A (en) | Digital integrated circuit design system and methodology with hardware | |
| US20030182640A1 (en) | Signal integrity analysis system | |
| US9183329B2 (en) | Debugging simulation with partial design replay | |
| US9384313B2 (en) | Systems and methods for increasing debugging visibility of prototyping systems | |
| US8180600B2 (en) | Input/output buffer information specification (IBIS) model generation for multi-chip modules (MCM) and similar devices | |
| US20030212967A1 (en) | Method and apparatus for custom design in a standard cell design environment | |
| CN119558243A (en) | Heterogeneous core particle modeling method, system, device and readable storage medium based on SST framework and SystemC simulator | |
| CN106096177A (en) | A kind of multi-chip joint simulation method based on traditional EDA instrument | |
| US7376917B1 (en) | Client-server semiconductor verification system | |
| US5892687A (en) | Don't-- care logic | |
| US8065128B1 (en) | Methods and apparatus for automated testbench generation | |
| CN112034331A (en) | An FPGA-based circuit module testing method | |
| JP2004054522A (en) | Method for evaluating simultaneous switching noise of semiconductor device | |
| US6912473B2 (en) | Method for verifying cross-sections | 
| Date | Code | Title | Description | 
|---|---|---|---|
| AS | Assignment | Owner name:S3 INCORPORATED, CALIFORNIA Free format text:ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LI, KEN MING;HUANG, CHI-JUNG;REEL/FRAME:009290/0089 Effective date:19980623 | |
| STCF | Information on status: patent grant | Free format text:PATENTED CASE | |
| AS | Assignment | Owner name:SONICBLUE INCORPORATED, CALIFORNIA Free format text:CHANGE OF NAME;ASSIGNOR:S3 INCORPORATED;REEL/FRAME:011837/0642 Effective date:20001109 | |
| AS | Assignment | Owner name:TREPTON RESEARCH GROUP, CALIFORNIA Free format text:ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:BINAR GRAPHICS, INC.;DIAMOND MEDIA SYSTEMS, INC.;FRONT PATH, INC.;AND OTHERS;REEL/FRAME:014646/0812 Effective date:20031009 | |
| AS | Assignment | Owner name:TREPTON RESEARCH GROUP, INC., CALIFORNIA Free format text:ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SONICBLUE INCORPORATED;REEL/FRAME:014532/0711 Effective date:20031009 | |
| FPAY | Fee payment | Year of fee payment:4 | |
| AS | Assignment | Owner name:ALTERA CORPORATION, CALIFORNIA Free format text:ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:TREPTON RESEARCH GROUP;REEL/FRAME:019140/0818 Effective date:20070307 | |
| FPAY | Fee payment | Year of fee payment:8 | |
| FPAY | Fee payment | Year of fee payment:12 |