


TABLE 1 ______________________________________ 1 tap vs 2 tap STEP delay amount % bit precomp ______________________________________ 0 306vs 320O.Od 0% 0ps 1 308vs 322 O.2d 1.67% 100ps 2 310vs 324 O.4d 3.33% 200ps 3 312vs 326 O.6d 5.00% 300ps 4 314vs 328 O.8d 6.67% 400ps 5 316vs 330 1.Od 8.33% 500ps 6 306vs 322 1.2d 10.0% 600ps 7 308vs 324 1.4d 11.67% 700ps 8 310vs 326 1.6d 13.22% 800ps 9 312vs 328 1.8d 15.0% 900ps 10 314vs 330 2.Od 16.67% 1000ps 11 316vs 332 2.2d 18.33% 1100ps 12 306vs 324 2.4d 20.0% 1200ps 13 308vs 326 2.6d 21.67% 1300ps 14 310vs 328 2.8d 23.33% 1400ps 15 312vs 330 3.Od 25.0% 1500 ps ______________________________________
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US08/948,093US6043942A (en) | 1997-10-09 | 1997-10-09 | Selectable write precompensation in a direct access storage device (DASD) |
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US08/948,093US6043942A (en) | 1997-10-09 | 1997-10-09 | Selectable write precompensation in a direct access storage device (DASD) |
| Publication Number | Publication Date |
|---|---|
| US6043942Atrue US6043942A (en) | 2000-03-28 |
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US08/948,093Expired - LifetimeUS6043942A (en) | 1997-10-09 | 1997-10-09 | Selectable write precompensation in a direct access storage device (DASD) |
| Country | Link |
|---|---|
| US (1) | US6043942A (en) |
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20090161245A1 (en)* | 2007-12-21 | 2009-06-25 | Lsi Corporation | Frequency Domain Approach for Efficient Computation of Fixed-point Equalization Targets |
| US20100053787A1 (en)* | 2008-08-27 | 2010-03-04 | Lsi Corporation | Systems and Methods for On-The-Fly Write Pre-compensation Estimation |
| US20100053793A1 (en)* | 2008-08-27 | 2010-03-04 | Lsi Corporation | Systems and Methods for Adaptive Write Pre-Compensation |
| US20100088357A1 (en)* | 2008-10-08 | 2010-04-08 | Lsi Corporation | Systems and Methods for Memory Efficient Signal and Noise Estimation |
| US20100157459A1 (en)* | 2008-12-18 | 2010-06-24 | Lsi Corporation | Systems and Methods for Controlling Data Equalization |
| US20100157768A1 (en)* | 2008-12-18 | 2010-06-24 | Mueller Brian K | Systems and Methods for Generating Equalization Data Using Shift Register Architecture |
| US20100157464A1 (en)* | 2008-12-18 | 2010-06-24 | Lsi Corporation | Systems and Methods for Adaptive MRA Compensation |
| US20100157460A1 (en)* | 2008-12-18 | 2010-06-24 | Lsi Corporation | Systems and Methods for Generating Equalization Data |
| US20100172046A1 (en)* | 2009-01-02 | 2010-07-08 | Lsi Corporation | Systems and Methods for Equalizer Optimization in a Storage Access Retry |
| US20100201377A1 (en)* | 2009-02-11 | 2010-08-12 | International Business Machines Corporation | Critical Path Redundant Logic for Mitigation of Hardware Across Chip Variation |
| US20100287420A1 (en)* | 2007-12-21 | 2010-11-11 | George Mathew | Systems and Methods for Adaptive Equalization in Recording Channels |
| US20110018748A1 (en)* | 2009-07-27 | 2011-01-27 | Lsi Corporation | Systems and Methods for Two Tier Sampling Correction in a Data Processing Circuit |
| US20110063747A1 (en)* | 2009-09-14 | 2011-03-17 | Lsi Corporation | Systems and Methods for Timing and Gain Acquisition |
| US7957251B2 (en) | 2009-02-16 | 2011-06-07 | Agere Systems Inc. | Systems and methods for reduced latency loop recovery |
| US7974030B2 (en) | 2008-12-23 | 2011-07-05 | Lsi Corporation | Systems and methods for dibit correction |
| US20110291729A1 (en)* | 2010-05-27 | 2011-12-01 | National Semiconductor Corporation | Hardware performance monitor (HPM) with extended resolution for adaptive voltage scaling (AVS) systems |
| US8762440B2 (en) | 2011-07-11 | 2014-06-24 | Lsi Corporation | Systems and methods for area efficient noise predictive filter calibration |
| US8848776B1 (en) | 2013-03-25 | 2014-09-30 | Lsi Corporation | Systems and methods for multi-dimensional signal equalization |
| US8854752B2 (en) | 2011-05-03 | 2014-10-07 | Lsi Corporation | Systems and methods for track width determination |
| US8929010B1 (en) | 2013-08-21 | 2015-01-06 | Lsi Corporation | Systems and methods for loop pulse estimation |
| US9112538B2 (en) | 2013-03-13 | 2015-08-18 | Avago Technologies General Ip (Singapore) Pte. Ltd. | Systems and methods for loop feedback |
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4021853A (en)* | 1976-03-30 | 1977-05-03 | Sperry Rand Corporation | Method and apparatus for the magnetic storage of digital data |
| US4964107A (en)* | 1990-03-14 | 1990-10-16 | International Business Machines Corporation | Relative timing precompensation of high-speed pulse signals for digital magnetic recoding |
| US5184256A (en)* | 1989-06-16 | 1993-02-02 | Fuji Electric Co., Ltd. | Write-data signal compensation apparatus for disk storage |
| US5249086A (en)* | 1990-02-15 | 1993-09-28 | Micropolis Corporation | H.D.A. pulse shaping system using a differential delay line with multiple inputs |
| US5517146A (en)* | 1994-04-18 | 1996-05-14 | Silicon Systems, Inc. | Write precompensation circuit for compensating nonlinear magnetic effects in a recording channel |
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4021853A (en)* | 1976-03-30 | 1977-05-03 | Sperry Rand Corporation | Method and apparatus for the magnetic storage of digital data |
| US5184256A (en)* | 1989-06-16 | 1993-02-02 | Fuji Electric Co., Ltd. | Write-data signal compensation apparatus for disk storage |
| US5249086A (en)* | 1990-02-15 | 1993-09-28 | Micropolis Corporation | H.D.A. pulse shaping system using a differential delay line with multiple inputs |
| US4964107A (en)* | 1990-03-14 | 1990-10-16 | International Business Machines Corporation | Relative timing precompensation of high-speed pulse signals for digital magnetic recoding |
| US5517146A (en)* | 1994-04-18 | 1996-05-14 | Silicon Systems, Inc. | Write precompensation circuit for compensating nonlinear magnetic effects in a recording channel |
| Title |
|---|
| Philpott et al., "A 7 MB/Sec (65 Mhz), Mixed Signal, Magnetic Recording Channel DSP Using Partial Response Signalling With Maximum Likelihood Detection," IEEE Custom Integrated circuits Conference, 1993, pp. 10.4.1-10.4.4. |
| Philpott et al., A 7 MB/Sec (65 Mhz), Mixed Signal, Magnetic Recording Channel DSP Using Partial Response Signalling With Maximum Likelihood Detection, IEEE Custom Integrated circuits Conference, 1993, pp. 10.4.1 10.4.4.* |
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US8175201B2 (en) | 2007-12-21 | 2012-05-08 | Lsi Corporation | Systems and methods for adaptive equalization in recording channels |
| US20090161245A1 (en)* | 2007-12-21 | 2009-06-25 | Lsi Corporation | Frequency Domain Approach for Efficient Computation of Fixed-point Equalization Targets |
| US7924523B2 (en) | 2007-12-21 | 2011-04-12 | Lsi Corporation | Frequency domain approach for efficient computation of fixed-point equalization targets |
| US20100287420A1 (en)* | 2007-12-21 | 2010-11-11 | George Mathew | Systems and Methods for Adaptive Equalization in Recording Channels |
| US20100053793A1 (en)* | 2008-08-27 | 2010-03-04 | Lsi Corporation | Systems and Methods for Adaptive Write Pre-Compensation |
| US7924518B2 (en) | 2008-08-27 | 2011-04-12 | Lsi Corporation | Systems and methods for adaptive write pre-compensation |
| US7859780B2 (en) | 2008-08-27 | 2010-12-28 | Agere Systems Inc. | Systems and methods for on-the-fly write pre-compensation estimation |
| US20100053787A1 (en)* | 2008-08-27 | 2010-03-04 | Lsi Corporation | Systems and Methods for On-The-Fly Write Pre-compensation Estimation |
| US20100088357A1 (en)* | 2008-10-08 | 2010-04-08 | Lsi Corporation | Systems and Methods for Memory Efficient Signal and Noise Estimation |
| US9281908B2 (en) | 2008-10-08 | 2016-03-08 | Avago Technologies General Ip (Singapore) Pte. Ltd. | Systems and methods for memory efficient signal and noise estimation |
| US20100157768A1 (en)* | 2008-12-18 | 2010-06-24 | Mueller Brian K | Systems and Methods for Generating Equalization Data Using Shift Register Architecture |
| US20100157460A1 (en)* | 2008-12-18 | 2010-06-24 | Lsi Corporation | Systems and Methods for Generating Equalization Data |
| US7948702B2 (en) | 2008-12-18 | 2011-05-24 | Lsi Corporation | Systems and methods for controlling data equalization |
| US8154815B2 (en) | 2008-12-18 | 2012-04-10 | Lsi Corporation | Systems and methods for generating equalization data using shift register architecture |
| US20100157464A1 (en)* | 2008-12-18 | 2010-06-24 | Lsi Corporation | Systems and Methods for Adaptive MRA Compensation |
| US20100157459A1 (en)* | 2008-12-18 | 2010-06-24 | Lsi Corporation | Systems and Methods for Controlling Data Equalization |
| US7929240B2 (en) | 2008-12-18 | 2011-04-19 | Lsi Corporation | Systems and methods for adaptive MRA compensation |
| US7965467B2 (en) | 2008-12-18 | 2011-06-21 | Lsi Corporation | Systems and methods for generating equalization data |
| US7974030B2 (en) | 2008-12-23 | 2011-07-05 | Lsi Corporation | Systems and methods for dibit correction |
| US20100172046A1 (en)* | 2009-01-02 | 2010-07-08 | Lsi Corporation | Systems and Methods for Equalizer Optimization in a Storage Access Retry |
| US7948699B2 (en) | 2009-01-02 | 2011-05-24 | Lsi Corporation | Systems and methods for equalizer optimization in a storage access retry |
| US7898286B2 (en) | 2009-02-11 | 2011-03-01 | International Business Machines Corporation | Critical path redundant logic for mitigation of hardware across chip variation |
| US20100201377A1 (en)* | 2009-02-11 | 2010-08-12 | International Business Machines Corporation | Critical Path Redundant Logic for Mitigation of Hardware Across Chip Variation |
| US7957251B2 (en) | 2009-02-16 | 2011-06-07 | Agere Systems Inc. | Systems and methods for reduced latency loop recovery |
| US7969337B2 (en) | 2009-07-27 | 2011-06-28 | Lsi Corporation | Systems and methods for two tier sampling correction in a data processing circuit |
| US20110018748A1 (en)* | 2009-07-27 | 2011-01-27 | Lsi Corporation | Systems and Methods for Two Tier Sampling Correction in a Data Processing Circuit |
| US20110063747A1 (en)* | 2009-09-14 | 2011-03-17 | Lsi Corporation | Systems and Methods for Timing and Gain Acquisition |
| US8139305B2 (en) | 2009-09-14 | 2012-03-20 | Lsi Corporation | Systems and methods for timing and gain acquisition |
| US8572426B2 (en)* | 2010-05-27 | 2013-10-29 | National Semiconductor Corporation | Hardware performance monitor (HPM) with extended resolution for adaptive voltage scaling (AVS) systems |
| US20110291729A1 (en)* | 2010-05-27 | 2011-12-01 | National Semiconductor Corporation | Hardware performance monitor (HPM) with extended resolution for adaptive voltage scaling (AVS) systems |
| US8854752B2 (en) | 2011-05-03 | 2014-10-07 | Lsi Corporation | Systems and methods for track width determination |
| US8762440B2 (en) | 2011-07-11 | 2014-06-24 | Lsi Corporation | Systems and methods for area efficient noise predictive filter calibration |
| US9112538B2 (en) | 2013-03-13 | 2015-08-18 | Avago Technologies General Ip (Singapore) Pte. Ltd. | Systems and methods for loop feedback |
| US8848776B1 (en) | 2013-03-25 | 2014-09-30 | Lsi Corporation | Systems and methods for multi-dimensional signal equalization |
| US8929010B1 (en) | 2013-08-21 | 2015-01-06 | Lsi Corporation | Systems and methods for loop pulse estimation |
| Publication | Publication Date | Title |
|---|---|---|
| US6043942A (en) | Selectable write precompensation in a direct access storage device (DASD) | |
| US5869988A (en) | High speed write driver for inductive heads | |
| US5384524A (en) | Voice coil motor control circuit and method for servo system control in a computer mass storage device | |
| US6621648B2 (en) | Look ahead write precompensation | |
| US7880986B1 (en) | Method and apparatus for write precompensation in a magnetic recording system | |
| US5623378A (en) | Signal reproducing circuit adopted for head utilizing magneto-resistive effect with control for reducing transient period between read and write states | |
| US6271978B1 (en) | Power efficient overshoot control for magnetic recording write driver | |
| US5781362A (en) | Servo control system for driving a voice coil motor with pulse width and gain control | |
| EP1603120A1 (en) | Disk drive write driver with boosting circuit to improve output voltage swing | |
| US20030090828A1 (en) | Write head driver circuit and method for writing to a memory disk | |
| US5910861A (en) | Technique for controlling the write currents of a magnetic disk recording apparatus | |
| EP1113423B1 (en) | Improvements in or relating to hard disk drives | |
| US6054828A (en) | Circuitry and methods for adjusting and switching the gain of a digital-to-analog converter in a disk drive | |
| US8994407B1 (en) | Method and system for removing a pulse having a different pulse width relative to that of other pulses in a clock signal of an analog to digital converter | |
| US20070075688A1 (en) | Differential input/differential output converter circuit | |
| US20030067700A1 (en) | Circuits to achieve high data rate writing on thin film transducer | |
| US6198583B1 (en) | Magnetic recording control system for disk storage drive | |
| EP1490866B1 (en) | Disk drive writer waveform induced precompensation | |
| US6469857B2 (en) | Drive circuits for a magnetic recording device | |
| US20060119970A1 (en) | Semiconductor device and magnetic recording system using the same | |
| US5272687A (en) | EFM signal compensation circuitry | |
| US7523154B2 (en) | Write compensation circuit and signal interpolation circuit of recording device | |
| US20030142432A1 (en) | Storage media reading system and semiconductor integrated circuit device | |
| US7420763B2 (en) | Disk drive control circuit and method | |
| US5978164A (en) | Signal reproducing circuit adapted for head utilizing magneto-resistive effect |
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment | Owner name:INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y Free format text:ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:CUNNINGHAM, EARL ALBERT;WINDLER, PETER J.;REEL/FRAME:008849/0567 Effective date:19971007 | |
| STCF | Information on status: patent grant | Free format text:PATENTED CASE | |
| FEPP | Fee payment procedure | Free format text:PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY | |
| AS | Assignment | Owner name:MARIANA HDD B.V., NETHERLANDS Free format text:ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTERNATIONAL BUSINESS MACHINES CORPORATION;REEL/FRAME:013663/0348 Effective date:20021231 | |
| AS | Assignment | Owner name:HITACHI GLOBAL STORAGE TECHNOLOGIES NETHERLANDS B. Free format text:CHANGE OF NAME;ASSIGNOR:MARIANA HDD B.V.;REEL/FRAME:013746/0146 Effective date:20021231 | |
| FPAY | Fee payment | Year of fee payment:4 | |
| FEPP | Fee payment procedure | Free format text:PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text:PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY | |
| FPAY | Fee payment | Year of fee payment:8 | |
| FPAY | Fee payment | Year of fee payment:12 | |
| AS | Assignment | Owner name:HGST, NETHERLANDS B.V., NETHERLANDS Free format text:CHANGE OF NAME;ASSIGNOR:HGST, NETHERLANDS B.V.;REEL/FRAME:029341/0777 Effective date:20120723 Owner name:HGST NETHERLANDS B.V., NETHERLANDS Free format text:CHANGE OF NAME;ASSIGNOR:HITACHI GLOBAL STORAGE TECHNOLOGIES NETHERLANDS B.V.;REEL/FRAME:029341/0777 Effective date:20120723 | |
| AS | Assignment | Owner name:WESTERN DIGITAL TECHNOLOGIES, INC., CALIFORNIA Free format text:ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:HGST NETHERLANDS B.V.;REEL/FRAME:040818/0551 Effective date:20160831 |