Movatterモバイル変換


[0]ホーム

URL:


US6010967A - Plasma etching methods - Google Patents

Plasma etching methods
Download PDF

Info

Publication number
US6010967A
US6010967AUS09/083,764US8376498AUS6010967AUS 6010967 AUS6010967 AUS 6010967AUS 8376498 AUS8376498 AUS 8376498AUS 6010967 AUS6010967 AUS 6010967A
Authority
US
United States
Prior art keywords
wafer
plasma etching
chamber
plasma
etching
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US09/083,764
Inventor
Kevin G. Donohoe
Richard L. Stocks
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Micron Technology Inc
Original Assignee
Micron Technology Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Micron Technology IncfiledCriticalMicron Technology Inc
Priority to US09/083,764priorityCriticalpatent/US6010967A/en
Assigned to MICRON TECHNOLOGY, INC.reassignmentMICRON TECHNOLOGY, INC.ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS).Assignors: STOCKS, RICHARD L., DONOHOE, KEVIN G.
Priority to US09/396,389prioritypatent/US6258728B1/en
Application grantedgrantedCritical
Publication of US6010967ApublicationCriticalpatent/US6010967A/en
Assigned to U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENTreassignmentU.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENTSECURITY INTEREST (SEE DOCUMENT FOR DETAILS).Assignors: MICRON TECHNOLOGY, INC.
Assigned to MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENTreassignmentMORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENTPATENT SECURITY AGREEMENTAssignors: MICRON TECHNOLOGY, INC.
Assigned to U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENTreassignmentU.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENTCORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST.Assignors: MICRON TECHNOLOGY, INC.
Anticipated expirationlegal-statusCritical
Assigned to MICRON TECHNOLOGY, INC.reassignmentMICRON TECHNOLOGY, INC.RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS).Assignors: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT
Assigned to MICRON TECHNOLOGY, INC.reassignmentMICRON TECHNOLOGY, INC.RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS).Assignors: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT
Expired - Lifetimelegal-statusCriticalCurrent

Links

Images

Classifications

Definitions

Landscapes

Abstract

In but one aspect of the invention, a plasma etching method includes forming polymer material over at least some internal surfaces of a dual powered plasma etch chamber while first plasma etching an outer surface of a semiconductor wafer received by a wafer holder within the chamber. After the first plasma etching, second plasma etching is conducted of polymer material from the chamber internal surfaces while providing a bias power at the wafer holder effective to produce an ac peak voltage at the wafer surface of greater than zero and less than 200 Volts. In one implementation, second plasma etching is conducted of polymer material from the chamber internal surfaces while providing a bias power at the wafer holder of greater than zero Watts and less or equal to about 1 Watt/cm2 of wafer surface area on one side. In one implementation, second plasma etching is conducted of polymer material from the chamber internal surfaces with the wafer in the chamber while providing a bias power ratio of top to bottom power of at least about 10:1. In one implementation, plasma etching is conducted of polymer material from the chamber internal surfaces under conditions producing a greater etch rate of wafer outermost surfaces than an etch rate of the feature sidewall surfaces. In one implementation, plasma etching is conducted of polymer material from the chamber internal surfaces under conditions which also etch wafer outermost surfaces selectively relative to the feature sidewall surfaces.

Description

TECHNICAL FIELD
This invention relates to plasma etching methods.
BACKGROUND OF THE INVENTION
Plasma etchers are commonly used in semiconductor wafer processing for fabrication of contact openings through insulating layers. A photoresist layer having contact opening patterns formed therethrough is typically formed over an insulative oxide layer, such as SiO2 and doped SiO2. An oxide etching gas, for example CF4, is provided within the etcher and a plasma generated therefrom over the wafer or wafers being processed. The etching gas chemistry in combination with the plasma is ideally chosen to be highly selective to etch the insulating material through the photoresist openings in a highly anisotropic manner without appreciably etching the photoresist itself. A greater degree of anisotropy is typically obtained with such dry plasma etchings of contact openings than would otherwise occur with wet etching techniques.
One type of plasma etcher includes inductively coupled etching reactors. Such typically include an inductive plasma generating source coiled about or at the top of the reactor chamber and an electrostatic chuck within the chamber atop which one or more wafers being processed lies. The electrostatic chuck can be selectively biased as determined by the operator. Unfortunately when utilizing etching components having both carbon and fluorine, particularly in inductively coupled etching reactors, a polymer develops over much of the internal reactor sidewall surfaces. This polymer is electrically insulative and continually grows in thickness during the wafer etching process. In addition, the polymer can react with species in the plasma and cause process results to vary as the polymer thickness changes. For anetch 2 microns deep on the wafer, the polymer thickness on certain internal reactor surfaces can be 3000 Angstroms to 6000 Angstroms. It is highly desirable to remove this polymer because it can make process results vary and can contribute to particle contamination of the wafer(s) being processed.
The typical prior art process for cleaning this polymer material from the reactor employs a plasma etch utilizing O2 as the etching gas. It is desirable that this clean occur at the conclusion of etching of the wafer while the wafer or wafers remain in situ within the reactor chamber. This both protects the electrostatic chuck (which is sensitive to particulate contamination) during the clean etch, and also maximizes throughput of the wafers being processed. An added benefit is obtained in that the oxygen plasma generated during the clean also has the effect of stripping the photoresist from over the previously etched wafer.
One prior art plasma clean is conducted in three steps when using a LAM 9100 type inductively coupled plasma etcher. In a first plasma cleaning step, top electrode power is provided at 600 Watts and the bottom at 200 Watts. O2 feed is provided at 750 sccm for 15 seconds, with pressure being maintained at 15 mTorr. In the second step, top power is at 1750 Watts, the bottom electrode is not biased (0 Watts), and O2 feed is provided at 500 sccm for 20 seconds with pressure being maintained at 80 mTorr. In a third step, the pins of the electrostatic chuck are raised to lift the wafer(s), and the top power is provided at 1200 Watts, the bottom electrode is not biased (0 Watts), and O2 feed is provided at 500 sccm for 15 seconds with pressure being maintained at 80 mTorr.
However in the process of doing reactor clean etches, there is an approximate 0.025 micron or greater loss in the lateral direction of the contact. In other words, the contact openings within the insulating layer are effectively widened from the opening dimensions as initially formed. This results in an inherent increase in the critical dimension of the circuitry design. As contact openings become smaller, it is not expected that the photolithography processing will be able to adjust in further increments of size to compensate for this critical dimension loss.
Accordingly, it would be desirable to develop plasma etching methods which can be used to minimize critical dimension loss of contact openings, and/or achieve suitable reactor cleaning to remove the polymer from the internal surfaces of the etching chamber. Although the invention was motivated from this perspective, the artisan will appreciate other possible uses, with the invention only be limited by the accompanying claims appropriately interpreted in accordance with the Doctrine of Equivalents.
SUMMARY OF THE INVENTION
In but one aspect of the invention, a plasma etching method includes forming polymer material over at least some internal surfaces of a dual powered plasma etch chamber (for example a high density oxide etcher, where "high density" refers to a plasma density of at least 1010 ions/cm3) while first plasma etching an outer surface of a semiconductor wafer received by a wafer holder within the chamber. After the first plasma etching, second plasma etching is conducted of polymer material from the chamber internal surfaces while providing a bias power at the wafer holder effective to produce an ac peak voltage at the wafer surface of greater than zero and less than 200 Volts. In one implementation, second plasma etching is conducted of polymer material from the chamber internal surfaces while providing a bias power at the wafer holder of greater than zero Watts and less or equal to about 1 Watt/cm2 of wafer surface area on one side. In one implementation, second plasma etching is conducted of polymer material from the chamber internal surfaces with the wafer in the chamber while providing a bias power ratio of top to bottom power of at least about 10:1. In one implementation, plasma etching is conducted of polymer material from the chamber internal surfaces under conditions producing a greater etch rate of wafer outermost surfaces than an etch rate of the feature sidewall surfaces. In one implementation, plasma etching is conducted of polymer material from the chamber internal surfaces under conditions which also etch wafer outermost surfaces selectively relative to the feature sidewall surfaces. Other aspects and implementations are contemplated.
BRIEF DESCRIPTION OF THE DRAWINGS
Preferred embodiments of the invention are described below with reference to the following accompanying drawings.
FIG. 1 is a diagrammatic view of a plasma etcher utilized at one processing step in accordance with the invention.
FIG. 2 is an enlarged view of a fragment of a wafer during processing within the plasma etcher of FIG. 1.
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
This disclosure of the invention is submitted in furtherance of the constitutional purposes of the U.S. Patent Laws "to promote the progress of science and useful arts" (Article 1, Section 8).
It has been discovered that the polymer deposited on the internal walls of the etching chamber includes a significant concentration of fluorine. It has been recognized that the oxygen during the clean etching under plasma condition combines with the carbon and fluorine of the polymer liberated from the internal walls and forms carbon monoxide and carbon dioxide plus an activated or reactive fluorine containing species. Unfortunately, this fluorine containing species is also apparently reactive with the insulative oxide layer on the wafer, which is believed to result in more etching of such material and the widening of the contact openings.
Some of this polymer also gets deposited on the wafer during the etch. The polymer can deposit over the sidewalls within the etched openings to a thickness of about 200 Angstroms, typically being thicker over central portions of the sidewalls than at the base or top of the etched openings. The polymer can also deposit on the bottom of the contact during the overetch. Polymer thicknesses of up to 1500 Angstroms have been observed on the bottom of the contact. Presence of this polymer within the contact openings and its removal during subsequent oxide clean etching can also contribute to critical dimension loss. It has, however, been determined that polymer presence over the internal reactor surfaces is a greater contributing factor to critical dimension loss than polymer presence within the contact openings.
Referring to FIG. 1, aplasma etching reactor 10 includes achamber 12 havinginternal surfaces 14. One ormore gas inlets 16 and one ormore gas outlets 18 are provided relative toetching chamber 12. Apump 20 is associated withoutlet 18 for exhausting and establishing desired sub-atmospheric pressure conditions withinchamber 12 during processing.
Plasma etching reactor 10 in the described embodiment is configured as an inductively coupled plasma etcher having awafer receiver 22 withinchamber 12 in the form of an electrostatic chuck. Abiasing source 24 is electrically coupled withreceiver 22. An inductiveplasma inducing source 26 is diagrammatically shown externally at the top ofchamber 12.
In accordance with the preferred embodiment, asemiconductor wafer 30 is positioned uponwafer receiver 22 withinchamber 12.Wafer 30 has previously been processed to have aphotoresist layer 32 formed on an insulative oxide layer 31 (FIG. 2) formed on the outer surface ofwafer 30.Photoresist layer 32 has openings formed therein for forming features in the layer to be patterned. In the illustrated example, an illustrated opening inlayer 32 is fabricated for formation of a feature in the form of a contact opening ininsulative oxide layer 31. Alternate openings for fabrication of alternate features (i.e., conductive lines, other devices, etc.) could also of course be used. For purposes of the continuing discussion,wafer 30 has anoutermost surface 33.
A desired vacuum pressure is established and maintained withinchamber 12 utilizingvacuum pump 20. An example chamber pressure is from about 2 mTorr to about 200 mTorr. Inductively coupledsource 26 and chuck 22 are appropriately biased to enable establishment of a desired plasma within and immediately overwafer 30. An example power range for inductively coupledsource 26 is from 100 watts to about 2000 Watts, withwafer receiver 22 being negatively biased to an example of -200 to -600 Volts.Receiver 22 can have a temperature which is allowed to float, or otherwise be established and maintained at some range, for example from about -10° C. to about 40° C.
Desired etching gases are injected to withinchamber 12 throughinlet 16, or other inlets, to provide a desired etching gas from which an etching plasma is formed immediately overwafer 30. Such gas can comprise, for example, carbon and a halogen. An exemplary gas would be CF4. Etching of wafer outer surfaces, for convenience referred to as a first plasma etching, is conducted for a selected time to etch desired contact openings, with onesuch opening 34 being shown in FIG. 2, withininsulative oxide material 31 onsemiconductor wafer 30 through the contact opening patterns formed within thephotoresist layer 32. For purposes of the continuing discussion, such etching essentially forms feature sidewalls 35 and featureouter surface 36 from which feature sidewalls 35 extend. Unfortunately, apolymer layer 40 comprising carbon and the halogen, and in this example fluorine, forms over some ofinternal surfaces 14 ofplasma etching chamber 12 during such etching. Such polymer can also form on the top of photoresist layer 32 (not specifically shown), with somepolymer material 40 also forming oversidewalls 35, and overouter base surface 36, of contact/feature 34.
Such provides but one example of forming polymer material comprising carbon and a halogen over at least some internal surfaces of a plasma etch chamber. Where a 2 micron deep contact opening is being etched withininsulative material 31, an exemplary average thickness ofpolymer material 40 formed overinternal surfaces 14 is 3000 Angstroms. An exemplary maximum thickness oflayer 40 formed withincontact openings 34 is 200 Angstroms. An exemplary maximum thickness of the polymer deposition on the bottom of the contact is 1000 Angstroms. Thus, a thicker layer of the first polymer forms over internal surfaces of the chamber than over the semiconductor wafer.
After the first plasma etching, a second plasma etching is conducted ofpolymer material 40 from the chamber internal surfaces while providing, in one embodiment, the bias power at wafer holder 22 (preferably an electrostatic chuck) effective to produce an ac peak voltage atwafer surface 33 of greater than 0 Volts and less than 200 Volts. Preferably, bias power is provided during the second etching to be effective to produce an ac peak voltage at the wafer surface of less than or equal to about 150 volts. Most preferably, the bias power is provided at the wafer holder during the second etching to be effective to produce an ac peak voltage atwafer surface 33 of greater than or equal to about 25 volts and less than or equal to about 100 volts. For example in a LAM TCP 9100 reactor at a top power of 1000W, an applied bottom power for a typical 8-inch wafer to achieve an ac peak voltage at the wafer surface of from 100 Volts to 150 Volts is 500 W. The applied bottom power to achieve desired ac peak voltage can be impacted by top power and the volume of feature openings (or volume of steps adjacent island features) as compared to volume of generally horizontal surfaces over the wafer. Generally, higher applied top power reduces the required bottom power to achieve a given ac peak voltage at the wafer surface. Further generally, the greater the number of features formed on the wafer, the greater the required bottom power to achieve a given ac peak voltage at the wafer surface.Wafer holder 22 temperature is preferably maintained at from about 0° C. to about 20° C., with a chamber pressure preferably being maintained from about 10 mTorr to 500 mTorr. This second plasma etching typically comprises feeding O2 to the reactor, for example at 750 sccm. Prior art processing as described above in the "Background" section produces either 0 Volt ac peak voltage atwafer surface 33 during etching (i.e. when the bottom electrode is not biased, i.e. at 0 Watts) or considerably greater than 200Volts (i.e., typically greater than 400 Volts) where the bottom electrode is biased at 200 Watts or greater.
In one desired attribute, plasma etching ofpolymer material 40 from chamberinternal surfaces 14 is conducted under conditions which produce a greater etch rate of wafer outermost surfaces (such assurfaces 33 and the top ofpolymer material 40 received over feature surface 36) than an etch rate of feature sidewall surfaces formed by outermost surfaces ofmaterial 40 received over contacts sidewalls 35.
In another considered attribute, plasma etching ofpolymer material 40 from chamberinternal surfaces 14 is conducted under conditions which also etch wafer outermost surfaces selectively relative to feature sidewall surfaces. In the context of this document, "selectively" means an etch of the outermost surfaces at a ratio of at least 1.5:1 compared to the sidewall surfaces. In a further considered attribute, second plasma etching ofpolymer material 40 is conducted from chamberinternal surfaces 14 while providing a bias power atwafer holder 22 of greater than 0 Watts/cm2 and less than or equal to about 1 Watt/cm2 of wafer surface area on one wafer side. For example for an 8 inch wafer, which has surface area on one side equal to about 325 cm2, applied power would preferably be less than or equal to about 325 Watts. More preferably, the bias power at the wafer holder during the second etching is provided at from about 0.15 Watt/cm2 to about 0.65 Watt/cm2 of wafer surface area on one side.
In yet a further considered attribute, second plasma etching ofpolymer material 40 is conducted from chamberinternal surfaces 14 withwafer 30 received within the chamber while providing a bias power ratio oftop electrode power 26 tobottom electrode power 22 of at least about 10:1. Even more preferred is to provide such ratio of at least about 20:1. In the illustrated example for an 8 inch wafer and using an LAM TCP 9100 reactor, an alternate example second plasma etching is conducted with atop electrode 26 power of 1750 Watts, and abottom electrode power 22 of 150 Watts. AC peak voltage at the wafer surface in such example would be about 50 Volts.
It may be desired in some instances to introduce some intermediate plasma or other etching ofphotoresist layer 32 fromwafer 30 between the above described first and second etchings at, for example, a bias power effective to produce an ac peak voltage at the wafer surface of greater than 200 Volts. Such might be conducted, for example, to achieve greater photoresist removal prior to the above stated second plasma etching.
Etching of the polymer material in the above described manners can restrict widening of the contact openings or other features resulting from further etching of material on the semiconductor wafer during the above described second plasma etching. Preferably, such etching restricts any widening of such contact openings to less than 0.010 micron, and even more preferably to less than 0.005 micron, resulting from further etching of material on the semiconductor wafer during the above described second plasma etching. Preferably, all of the above described etchings are conducted at subatmospheric pressure, with the wafer remaining in situ within the chamber intermediate the respective etchings. Further, the chamber is preferably maintained at subatmospheric pressure at all times intermediate the subject etchings.
The etching can be completed, if desired, utilizing the second and third step stated etchings, for example, provided in the background section of this document.
In compliance with the statute, the invention has been described in language more or less specific as to structural and methodical features. It is to be understood, however, that the invention is not limited to the specific features shown and described, since the means herein disclosed comprise preferred forms of putting the invention into effect. The invention is, therefore, claimed in any of its forms or modifications within the proper scope of the appended claims appropriately interpreted in accordance with the doctrine of equivalents.

Claims (3)

We claim:
1. A plasma etching method comprising:
positioning a semiconductor wafer over an electrostatic chuck within an inductively coupled plasma etch chamber, the semiconductor wafer having a photoresist layer formed over an insulative oxide layer, the photoresist layer having contact opening patterns formed therethrough;
first plasma etching contact openings within the insulative oxide on the semiconductor wafer through the contact opening patterns formed in the photoresist layer with a gas comprising carbon and fluorine, a polymer comprising carbon and fluorine forming over at least some internal surfaces of the plasma etch chamber during the first plasma etching; and
after the first plasma etching and with the wafer over the electrostatic chuck, second plasma etching polymer material from the chamber internal surfaces while providing the electrostatic chuck at a bias power effective to produce an ac peak voltage at the wafer surface of greater than zero and less than 150 Volts to restrict any widening of the contact openings formed in the insulative oxide to less than 0.010 micron resulting from further etching of the material on the semiconductor wafer during the second plasma etching.
2. The method of claim 1, wherein the first and second plasma etchings are conducted at subatmospheric pressure, with the wafer remaining in situ within the chamber intermediate the first and second etchings, and providing the chamber at a subatmospheric pressure at all time intermediate the first and second plasma etchings.
3. The method of claim 1, wherein ac peak voltage at the wafer surface is selected to restrict any widening of the contact openings formed in the insulative oxide to less than 0.005 micron resulting from further etching of the material on the semiconductor wafer during the second plasma etching.
US09/083,7641998-05-221998-05-22Plasma etching methodsExpired - LifetimeUS6010967A (en)

Priority Applications (2)

Application NumberPriority DateFiling DateTitle
US09/083,764US6010967A (en)1998-05-221998-05-22Plasma etching methods
US09/396,389US6258728B1 (en)1998-05-221999-09-15Plasma etching methods

Applications Claiming Priority (1)

Application NumberPriority DateFiling DateTitle
US09/083,764US6010967A (en)1998-05-221998-05-22Plasma etching methods

Related Child Applications (1)

Application NumberTitlePriority DateFiling Date
US09/396,389DivisionUS6258728B1 (en)1998-05-221999-09-15Plasma etching methods

Publications (1)

Publication NumberPublication Date
US6010967Atrue US6010967A (en)2000-01-04

Family

ID=22180556

Family Applications (2)

Application NumberTitlePriority DateFiling Date
US09/083,764Expired - LifetimeUS6010967A (en)1998-05-221998-05-22Plasma etching methods
US09/396,389Expired - LifetimeUS6258728B1 (en)1998-05-221999-09-15Plasma etching methods

Family Applications After (1)

Application NumberTitlePriority DateFiling Date
US09/396,389Expired - LifetimeUS6258728B1 (en)1998-05-221999-09-15Plasma etching methods

Country Status (1)

CountryLink
US (2)US6010967A (en)

Cited By (11)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US6168726B1 (en)*1998-11-252001-01-02Applied Materials, Inc.Etching an oxidized organo-silane film
US6258728B1 (en)*1998-05-222001-07-10Micron Technology, Inc.Plasma etching methods
US6443165B1 (en)*1996-11-142002-09-03Tokyo Electron LimitedMethod for cleaning plasma treatment device and plasma treatment system
US20030024643A1 (en)*2000-08-312003-02-06Abatchev Mirzafer K.Plasma etching system and method
US20030047537A1 (en)*1998-05-182003-03-13Allen Tuman EarlEtching methods, methods of removing portions of material, and methods of forming silicon nitride spacers
US6660644B2 (en)1998-02-122003-12-09Micron Technology, Inc.Plasma etching methods
US20040226815A1 (en)*2003-05-162004-11-18Tokyo Electron LimitedPlasma processing apparatus and control method thereof
US20050241669A1 (en)*2004-04-292005-11-03Tokyo Electron LimitedMethod and system of dry cleaning a processing chamber
US20100252067A1 (en)*2006-06-132010-10-07Jacques Henri PelletierCleaning device and cleaning process for a plasma reactor
US20100279027A1 (en)*2009-05-042010-11-04Pingree Liam S CSystem And Method For Applying Abrasion-Resistant Coatings
US11124878B2 (en)2017-07-312021-09-21Applied Materials, Inc.Gas supply member with baffle

Families Citing this family (5)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
JP2002280365A (en)2001-03-192002-09-27Applied Materials Inc Cleaning method of electrostatic chuck
JP2002334866A (en)*2001-05-092002-11-22Tokyo Electron LtdCoating agent and plasma-resistant component treated thereby
US7122125B2 (en)*2002-11-042006-10-17Applied Materials, Inc.Controlled polymerization on plasma reactor wall
US7575007B2 (en)*2006-08-232009-08-18Applied Materials, Inc.Chamber recovery after opening barrier over copper
US8815706B2 (en)2012-01-202014-08-26Infineon Technologies AgMethods of forming semiconductor devices

Citations (14)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US4222838A (en)*1978-06-131980-09-16General Motors CorporationMethod for controlling plasma etching rates
US4529474A (en)*1983-02-011985-07-16Canon Kabushiki KaishaMethod of cleaning apparatus for forming deposited film
US5129994A (en)*1991-04-231992-07-14Applied Materials, Inc.Method and apparatus to inhibit obstruction of optical transmission through semiconductor etch process chamber viewport
US5298466A (en)*1987-08-071994-03-29Cobrain N.V.Method and apparatus for dry anisotropically etching a substrate
US5405491A (en)*1994-03-041995-04-11Motorola Inc.Plasma etching process
US5585012A (en)*1994-12-151996-12-17Applied Materials Inc.Self-cleaning polymer-free top electrode for parallel electrode etch operation
US5780359A (en)*1995-12-111998-07-14Applied Materials, Inc.Polymer removal from top surfaces and sidewalls of a semiconductor wafer
US5814155A (en)*1996-06-261998-09-29Vlsi Technology, Inc.Plasma ashing enhancement
US5817534A (en)*1995-12-041998-10-06Applied Materials, Inc.RF plasma reactor with cleaning electrode for cleaning during processing of semiconductor wafers
US5824607A (en)*1997-02-061998-10-20Applied Materials, Inc.Plasma confinement for an inductively coupled plasma reactor
US5869401A (en)*1996-12-201999-02-09Lam Research CorporationPlasma-enhanced flash process
US5882414A (en)*1996-09-091999-03-16Applied Materials, Inc.Method and apparatus for self-cleaning a blocker plate
US5904778A (en)*1996-07-261999-05-18Applied Materials, Inc.Silicon carbide composite article particularly useful for plasma reactors
US5920796A (en)*1997-09-051999-07-06Advanced Micro Devices, Inc.In-situ etch of BARC layer during formation of local interconnects

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
JPS61159735A (en)*1985-01-071986-07-19Hitachi LtdMethod and apparatus for plasma treatment
JP3469955B2 (en)*1994-12-062003-11-25東京エレクトロン株式会社 Etching method
JP3027951B2 (en)*1997-03-122000-04-04日本電気株式会社 Method for manufacturing semiconductor device
US6136211A (en)*1997-11-122000-10-24Applied Materials, Inc.Self-cleaning etch process
US6010967A (en)*1998-05-222000-01-04Micron Technology, Inc.Plasma etching methods

Patent Citations (14)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US4222838A (en)*1978-06-131980-09-16General Motors CorporationMethod for controlling plasma etching rates
US4529474A (en)*1983-02-011985-07-16Canon Kabushiki KaishaMethod of cleaning apparatus for forming deposited film
US5298466A (en)*1987-08-071994-03-29Cobrain N.V.Method and apparatus for dry anisotropically etching a substrate
US5129994A (en)*1991-04-231992-07-14Applied Materials, Inc.Method and apparatus to inhibit obstruction of optical transmission through semiconductor etch process chamber viewport
US5405491A (en)*1994-03-041995-04-11Motorola Inc.Plasma etching process
US5585012A (en)*1994-12-151996-12-17Applied Materials Inc.Self-cleaning polymer-free top electrode for parallel electrode etch operation
US5817534A (en)*1995-12-041998-10-06Applied Materials, Inc.RF plasma reactor with cleaning electrode for cleaning during processing of semiconductor wafers
US5780359A (en)*1995-12-111998-07-14Applied Materials, Inc.Polymer removal from top surfaces and sidewalls of a semiconductor wafer
US5814155A (en)*1996-06-261998-09-29Vlsi Technology, Inc.Plasma ashing enhancement
US5904778A (en)*1996-07-261999-05-18Applied Materials, Inc.Silicon carbide composite article particularly useful for plasma reactors
US5882414A (en)*1996-09-091999-03-16Applied Materials, Inc.Method and apparatus for self-cleaning a blocker plate
US5869401A (en)*1996-12-201999-02-09Lam Research CorporationPlasma-enhanced flash process
US5824607A (en)*1997-02-061998-10-20Applied Materials, Inc.Plasma confinement for an inductively coupled plasma reactor
US5920796A (en)*1997-09-051999-07-06Advanced Micro Devices, Inc.In-situ etch of BARC layer during formation of local interconnects

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
Product Bulletin, "TCP.sup.™ 9100 High-Density Oxide Etch System Productivity Solution For Advanced Oxide Etch", LAM Research Corporation, Fremont, CA 9 pages (undated).
Product Bulletin, TCP 9100 High Density Oxide Etch System Productivity Solution For Advanced Oxide Etch , LAM Research Corporation, Fremont, CA 9 pages (undated).*

Cited By (23)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US6443165B1 (en)*1996-11-142002-09-03Tokyo Electron LimitedMethod for cleaning plasma treatment device and plasma treatment system
US6660644B2 (en)1998-02-122003-12-09Micron Technology, Inc.Plasma etching methods
US6680255B2 (en)1998-02-122004-01-20Micron Technology, Inc.Plasma etching methods
US6878300B2 (en)1998-05-182005-04-12Micron Technology, Inc.Etching methods, methods of removing portions of material, and methods of forming silicon nitride spacers
US6967170B2 (en)1998-05-182005-11-22Micron Technology, Inc.Methods of forming silicon nitride spacers, and methods of forming dielectric sidewall spacers
US20030052089A1 (en)*1998-05-182003-03-20Allen Tuman EarlEtching methods, methods of removing portions of material, and methods of forming silicon nitride spacers
US20030047537A1 (en)*1998-05-182003-03-13Allen Tuman EarlEtching methods, methods of removing portions of material, and methods of forming silicon nitride spacers
US6800561B2 (en)1998-05-182004-10-05Micron Technology, Inc.Etching methods, methods of removing portions of material, and methods of forming silicon nitride spacers
US6258728B1 (en)*1998-05-222001-07-10Micron Technology, Inc.Plasma etching methods
US6168726B1 (en)*1998-11-252001-01-02Applied Materials, Inc.Etching an oxidized organo-silane film
US20030024643A1 (en)*2000-08-312003-02-06Abatchev Mirzafer K.Plasma etching system and method
US7112533B2 (en)2000-08-312006-09-26Micron Technology, Inc.Plasma etching system and method
US7507672B1 (en)2000-08-312009-03-24Micron Technology, Inc.Plasma etching system and method
US8048327B2 (en)2003-05-162011-11-01Tokyo Electron LimitedPlasma processing apparatus and control method thereof
US20040226815A1 (en)*2003-05-162004-11-18Tokyo Electron LimitedPlasma processing apparatus and control method thereof
US20080135519A1 (en)*2003-05-162008-06-12Tokyo Electron LimitedPlasma processing apparatus and control method thereof
US20050241669A1 (en)*2004-04-292005-11-03Tokyo Electron LimitedMethod and system of dry cleaning a processing chamber
US20100252067A1 (en)*2006-06-132010-10-07Jacques Henri PelletierCleaning device and cleaning process for a plasma reactor
US9812298B2 (en)2006-06-132017-11-07Centre National De La Recherche Scientifique (Cnrs)Cleaning device and cleaning process for a plasma reactor
US20100279027A1 (en)*2009-05-042010-11-04Pingree Liam S CSystem And Method For Applying Abrasion-Resistant Coatings
US8206794B2 (en)*2009-05-042012-06-26The Boeing CompanySystem and method for applying abrasion-resistant coatings
US11124878B2 (en)2017-07-312021-09-21Applied Materials, Inc.Gas supply member with baffle
US11885021B2 (en)2017-07-312024-01-30Applied Materials, Inc.Gas supply member with baffle

Also Published As

Publication numberPublication date
US6258728B1 (en)2001-07-10

Similar Documents

PublicationPublication DateTitle
US6093655A (en)Plasma etching methods
US6010967A (en)Plasma etching methods
US5880036A (en)Method for enhancing oxide to nitride selectivity through the use of independent heat control
US6569774B1 (en)Method to eliminate striations and surface roughness caused by dry etch
JP4657458B2 (en) Techniques for etching low-capacity dielectric layers
US20060043066A1 (en)Processes for pre-tapering silicon or silicon-germanium prior to etching shallow trenches
US5935874A (en)Techniques for forming trenches in a silicon layer of a substrate in a high density plasma processing system
EP0814500B1 (en)Method for etching polycide structures
JP2006501634A (en) Method and apparatus for etching a substrate
JPH07161702A (en) Method for plasma etching of oxide
JP2013030778A (en)Method for bilayer resist plasma etch
JPH1167723A (en) Silane etching process
JP4451934B2 (en) Method and integrated circuit for etching a conductive layer
JP4351806B2 (en) Improved technique for etching using a photoresist mask.
JP4638030B2 (en) Etching method for forming self-alignment contact holes
KR20030022272A (en)Method of etching tungsten or tungsten nitride electrode gates in semiconductor structures
TW202437385A (en)Processing methods to improve etched silicon-and-germanium-containing material surface roughness
US6821900B2 (en)Method for dry etching deep trenches in a substrate
US6117788A (en)Semiconductor etching methods
JP2002520848A (en) Two-step self-aligned contact etching
US6277759B1 (en)Plasma etching methods
KR100549204B1 (en) Silicon anisotropic etching method
US6133153A (en)Self-aligned contacts for semiconductor device
JPH08306659A (en)Device and method for processing induction coupling plasma
US20030143869A1 (en)Semiconductor processing methods

Legal Events

DateCodeTitleDescription
ASAssignment

Owner name:MICRON TECHNOLOGY, INC., IDAHO

Free format text:ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:DONOHOE, KEVIN G.;STOCKS, RICHARD L.;REEL/FRAME:009223/0355;SIGNING DATES FROM 19980514 TO 19980515

STCFInformation on status: patent grant

Free format text:PATENTED CASE

FPAYFee payment

Year of fee payment:4

FPAYFee payment

Year of fee payment:8

FPAYFee payment

Year of fee payment:12

ASAssignment

Owner name:U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA

Free format text:SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001

Effective date:20160426

Owner name:U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN

Free format text:SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001

Effective date:20160426

ASAssignment

Owner name:MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT, MARYLAND

Free format text:PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001

Effective date:20160426

Owner name:MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL

Free format text:PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001

Effective date:20160426

ASAssignment

Owner name:U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA

Free format text:CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001

Effective date:20160426

Owner name:U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN

Free format text:CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001

Effective date:20160426

ASAssignment

Owner name:MICRON TECHNOLOGY, INC., IDAHO

Free format text:RELEASE BY SECURED PARTY;ASSIGNOR:U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT;REEL/FRAME:047243/0001

Effective date:20180629

ASAssignment

Owner name:MICRON TECHNOLOGY, INC., IDAHO

Free format text:RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT;REEL/FRAME:050937/0001

Effective date:20190731


[8]ページ先頭

©2009-2025 Movatter.jp