






8 GCSLs+16 BCSLs/segment,
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US08/927,160US5949732A (en) | 1997-09-11 | 1997-09-11 | Method of structuring a multi-bank DRAM into a hierarchical column select line architecture |
| JP23189198AJP3229267B2 (en) | 1997-09-11 | 1998-08-18 | Hierarchical column select line architecture for multi-bank DRAM |
| DE69823601TDE69823601T2 (en) | 1997-09-11 | 1998-08-24 | Hierarchical column line selection for multi-bank DRAM memory and method |
| EP98306761AEP0902434B1 (en) | 1997-09-11 | 1998-08-24 | Hierarchical column select line architecture for multi-bank drams and method therefor |
| KR1019980037300AKR100305937B1 (en) | 1997-09-11 | 1998-09-10 | Hierarchical column select line architecture for multi-bank drams |
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US08/927,160US5949732A (en) | 1997-09-11 | 1997-09-11 | Method of structuring a multi-bank DRAM into a hierarchical column select line architecture |
| Publication Number | Publication Date |
|---|---|
| US5949732Atrue US5949732A (en) | 1999-09-07 |
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US08/927,160Expired - LifetimeUS5949732A (en) | 1997-09-11 | 1997-09-11 | Method of structuring a multi-bank DRAM into a hierarchical column select line architecture |
| Country | Link |
|---|---|
| US (1) | US5949732A (en) |
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6144615A (en)* | 1993-09-29 | 2000-11-07 | Kabushiki Kaisha Toshiba | Synchronous dynamic random access memory |
| US6304509B1 (en)* | 1998-11-20 | 2001-10-16 | Nec Corporation | Semiconductor storage unit |
| US6327215B1 (en) | 2000-09-28 | 2001-12-04 | Vanguard International Semiconductor Corporation | Local bit switch decode circuit and method |
| US6373741B2 (en)* | 1998-09-16 | 2002-04-16 | Stmicroelectronics S.A. | Memory circuit architecture |
| US6404695B1 (en) | 2001-02-02 | 2002-06-11 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor memory device including a plurality of memory blocks arranged in rows and columns |
| US6587388B2 (en) | 2001-04-27 | 2003-07-01 | International Business Machines Corporation | Method and apparatus for reducing write operation time in dynamic random access memories |
| US20040213073A1 (en)* | 2003-04-28 | 2004-10-28 | Yoon Young Jin | Data input unit of synchronous semiconductor memory device, and data input method using the same |
| US6829682B2 (en) | 2001-04-26 | 2004-12-07 | International Business Machines Corporation | Destructive read architecture for dynamic random access memories |
| US6834334B2 (en) | 2001-08-28 | 2004-12-21 | International Business Machines Corporation | Method and apparatus for address decoding of embedded DRAM devices |
| US6871261B1 (en) | 1999-02-13 | 2005-03-22 | Integrated Device Technology, Inc. | Integrated circuit random access memory capable of automatic internal refresh of memory array |
| US20050231251A1 (en)* | 2004-04-16 | 2005-10-20 | Hynix Semiconductor, Inc. | Apparatus and method for adjusting slew rate in semiconductor memory device |
| US20070002674A1 (en)* | 2005-07-02 | 2007-01-04 | Samsung Electronics Co., Ltd. | Semiconductor memory device having improved column selection lines and method of driving the same |
| US20080112251A1 (en)* | 2006-11-10 | 2008-05-15 | Jae-Youn Youn | Semiconductor memory devices having optimized memory block organization and data line routing for reducing chip size and increasing speed |
| US20080259668A1 (en)* | 2007-04-04 | 2008-10-23 | Young-Sun Min | Layout structure of bit line sense amplifiers for a semiconductor memory device |
| US8593860B2 (en) | 2011-12-09 | 2013-11-26 | Gsi Technology, Inc. | Systems and methods of sectioned bit line memory arrays |
| US8693236B2 (en) | 2011-12-09 | 2014-04-08 | Gsi Technology, Inc. | Systems and methods of sectioned bit line memory arrays, including hierarchical and/or other features |
| US20150054548A1 (en)* | 2013-08-26 | 2015-02-26 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for manufacturing semiconductor device |
| CN105206294A (en)* | 2014-06-12 | 2015-12-30 | 华邦电子股份有限公司 | Semiconductor memory device |
| US9281018B2 (en)* | 2014-07-25 | 2016-03-08 | Winbond Electronics Corp. | Semiconductor memory |
| US20170025160A1 (en)* | 2013-07-26 | 2017-01-26 | Micron Technology, Inc. | Apparatuses and methods for performing compare operations using sensing circuitry |
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4482984A (en)* | 1980-10-09 | 1984-11-13 | Fujitsu Limited | Static type semiconductor memory device |
| US5544113A (en)* | 1994-11-30 | 1996-08-06 | International Business Machines Corporation | Random access memory having a flexible array redundancy scheme |
| US5715209A (en)* | 1995-05-12 | 1998-02-03 | Samsung Electronics Co., Ltd. | Integrated circuit memory devices including a dual transistor column selection switch and related methods |
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4482984A (en)* | 1980-10-09 | 1984-11-13 | Fujitsu Limited | Static type semiconductor memory device |
| US5544113A (en)* | 1994-11-30 | 1996-08-06 | International Business Machines Corporation | Random access memory having a flexible array redundancy scheme |
| US5715209A (en)* | 1995-05-12 | 1998-02-03 | Samsung Electronics Co., Ltd. | Integrated circuit memory devices including a dual transistor column selection switch and related methods |
| Title |
|---|
| Jei Hwan Yoo, et al, A 32 Bank 1 Gb Self Strobing Synchronous DRAM with 1 GByte/s Bandwidth IEEE Journal of Solid State Circuits, V. 31, 11, Nov. 1996, pp. 1635 1644.* |
| Jei-Hwan Yoo, et al, "A 32-Bank 1 Gb Self-Strobing Synchronous DRAM with 1 GByte/s Bandwidth" IEEE Journal of Solid-State Circuits, V. 31, #11, Nov. 1996, pp. 1635-1644. |
| T. Saeki, et al, "A 2.5-ns Clock Access, 250-MHz, 256-Mb SDRAM with Synchronous Mirror Delay" IEEE Journal of Solid-State Circuits, V. 31, #11, Nov. 1996, pp. 1656-1668. |
| T. Saeki, et al, A 2.5 ns Clock Access, 250 MHz, 256 Mb SDRAM with Synchronous Mirror Delay IEEE Journal of Solid State Circuits, V. 31, 11, Nov. 1996, pp. 1656 1668.* |
| Y. Watanabe, et al, "A 286 mm2 256 Mb DRAM with ×32 Both-Ends DQ" IEEE Journal of Solid-State Circuits, V. 31, #4, Apr. 1996, pp. 567-574. |
| Y. Watanabe, et al, A 286 mm 2 256 Mb DRAM with 32 Both Ends DQ IEEE Journal of Solid State Circuits, V. 31, 4, Apr. 1996, pp. 567 574.* |
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6144615A (en)* | 1993-09-29 | 2000-11-07 | Kabushiki Kaisha Toshiba | Synchronous dynamic random access memory |
| US6373741B2 (en)* | 1998-09-16 | 2002-04-16 | Stmicroelectronics S.A. | Memory circuit architecture |
| US6304509B1 (en)* | 1998-11-20 | 2001-10-16 | Nec Corporation | Semiconductor storage unit |
| US7640391B2 (en) | 1999-02-13 | 2009-12-29 | Robert J Proebsting | Integrated circuit random access memory capable of automatic internal refresh of memory array |
| US20100095058A1 (en)* | 1999-02-13 | 2010-04-15 | Proebsting Robert J | Integrated circuit random access memory capable of automatic internal refresh of memory array |
| US8151044B2 (en) | 1999-02-13 | 2012-04-03 | Intellectual Ventures I Llc | Concurrent memory bank access and refresh retirement |
| US10049716B2 (en) | 1999-02-13 | 2018-08-14 | Intellectual Ventures I Llc | Refresh request queuing circuitry |
| US9117541B2 (en) | 1999-02-13 | 2015-08-25 | Intellectual Ventures I Llc | Refresh request queuing circuitry |
| US8417883B2 (en) | 1999-02-13 | 2013-04-09 | Intellectual Ventures I Llc | Concurrent memory bank access and refresh request queuing |
| US6871261B1 (en) | 1999-02-13 | 2005-03-22 | Integrated Device Technology, Inc. | Integrated circuit random access memory capable of automatic internal refresh of memory array |
| US20050166009A1 (en)* | 1999-02-13 | 2005-07-28 | Proebsting Robert J. | Integrated circuit random access memory capable of automatic internal refresh of memory array |
| US6327215B1 (en) | 2000-09-28 | 2001-12-04 | Vanguard International Semiconductor Corporation | Local bit switch decode circuit and method |
| US6404695B1 (en) | 2001-02-02 | 2002-06-11 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor memory device including a plurality of memory blocks arranged in rows and columns |
| US6829682B2 (en) | 2001-04-26 | 2004-12-07 | International Business Machines Corporation | Destructive read architecture for dynamic random access memories |
| US6587388B2 (en) | 2001-04-27 | 2003-07-01 | International Business Machines Corporation | Method and apparatus for reducing write operation time in dynamic random access memories |
| US20050044337A1 (en)* | 2001-08-28 | 2005-02-24 | International Business Machines Corporation | Method and apparatus for address decoding of embedded DRAM devices |
| US7191305B2 (en) | 2001-08-28 | 2007-03-13 | International Business Machines Corporation | Method and apparatus for address decoding of embedded DRAM devices |
| US6834334B2 (en) | 2001-08-28 | 2004-12-21 | International Business Machines Corporation | Method and apparatus for address decoding of embedded DRAM devices |
| US7016256B2 (en) | 2003-04-28 | 2006-03-21 | Hynix Semiconductor Inc. | Data input unit of synchronous semiconductor memory device, and data input method using the same |
| US20040213073A1 (en)* | 2003-04-28 | 2004-10-28 | Yoon Young Jin | Data input unit of synchronous semiconductor memory device, and data input method using the same |
| US20080143406A1 (en)* | 2004-04-16 | 2008-06-19 | Hynix Semiconductor, Inc. | Apparatus and method for adjusting slew rate in semiconductor memory device |
| US7598785B2 (en) | 2004-04-16 | 2009-10-06 | Hynix Semiconductor, Inc. | Apparatus and method for adjusting slew rate in semiconductor memory device |
| US7345516B2 (en) | 2004-04-16 | 2008-03-18 | Hynix Semiconductor, Inc. | Apparatus and method for adjusting slew rate in semiconductor memory device |
| US20050231251A1 (en)* | 2004-04-16 | 2005-10-20 | Hynix Semiconductor, Inc. | Apparatus and method for adjusting slew rate in semiconductor memory device |
| US7190632B2 (en)* | 2005-07-02 | 2007-03-13 | Samsung Electronics Co., Ltd. | Semiconductor memory device having improved column selection lines and method of driving the same |
| US20070002674A1 (en)* | 2005-07-02 | 2007-01-04 | Samsung Electronics Co., Ltd. | Semiconductor memory device having improved column selection lines and method of driving the same |
| US7738311B2 (en) | 2006-11-10 | 2010-06-15 | Samsung Electronics Co., Ltd. | Semiconductor memory devices having optimized memory block organization and data line routing for reducing chip size and increasing speed |
| US20080112251A1 (en)* | 2006-11-10 | 2008-05-15 | Jae-Youn Youn | Semiconductor memory devices having optimized memory block organization and data line routing for reducing chip size and increasing speed |
| US20110103166A1 (en)* | 2007-04-04 | 2011-05-05 | Samsung Electronics Co., Ltd. | Layout structure of bit line sense amplifiers for a semiconductor memory device |
| US8310853B2 (en) | 2007-04-04 | 2012-11-13 | Samsung Electronics Co., Ltd. | Layout structure of bit line sense amplifiers for a semiconductor memory device |
| US7869239B2 (en) | 2007-04-04 | 2011-01-11 | Samsung Electronics Co., Ltd. | Layout structure of bit line sense amplifiers for a semiconductor memory device |
| US20080259668A1 (en)* | 2007-04-04 | 2008-10-23 | Young-Sun Min | Layout structure of bit line sense amplifiers for a semiconductor memory device |
| US8593860B2 (en) | 2011-12-09 | 2013-11-26 | Gsi Technology, Inc. | Systems and methods of sectioned bit line memory arrays |
| US8693236B2 (en) | 2011-12-09 | 2014-04-08 | Gsi Technology, Inc. | Systems and methods of sectioned bit line memory arrays, including hierarchical and/or other features |
| US9135986B2 (en) | 2011-12-09 | 2015-09-15 | Gsi Technology, Inc. | Systems and methods of sectioned bit line memory arrays, including hierarchical and/or other features |
| US9799378B2 (en)* | 2013-07-26 | 2017-10-24 | Micron Technology, Inc. | Apparatuses and methods for performing compare operations using sensing circuitry |
| US20170025160A1 (en)* | 2013-07-26 | 2017-01-26 | Micron Technology, Inc. | Apparatuses and methods for performing compare operations using sensing circuitry |
| US10056122B2 (en) | 2013-07-26 | 2018-08-21 | Micron Technology, Inc. | Apparatuses and methods for performing compare operations using sensing circuitry |
| US10643673B2 (en) | 2013-07-26 | 2020-05-05 | Micron Technology, Inc. | Apparatuses and methods for performing compare operations using sensing circuitry |
| US9443990B2 (en)* | 2013-08-26 | 2016-09-13 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for manufacturing semiconductor device for adjusting threshold thereof |
| US20150054548A1 (en)* | 2013-08-26 | 2015-02-26 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for manufacturing semiconductor device |
| CN105206294A (en)* | 2014-06-12 | 2015-12-30 | 华邦电子股份有限公司 | Semiconductor memory device |
| CN105206294B (en)* | 2014-06-12 | 2018-01-05 | 华邦电子股份有限公司 | Semiconductor memory system |
| US9281018B2 (en)* | 2014-07-25 | 2016-03-08 | Winbond Electronics Corp. | Semiconductor memory |
| Publication | Publication Date | Title |
|---|---|---|
| US5822268A (en) | Hierarchical column select line architecture for multi-bank DRAMs | |
| US5949732A (en) | Method of structuring a multi-bank DRAM into a hierarchical column select line architecture | |
| US5748547A (en) | High performance semiconductor memory devices having multiple dimension bit lines | |
| US6563758B2 (en) | Multiple ports memory-cell structure | |
| EP0905705B1 (en) | Space-efficient semiconductor memory having hierarchical column select line architecture | |
| US7012850B2 (en) | High speed DRAM architecture with uniform access latency | |
| US6480424B1 (en) | Compact analog-multiplexed global sense amplifier for RAMS | |
| US6343045B2 (en) | Methods to reduce the effects of leakage current for dynamic circuit elements | |
| US6108229A (en) | High performance embedded semiconductor memory device with multiple dimension first-level bit-lines | |
| JP3272888B2 (en) | Semiconductor storage device | |
| JP2002216471A (en) | Semiconductor storage device | |
| US6504745B2 (en) | High performance erasable programmable read-only memory (EPROM) devices with multiple dimension first-level bit lines | |
| CA2345845C (en) | Bitline precharge | |
| US6456521B1 (en) | Hierarchical bitline DRAM architecture system | |
| US20050036363A1 (en) | High performance embedded semiconductor memory devices with multiple dimension first-level bit-lines | |
| EP0902434B1 (en) | Hierarchical column select line architecture for multi-bank drams and method therefor | |
| US6477630B2 (en) | Hierarchical row activation method for banking control in multi-bank DRAM | |
| JP3966506B2 (en) | Semiconductor memory device | |
| HK1017127A (en) | Space-efficient semiconductor memory having hierarchical column select line architecture |
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment | Owner name:INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y Free format text:ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:KIRIHATA, TOSHIAKI;REEL/FRAME:008711/0080 Effective date:19970910 | |
| STCF | Information on status: patent grant | Free format text:PATENTED CASE | |
| FPAY | Fee payment | Year of fee payment:4 | |
| FPAY | Fee payment | Year of fee payment:8 | |
| FPAY | Fee payment | Year of fee payment:12 | |
| AS | Assignment | Owner name:GLOBALFOUNDRIES U.S. 2 LLC, NEW YORK Free format text:ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTERNATIONAL BUSINESS MACHINES CORPORATION;REEL/FRAME:036550/0001 Effective date:20150629 | |
| AS | Assignment | Owner name:GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text:ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GLOBALFOUNDRIES U.S. 2 LLC;GLOBALFOUNDRIES U.S. INC.;REEL/FRAME:036779/0001 Effective date:20150910 | |
| AS | Assignment | Owner name:GLOBALFOUNDRIES U.S. INC., NEW YORK Free format text:RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:056987/0001 Effective date:20201117 |