CROSS REFERENCESThis application is a continuation of patent application Ser. No. 08/652,866, filed May 23, 1996, since abandoned, which was a continuation-in-part of patent application Ser. No. 08/639,280, filed Apr. 25, 1996, now U.S. Pat. No. 5,625,544.
BACKGROUND1. Field of the Invention
The present invention relates to power converters and more specifically to high efficiency charge pump circuits.
2. Description of Related Art
Charge pump circuits are often required within integrated circuit's (IC's) to convert a low voltage to a high voltage. Typically, such charge pump circuits employ a series of clocked diode-capacitor voltage multiplier circuits, as shown in FIG. 1. Such charge pump circuits generate only a small amount of output current, typically less than 100 μA, thereby limiting their driving ability. Increasing the size of the capacitors to provide a greater output current not only undesirably increases the size of the charge pump circuit but also may lead to increased noise.
The output voltage VPP ofcharge pump circuit 100 is a function of the input power supply, the number of pump stages, the clock frequency, and the load current at the output terminal. This relationship may be expressed as: ##EQU1## where VCC is the power supply, N is the number of pump stages, VPN is the forward voltage drop across each of diodes D1 -DN, Iout is the load current, fe is the effective clock frequency, and Cs is the parasitic capacitance at each of the clocked nodes along the diode chain.
In U.S. Pat. No. 5,216,588, Bajwa et al disclose a charge pump circuit which may increase output current to approximately 8 mA by providing a plurality of parallel-connected diode-capacitor voltage multiplier circuits. The plurality of voltage multiplier circuits are switched at different times during the clock frequency to minimize noise generation. Although improving performance over more conventional charge pump circuits, the greater output current is realized by the addition of parallel diode-capacitor voltage multipliers, thereby significantly increasing the size and complexity of the charge pump.
It would thus be advantageous for a charge pump circuit to provide a greater current driving capability without significantly increasing the size of the charge pump circuit.
SUMMARYIn accordance with the present invention, a charge pump circuit including N stages of diode-capacitor voltage multipliers clocked so as to convert a low voltage to a high voltage employs an output stage to improve the efficiency of the charge pump. The output stage includes first and second legs each coupled to an output terminal from the charge pump circuit, where the first leg provides current to the output terminal during low transitions of the clock signal and the second stage provides current to the output terminal during high transitions of the clock signal. Thus, unlike conventional charge pump circuits, a substantially constant current is provided to the output terminal throughout the period of the clock signal, thereby increasing the average total current provided to the output terminal and, thus, increasing the driving capability of the charge pump circuit. In some embodiments, a plurality of the above-mentioned charge pump circuits may be connected in parallel to achieve even greater output currents.
BRIEF DESCRIPTION OF THE DRAWINGSFIG. 1 is a schematic diagram of a conventional charge pump circuit;
FIGS. 2 and 2A are schematic diagrams of charge pump circuits in accordance with one embodiment of the present invention;
FIGS. 3 and 3A are schematic diagrams of charge pump circuits in accordance with another embodiment of the present invention;
FIG. 4 is a schematic diagram of a clock control circuit employed in the embodiment of FIGS. 3 and 3A;
FIG. 5 is a timing diagram of clocking signals used in the embodiment of FIGS. 3 and 3A; and
FIGS. 6 and 7 show implementations of diodes employed in embodiments of the present invention.
DETAILED DESCRIPTIONThe following includes a detailed description of several embodiments for implementing the present invention. Accordingly, the description below is intended to be merely illustrative and should not be construed in a limiting manner.
Referring now to FIG. 2, a high-efficiencycharge pump circuit 200 includes anoscillator 201 of conventional design which provides a clock signal CLK having a frequency f to aclock control circuit 202. In response to clock signal CLK,control circuit 202 generates a clock signal CLK1 and an inverted clock signal CLK1 in a well known manner. Preferably, CLK1 and its complementary clock signal CLK1 are non-overlapping during high transitions, i.e., CLK1 and CLK1 are never simultaneously high. If clock signals CLK1 and CLK1 were ever simultaneously high, some of the diode-capacitor voltage multipliers discussed below would not fully charge, thereby undesirably limiting operation of the charge pump circuits disclosed herein. In some embodiments, charge pumps in accordance with that shown in FIG. 2 may operate using clock signals CLK1 and CLK1 which, as explained below, are generated by aclock control circuit 301 as illustrated in FIGS. 4 and 5.
Charge pump circuit 200 further includes an output terminal VPP having a capacitive load attached thereto, as shown by capacitor CL, and N stages of series connected diode-capacitor voltage multipliers Di, Ci, where i is an integer given by 1≦i≦N. Alternate ones of the diode-capacitor stages are connected to the leads carrying clock signals CLK1 and CLK1 via bootstrap capacitors C, as shown in FIG. 2. That is, all odd numbered diode-capacitor pairs are coupled to receive clock signal CLK1 and all even numbered diode-capacitor pairs are coupled to receive clock signal CLK1. In this manner, successive diode-capacitor stages are charged on the high transitions of clock signals CLK1 and CLK1 to produce a multiplied voltage atnode 203 equal to approximately
NV.sub.CC -NV.sub.BE,
where N is the number of diode-capacitor stages, VCC is the supply voltage, and VBE is the voltage drop across each of diodes D1 -DN.
Anoutput stage 204 including diodes DA, DB, DC, DD, and DE and capacitors CA, CB, and CC is coupled between the Nth diode-capacitor voltage multiplier stage and output terminal VPP, as shown in FIG. 2.Output stage 204 increases the efficiency ofcharge pump circuit 200 by ensuring that current flows to and thus charges output terminal VPP continuously during both high and low transitions of clock signal CLK1. The net effect ofoutput stage 204 is that the effective clock frequency fe ofcharge pump circuit 200, and hence the output current provided to output terminal VPP, is increased by a factor of approximately 2. Accordingly, the efficiency ofcharge pump 200 is increased.
When CLK1 transitions high, the respective anodes of diodes DA and DC are bootstrapped to higher potentials proportional to the amplitude of the clock phase, thereby forcing current to flow through diodes DA and DC and, as a result, charging capacitor CB. When CLK1 transitions high, the respective anodes of diodes DB and DD are bootstrapped to a higher potential. As a result, diode DB delivers current to the load CL at output terminal VPP while diode DD delivers current to, and thus charges, capacitor CC. The next high transition of CLK1 bootstraps the anode of diode DE to a higher potential via capacitor CC. As a result, diode DE delivers current to the load CL at output terminal VPP. This high transition of CLK1 also charges capacitor CB by bootstrapping the respective anodes of diodes DA and DC to a higher potential via capacitor CA, as described earlier. Note that in other embodiments parallel-connected diodes DA and DC may be implemented as a single diode element.
In this manner, diodes DB and DE provide current to output terminal VPP on high transitions of complementary clock signals CLK1 and CLK1, respectively. Thus,charge pump circuit 200 provides a substantially constant current flow to output terminal VPP during the entire period of the clock signal CLK1, i.e., during both low and high transitions of clock signal CLK1, thereby increasing the effective frequency fe ofcharge pump 200. In contrast, conventional charge pump circuits such ascircuit 100 of FIG. 1 provide current to their respective output terminals in response to only the positive-going transitions of the clock signal CLK and, thus, charge the output only during approximately one-half the duty cycle of the clock signal CLK. Accordingly, by utilizing the entire period of the clock signal CLK1,charge pump circuit 200 is capable of providing a higher average current flow to output terminal VPP with only a minimal increase in circuit size.
Where it is desired to generate even greater currents to output terminal VPP, a plurality ofcircuits 200 may be connected in parallel, where each ofcircuits 200 receives its own clock signal and an associated high-transition non-overlapping clock signal. For example, FIG. 3 shows acharge pump circuit 300 including twocharge pump circuits 200a and 200b, wherecircuits 200a and 200b are each substantially identical in structure and operation tocircuit 200 as described above and illustrated in FIG. 2. Accordingly, those components common to the embodiments of FIGS. 2 and 3 are similarly labelled.
Oscillator 201 provides a clock signal CLK having a frequency f to aclock control circuit 301 which, in turn, provides clock signals CLK2a and CLK2b to circuit 200a and provides clock signals CLK3a and CLK3b tocircuit 200b. Preferably, clock signals CLK2a and CLK2b are non-overlapping during high transitions, and clock signals CLK3a and CLK3b are non-overlapping during high transitions, as discussed below with reference to FIGS. 4 and 5.
In a manner similar to that described above with respect to circuit 200 (FIG. 2), alternate stages of charge pump circuit 200a are coupled to respective clock signals CLK2a and CLK2b via associated ones of bootstrap capacitors C1a -CNa, while alternate stages ofcharge pump circuit 200b are coupled to respective clock signals CLK3a and CLK3b via associated ones of bootstrap capacitors C1b -CNb. Thus,charge pump circuit 300, in addition to achieving all of the advantages ofcircuit 200, may output to VPP twice the current provided bycircuit 200. In one embodiment, where VCC is equal to approximately V and capacitors C1a -CNa and C1b -CNb are each 5.5 pF and where capacitors CAa -CCa and CAb -CCb are each 5.5 pF,circuit 300 is capable of providing approximately 900 μA at approximately 10 V to output terminal VPP.
FIG. 4 shows one implementation ofclock circuit 301 which results in the generation of the clock signals CLK2a, CLK2b, CLK3a, and CLK3b from a raw clock signal CLK provided byoscillator 201, as depicted in the timing diagram of FIG. 5. In the discussion that follows, oscillator raw clock signal CLK is initially at a logic low level, while clock signals CLK2a and CLK3a are initially at a logic low level and clock signals CLK2b and CLK3b are initially at a logic high level. For simplicity each of the logic gates shown in FIG. 4 has associated therewith a gate delay τ. Note that although delay elements are discussed below and shown in FIG. 4 as conventional inverters, delay elements may in other embodiments comprise any suitable delay means.
When raw clock signal CLK transitions high, the signal associated with output terminal of NORgate 401 is forced low, thereby forcing clock signal CLK2b low. NORgate 401, together withinverters 410 and 411, provide a delay of approximately 3τ between the low-to-high transition of signal CLK and the high-to-low transition of signal CLK2b. The logic low level of signal CLK2b appears at one input terminal of ORgate 405. Raw clock signal CLK is inverted byinverter 407 and appears at the other input terminal of ORgate 405, thereby forcing the signal at the output terminal of ORgate 405 low which, in turn, forces the signal at the output terminal ofNAND gate 402 high. In this manner, clock signal CLK2a is forced high (viagates 405, 402, 412, and 413) approximately 4τ after clock CLK2b transitions low. Recalling that raw clock signal CLK is still high, the logic high level of clock signal CLK2a forces the signal at the output terminal ofNAND gate 403 low. In this manner, clock signal CLK3b transitions low (viagates 420, 421, 403, 414, and 415) approximately 5τ after clock signal CLK2a transitions from low to high. This logic low level of clock signal CLK3b forces the signal at the output terminal of NORgate 404 high, thereby forcing clock signal CLK3a high (viagates 404, 416 and 417) approximately 3τ after clock signal CLK3b transitions from high to low.
When raw clock signal CLK transitions from high to low, the logic high signal output frominverter 407 forces the signal at the output terminal of NORgate 404 low, thereby forcing clock signal CLK3a low (viagates 407, 404, 416, and 417) approximately 4τ after raw clock signal CLK transitions low. Since raw clock signal CLK is low, the logic low level of clock signal CLK3a passes through ORgate 406 and forces the signal at the output terminal ofNAND gate 403 high. In this manner, clock signal CLK3b transitions from low to high (viagates 406, 403, 414, and 415) approximately 4τ after clock signal CLK3a transitions from high to low. This logic high level of clock signal CLK3b appears at one input terminal ofNAND gate 402. The other input terminal ofNAND gate 402 is driven high by inverter 407 (recall that raw clock signal is low), thereby forcing the signal at the output terminal ofNAND gate 402 low. Thus, clock signal CLK2a transitions from high to low (viagates 418, 419, 402, 412, and 413) approximately 5τ after clock signal CLK3b transitions from low to high. The logic low level of clock signal CLK2a, in turn, forces clock signal CLK2b high (viagates 401, 410, and 411) approximately 3τ after clock signal CLK2a transitions low. Thus, referring again to FIG. 5, clock signals CLK2a and CLK2b never overlap high, i.e., they are never simultaneously high, and clock signals CLK3a and CLK3b never overlap high.
This non-overlapping high feature of these clock signals prevents voltage feedthrough between successive diode-capacitor multiplier stages of the present embodiments. Without such a feature, adjacent ones of the diode-capacitor multiplier stages may simultaneously discharge, thereby preventing maximum charging of some of the stages and, thus, degrading efficiency.
In some embodiments, the diode chains described above may be formed as a chain of diode-connected NMOS transistors, as shown in FIGS. 2A and 3A. While in other embodiments, PMOS transistors (not shown) may be used. In such embodiments, the wells of the diode-connected transistors are coupled to output terminal VPP to prevent body effects from influencing the threshold voltage VT of the MOS devices. Coupling the wells in such a manner also advantageously prevents any degradation in efficiency resulting from VT drops between diode-capacitor stages when converting a low VCC voltage to a higher voltage at VPP. FIGS. 6 and 7 illustrate two possible implementations of diode chains, where diodes Dx and Dy and capacitor C are representative of the diodes and capacitors of the pump stages discussed above with respect to FIGS. 2 and 3. The embodiment of FIG. 6 utilizes single well technology, where the diodes are P+/N well junction diodes having an N+ cathode contact region and are formed in a P- substrate. The diode chain of FIG. 6 is capable of realizing a positive high voltage charge pump. The embodiment of FIG. 7 utilizes triple well technology, where the diodes are N+/P well junction diodes having a P+ anode contact region and are formed in deep N well regions which, in turn, are formed in a P- substrate. The diode chain of FIG. 7 is advantageous in realizing a negative high voltage charge pump since the C/(C+Cs) ratio (see equation 1) is maximized. It is to be noted that the conductivity types described with reference to and illustrated in FIGS. 6 and 7 may be reversed while still realizing the benefits of the above-described embodiments in accordance with the present invention.
While particular embodiments of the present invention have been shown and described, it will be obvious to those skilled in the art that changes and modifications may be made without departing from this invention in its broader aspects and, therefore, the appended claims are to encompass within their scope all such changes and modifications as fall within the true spirit and scope of this invention.