Movatterモバイル変換


[0]ホーム

URL:


US5268072A - Etching processes for avoiding edge stress in semiconductor chip solder bumps - Google Patents

Etching processes for avoiding edge stress in semiconductor chip solder bumps
Download PDF

Info

Publication number
US5268072A
US5268072AUS07/938,074US93807492AUS5268072AUS 5268072 AUS5268072 AUS 5268072AUS 93807492 AUS93807492 AUS 93807492AUS 5268072 AUS5268072 AUS 5268072A
Authority
US
United States
Prior art keywords
layer
etching process
solder
etching
process defined
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
US07/938,074
Inventor
Birendra N. Agarwala
Madhav Datta
Richard E. Gegenwarth
Christopher V. Jahnes
Patrick M. Miller
Henry A. Nye, III
Jeffrey F. Roeder
Michael A. Russak
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
International Business Machines Corp
Original Assignee
International Business Machines Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by International Business Machines CorpfiledCriticalInternational Business Machines Corp
Priority to US07/938,074priorityCriticalpatent/US5268072A/en
Assigned to INTERNATIONAL BUSINESS MACHINES CORPORATIONreassignmentINTERNATIONAL BUSINESS MACHINES CORPORATIONASSIGNMENT OF ASSIGNORS INTEREST.Assignors: DATTA, MADHAV, ROEDER, JEFFREY F., MILLER, PATRICK M., NYE, HENRY A., III, RUSSAK, MICHAEL A., GEGENWARTH, RICHARD E., JAHNES, CHRISTOPHER V., AGARWALA, BIRENDRA N.
Priority to JP5154683Aprioritypatent/JPH06112213A/en
Priority to EP19930112631prioritypatent/EP0586890A3/en
Application grantedgrantedCritical
Publication of US5268072ApublicationCriticalpatent/US5268072A/en
Anticipated expirationlegal-statusCritical
Expired - Fee Relatedlegal-statusCriticalCurrent

Links

Images

Classifications

Definitions

Landscapes

Abstract

Etching processes are disclosed for producing a graded or stepped edge profile in a contact pad formed between a chip passivating layer and a solder bump. The stepped edge profile reduces edge stress that tends to cause cracking in the underlying passivating layer. The pad comprises a bottom layer of chromium, a top layer of copper and an intermediate layer of phased chromium-copper. An intermetallic layer of CuSn forms if and when the solder is reflowed, in accordance with certain disclosed variations of the process. In all the variations, the solder is used as an etching mask in combination with several different etching techniques including electroetching, wet etching, anisotropic dry etching and ion beam etching.

Description

BACKGROUND OF THE INVENTION
The present invention generally relates to processes for making electrical connections to semiconductor integrated circuit chips and, more specifically, to such processes of the controlled collapse chip connection (C4) type.
The use of C4 or solder bump terminals on semiconductor devices for face-down or "flip chip" bonding to a supporting dielectric substrate or module is well known in the art. U.S. Pat. No. 4,434,434 issued to Somnath Bhattacharya et al on Feb. 28, 1984 and other patents cited therein describe the C4 technique in detail. Briefly, in accordance with one approach, solder balls are connected via solder bump terminals and contact pads to semiconductor devices which normally are passivated with a brittle coating such as silicon dioxide. Each said terminal is located at a contact opening, extending through the passivating layer, previously coated with a solder bump contact pad. Each pad extends through the opening and connects with the underlying device circuitry. The contact pads comprise metallic laminates such as chromium, copper-chromium and copper.
As pointed out in the cited patent, the BLM technique has been used extensively but a tendency has been noted to exist, especially when an approximately 95% Pb-5% Sn solder composition is used for the solder ball, for the brittle passivating layer to crack about the perimeter of the solder ball. Stress appears to develop at the abrupt edge of the contact pad, causing the brittle passivating layer to crack around the solder ball. The cited patent further teaches that the foregoing tendency to crack can be reduced by delocalizing or spreading out the solder edge stresses imposed on the contact pad structure and the underlying brittle passivating layer.
The stresses are spread out by modifying the geometry of the laminated contact pad to incorporate a graded or stepped profile at the peripheral portion of the pad, i.e., a bottom chromium layer of greater lateral extent, a top copper layer of lesser lateral extent and an intermediate layer of an intermix of the copper and chromium. The differing lateral extents of the chrome and copper layers are achieved, in accordance with the cited patent, by using a rotating dome vacuum evaporator to deposit the layers while off-centering the chromium source during the respective evaporation cycles. No other method is disclosed, for producing the graded or stepped profile defined above.
SUMMARY OF THE INVENTION
One purpose of the present invention is to provide a method for producing a graded or stepped profile at the peripheral portion of solder bump terminals. Another purpose of the present invention is to provide a method for producing a graded or stepped profile at the peripheral portion of solder bump terminals without resort to metal evaporation techniques.
These and other purposes of the present invention, as will appear from a reading of the following specification, are achieved by plating a solder bump on a contact pad for connecting to a passivated semiconductor device. The contact pad comprises a bottom layer of metal for adhering to the remainder of the contact pad and to the device passivation material, a top layer of different metal wettable with solder, and a phased layer for adhering to the bottom layer and to the solder bump via an intermetallic layer, if any, which forms between the top layer and the solder mound if the solder is reflowed. In a typical example, the bottom layer is chromium (Cr), the top layer is copper (Cu), the phased layer is Cr-Cu and the intermetallic layer is Cu3 Sn.
The solder bump is preferably plated, rather than evaporated or sputtered through a physical mask to provide a cost effective process for large diameter wafer (>200 mm) technologies where the cost for long throw evaporators becomes very significant.
In a first species of the present invention, the solder is used as a mask, the Cu layer, the Cr-Cu phased layer and the Cr layer are removed by electroetching, the Cu layer is etched back by wet etching to yield a stepped profile. The solder then is reflowed to provide the intermetallic.
In a second species, the Cu and Cr-Cu layers are electroetched as before, the solder is reflowed and the Cr layer is removed by a highly directional dry etch, using the reflowed solder as a mask.
In a third species, the solder is deposited and overplated in a mushroom-like configuration and the Cu and Cr-Cu layers again are electroetched as before. The Cr layer is removed by a highly directional dry etch and then the solder is reflowed.
In a fourth species, ion beam milling-type processes are used to dry etch all of the Cu, Cr-Cu and Cr layers using the solder bump as a mask in various combinations with and without the reflowing of the solder mound and with normal incidence of the ion etching beam relative to a stationary solder bump device or with off-normal incidence of the ion etching beam relative to a rotating solder bump device.
BRIEF DESCRIPTION OF THE DRAWING
FIGS. 1A-1E are simplified cross-sectional views of a solder bump and a solder bump contact pad as they appear at successive times in accordance with the process of a first embodiment of the present invention;
FIGS. 2A-2D are views like those of FIGS. 1A-1E but in accordance with the process of a second embodiment of the present invention;
FIGS. 3A-3D are views like those of FIGS. 1A-1E but in accordance with the process of a third embodiment of the invention; and
FIGS. 4, 5A, 5B, 6, 7A and 7B are cross-sectional views of a solder mound and a solder mound contact pad as they appear when processed in accordance with four different variations of a fourth embodiment of the present invention using solely ion-beam milling-type processing.
BEST MODE FOR CARRYING OUT THE INVENTION
The fourth embodiment of the present invention, as defined above in connection with FIGS. 4, 5A, 5B, 6, 7A and 7B advantageously is simpler than the other three embodiments in that a single process type (ion-beam milling) is used to remove all unwanted material. The other three embodiments are useful and viable alternatives in their own right and will be described first.
Referring to FIG. 1A, asolder bump 10 is plated and formed on top of evaporated or sputter depositedcontact pad layers 12, 13 and 14 mounted on passivatinglayer 15. The contact pad passes through an opening in thelayer 15 to make electrical contact with aconductor 16, forming part of a wiring pattern in a known manner.Layer 12 typically is Cu,layer 14 typically is Cr andlayer 13 is the phased material Cr-Cu resulting from the simultaneous deposition of Cu and Cr.Layer 15 is a passivating layer, e.g. SiO2, Si3 N4, polyimide, etc. In order to produce the formed contact pad or controlled collapse chip connection (C4),layers 12, 13 and 14 are etched off, usingsolder bump 10 as a mask, in accordance with the present invention, stress-related cracking of thepassivating layer 15 about the perimeter of the C4 is avoided by providing a stepped profile at the peripheral portion of the contact pad in a manner now to be described.
Cu layer 12 and phased Cr-Cu layer 13 are removed, usingsolder 10 as a mask, by electroetching in a potassium sulfate solution (FIG. 1B). Then, theCr layer 14 is chemically etched in a potassium permanganate solution. The result is the nearly coincident vertical edge shown in FIG. 1C. A wet etch, for example H2 SO4 /CrO3, is used next to attack the Cu layer preferentially and yield the non-coincident vertical edge depicted in FIG. 1D. Finally, the solder is reflowed to produce thesolder ball 17 and the CuSnintermetallic layer 18 of FIG. 1E.
A second embodiment of the present invention follows the same electroetching techniques just described for the removal of the Cu and phased Cr-Cu layers 21 and 22, respectively, (FIGS. 2A and 2B). Thesolder 20 is reflowed at this point, however, to providesolder ball 25 and the CuSnintermetallic layer 26 of FIG. 2C. Lastly, the C4 is completed by use of a highly directional dry etch (e.g., CF4 +O2 or SF6 +O2) employing the solder ball as a mask to provide the tapered,non-coincident contour 27 about the perimeter of the C4.
A third species of the invention provides for the use of a dry etching process, as in FIG. 2D, without first reflowing the solder to act as a dry etching mask. In this variation, thesolder 30 is overplated on resist 31 of FIG. 3A so as to assume a mushroom-like shape having a peripheral overhanging ledge whenresist 31 is removed.Electroetching Cu layer 32 and phased Cr-Cu layer 33 yields the structure shown in FIG. 3B. The application of highly directional dry etching to the unreflowed, but overhangingsolder structure 30 produces the flaired, sloping contour ofCr layer 34 depicted in FIG. 3C. The C4 structure is completed by reflowing thesolder 30 intosolder ball 35 and convertingCu layer 32 intoCuSn intermetallic layer 36.
A fourth species of the present invention differs from all the others in that a single etching process, e.g., ion beam milling, is used in the removal of all excess contact pad material while still imparting a proper peripheral profile thereto to avoid undesirable cracking of the passivating layer as previously explained. Referring to FIG. 4,PbSn solder 42,Cu layer 37, Cr-Cu phasedlayer 38 andCr layer 39 are produced, as before, on passivatinglayer 40. Ion beam milling (or etching) IBE is directed at the structure at normal incidence to pattern the C4 as shown with a feathered profile being imparted to the perimeter oflayers 37, 38 and 39. Thesolder 42 acts as a physical mask whereby the C4 pattern after milling is slightly larger than thesolder pad 42 itself. The feathered or flaired profile reduces stress concentrations at the edges of thesuccessive layers 37, 38 and 39.
In the process variation represented in FIG. 5A,Cu layer 45 andCrCu layer 46 are ion milled and patterned as in the case of FIG. 4 butPbSn solder 44 is reflowed (FIG. 5B) beforeCr layer 47 is ion milled. That is, reflowedPbSn solder 48 is used as a mask when the IBE is reapplied at normal incidence. The conversion of the PbSn alloy from a cylindrical shape (FIG. 5A) to a reflowed spherical shape (FIG. 5B) with much larger diameter causes the transfer of a wider IBE image to theCr layer 47 and results in an oversized Cr pad with desirably reduced stress at the edge which joinslayers 46 and 47.
FIG. 6 is similar to FIG. 4 in that all etching of the layers is accomplished in one etching step but differs from FIG. 4 in that a flaired profile of greater extent is produced by the etching technique employed in FIG. 4. Specifically, the entire device structure of FIG. 4 is mounted for rotation about anaxis 48 inclined (e.g., 30°) relative to the direction of IBE. The angle of inclination may be varied as needed to removed any resputtered residue of contact pad material. Inasmuch as the solder bump is relatively tall it casts a large masking area as it is rotated. The size of the Cr pad 49 (and the corresponding stress distribution) is determined by the incident IBE angle.
FIGS. 7A and 7B are broadly similar to FIGS. 5A and 5B in that the IBE is briefly interrupted during the milling sequence. FIG. 7A shows normally incident IBE for removingCu layer 50 andCrCu layer 51, as in the case of FIG. 5A. In FIG. 7B, however, the entire device structure is mounted for rotation about an axis inclined relative to the IBE direction to impart a larger size to thefinal Cr pad 52 than would result if normal incidence IBE were used instead.
Although IBE has been described for removing unwanted portions of the Cu, CrCu and Cr layers, it should be noted that similar processes such as sputter etching and reactive ion etching also are suitable for ball limiting metallurgy removal. In addition, the basic C4 layers are not restricted to Cu and Cr. Other layer materials suitable for use with the present invention include, for example, Ti, Ta, Cr as the adhesion layer, Cu, Co, Ni as the solderable layer.
While there have been described what are at present considered to be the preferred embodiments of the present invention, it will be obvious to those skilled in the art that various changes or modifications may be made therein, without departing from the invention, and it is, therefore, aimed in the appended claims to cover all those changes and modifications as follow in the true spirit and scope of the invention.

Claims (14)

What is claimed is:
1. An etching process for producing a graded edge profile in a contact pad comprising:
providing a substrate,
forming a passivating layer on said substrate,
adhering a first metal layer to said passivating layer,
forming a second metal layer on said first metal layer,
forming a solder bump on said second metal layer thereby wetting said second metal layer with said solder to adhere said first and second layers to said solder, and
etching said graded edge profile in said first and second metal layers using said solder bump as a mask, by removing a greater lateral extent of said second metal layer than said first metal layer.
2. The etching process defined in claim 1 wherein said solder is reflowed after said etching process is started but before said etching process is completed.
3. The etching process defined in claim 1 wherein said solder is reflowed after said etching process is completed.
4. The etching process defined in claim 1 wherein said etching process uses different etching techniques at different times.
5. The etching process defined in claim 1 wherein said etching process uses the same etching technique at all times.
6. The etching process defined in claim 5 wherein said etching technique is ion beam etching.
7. The etching process defined in claim 6 wherein said solder bump and contact pad are rotated about an axis inclined relative to the direction of the ion beam used in said ion beam etching.
8. The etching process defined in claim 1 wherein said first layer is chromium and said second layer is copper.
9. The etching process defined in claim 2 wherein said reflowed solder is used as a mask etch material for said first layer.
10. The etching process defined in claim 4 wherein said solder bump is mushroom-shaped.
11. The etching process defined in claim 1 wherein said solder bump is deposited by plating.
12. The etching process defined in claim 1 wherein said solder bump is deposited by evaporation.
13. The etching process defined in claim 11 wherein said first and second layers are sputter deposited.
14. The etching process defined in claim 11 wherein said first and second layers are deposited by evaporation.
US07/938,0741992-08-311992-08-31Etching processes for avoiding edge stress in semiconductor chip solder bumpsExpired - Fee RelatedUS5268072A (en)

Priority Applications (3)

Application NumberPriority DateFiling DateTitle
US07/938,074US5268072A (en)1992-08-311992-08-31Etching processes for avoiding edge stress in semiconductor chip solder bumps
JP5154683AJPH06112213A (en)1992-08-311993-06-25Method for etching treatment
EP19930112631EP0586890A3 (en)1992-08-311993-08-06Etching processes for avoiding edge stress in semiconductor chip solder bumps

Applications Claiming Priority (1)

Application NumberPriority DateFiling DateTitle
US07/938,074US5268072A (en)1992-08-311992-08-31Etching processes for avoiding edge stress in semiconductor chip solder bumps

Publications (1)

Publication NumberPublication Date
US5268072Atrue US5268072A (en)1993-12-07

Family

ID=25470829

Family Applications (1)

Application NumberTitlePriority DateFiling Date
US07/938,074Expired - Fee RelatedUS5268072A (en)1992-08-311992-08-31Etching processes for avoiding edge stress in semiconductor chip solder bumps

Country Status (3)

CountryLink
US (1)US5268072A (en)
EP (1)EP0586890A3 (en)
JP (1)JPH06112213A (en)

Cited By (57)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US5376584A (en)*1992-12-311994-12-27International Business Machines CorporationProcess of making pad structure for solder ball limiting metallurgy having reduced edge stress
US5384283A (en)*1993-12-101995-01-24International Business Machines CorporationResist protection of ball limiting metal during etch process
US5470787A (en)*1994-05-021995-11-28Motorola, Inc.Semiconductor device solder bump having intrinsic potential for forming an extended eutectic region and method for making and using the same
EP0690504A1 (en)*1994-06-281996-01-03International Business Machines CorporationSolder terminal and method of fabricating it
US5486282A (en)*1994-11-301996-01-23Ibm CorporationElectroetching process for seed layer removal in electrochemical fabrication of wafers
US5492235A (en)*1995-12-181996-02-20Intel CorporationProcess for single mask C4 solder bump fabrication
US5494856A (en)*1994-10-181996-02-27International Business Machines CorporationApparatus and method for creating detachable solder connections
US5736456A (en)*1996-03-071998-04-07Micron Technology, Inc.Method of forming conductive bumps on die for flip chip applications
US5767010A (en)*1995-03-201998-06-16McncSolder bump fabrication methods and structure including a titanium barrier layer
US5885891A (en)*1996-07-171999-03-23Kabushiki Kaisha ToshibaMethod of manufacturing semiconductor device
US5891756A (en)*1997-06-271999-04-06Delco Electronics CorporationProcess for converting a wire bond pad to a flip chip solder bump pad and pad formed thereby
US5903058A (en)*1996-07-171999-05-11Micron Technology, Inc.Conductive bumps on die for flip chip application
US5912510A (en)*1996-05-291999-06-15Motorola, Inc.Bonding structure for an electronic device
US6002172A (en)*1997-03-121999-12-14International Business Machines CorporationSubstrate structure and method for improving attachment reliability of semiconductor chips and modules
US6133136A (en)*1999-05-192000-10-17International Business Machines CorporationRobust interconnect structure
US6293457B1 (en)*2000-06-082001-09-25International Business Machines CorporationIntegrated method for etching of BLM titanium-tungsten alloys for CMOS devices with copper metallization
KR100319813B1 (en)*2000-01-032002-01-09윤종용method of forming solder bumps with reduced UBM undercut
US6391773B2 (en)*1997-02-242002-05-21International Business Machines CorporationMethod and materials for through-mask electroplating and selective base removal
US6544880B1 (en)1999-06-142003-04-08Micron Technology, Inc.Method of improving copper interconnects of semiconductor devices for bonding
US6622907B2 (en)*2002-02-192003-09-23International Business Machines CorporationSacrificial seed layer process for forming C4 solder bumps
US20040048458A1 (en)*2002-09-102004-03-11Siliconware Precision Industries, Ltd., Taiwan, R.O.C.Fabrication method for strengthening flip-chip solder bumps
US20040060812A1 (en)*2002-09-272004-04-01Applied Materials, Inc.Method for modulating stress in films deposited using a physical vapor deposition (PVD) process
US20040192019A1 (en)*2002-01-162004-09-30Intel CorporationWire-bond process flow for copper metal-six, structures achieved thereby, and testing method
US6879027B2 (en)*2000-11-302005-04-12Kabushiki Kaisha ShinkawaSemiconductor device having bumps
US6977213B1 (en)*2004-08-272005-12-20Taiwan Semiconductor Manufacturing Company, Ltd.IC chip solder bump structure and method of manufacturing same
US20070023928A1 (en)*2005-07-292007-02-01Frank KuechenmeisterTechnique for efficiently patterning an underbump metallization layer using a dry etch process
US20070114674A1 (en)*2005-11-222007-05-24Brown Matthew RHybrid solder pad
US20080023836A1 (en)*2006-07-132008-01-31Oki Electric Industry Co., Ltd.Semiconductor device
US20080102540A1 (en)*2006-10-312008-05-01Tobias LetzTechnique for forming a passivation layer without a terminal metal
US20080169559A1 (en)*2007-01-162008-07-17Chipmos Technologies (Bermuda) Ltd.Bump structure with annular support and manufacturing method thereof
US20080169539A1 (en)*2007-01-122008-07-17Silicon Storage Tech., Inc.Under bump metallurgy structure of a package and method of making same
US20080227240A1 (en)*2007-03-122008-09-18Umesh SharmaMethod of Making Reliable Wafer Level Chip Scale Package Semiconductor Devices
WO2008100923A3 (en)*2007-02-122008-11-06IbmUndercut-free blm process for pb-free and pb-reduced c4
US20090053887A1 (en)*2003-07-232009-02-26Megica CorporationWirebond pad for semiconductor chip or wafer
US20090160049A1 (en)*2006-12-252009-06-25Rohm Co., Ltd.Semiconductor device
US20090160055A1 (en)*2007-12-192009-06-25Lavoie Adrien RIC solder reflow method and materials
US7839000B2 (en)2002-06-252010-11-23Unitive International LimitedSolder structures including barrier layers with nickel and/or copper
US7994043B1 (en)2008-04-242011-08-09Amkor Technology, Inc.Lead free alloy bump structure and fabrication method
US20110201194A1 (en)*2010-02-162011-08-18International Business Machines CorporationDirect IMS (Injection Molded Solder) Without a Mask for Forming Solder Bumps on Substrates
US8021921B2 (en)2002-10-252011-09-20Megica CorporationMethod of joining chips utilizing copper pillar
US8067837B2 (en)2004-09-202011-11-29Megica CorporationMetallization structure over passivation layer for IC chip
US8072070B2 (en)2001-03-052011-12-06Megica CorporationLow fabrication cost, fine pitch and high reliability solder bump
US20120098124A1 (en)*2010-10-212012-04-26Taiwan Semiconductor Manufacturing Company, Ltd.Semiconductor device having under-bump metallization (ubm) structure and method of forming the same
US8178967B2 (en)2001-09-172012-05-15Megica CorporationLow fabrication cost, high performance, high reliability chip scale package
US8294279B2 (en)2005-01-252012-10-23Megica CorporationChip package with dam bar restricting flow of underfill
US20120313230A1 (en)*2011-06-072012-12-13Infineon Technologies AgSolder alloys and arrangements
US8461679B2 (en)2002-01-072013-06-11Megica CorporationMethod for fabricating circuit component
US8481418B2 (en)2002-05-012013-07-09Megica CorporationLow fabrication cost, high performance, high reliability chip scale package
US20140065771A1 (en)*2012-08-302014-03-06International Business Machines CorporationDouble solder bumps on substrates for low temperature flip chip bonding
US8901733B2 (en)2001-02-152014-12-02Qualcomm IncorporatedReliable metal bumps on top of I/O pads after removal of test probe marks
US9064718B1 (en)*2014-05-072015-06-23Freescale Semiconductor, Inc.Pre-formed via array for integrated circuit package
US20150262952A1 (en)*2014-03-132015-09-17Taiwan Semiconductor Manufacturing Co., LtdBump structure and method for forming the same
TWI511246B (en)*2011-07-052015-12-01Chipbond Technology CorpBumping process and structure thereof
CN107026139A (en)*2016-02-012017-08-08意法半导体股份有限公司Manufacture the method and corresponding device of semiconductor devices
US10470306B2 (en)*2017-03-172019-11-05Samsung Display Co., Ltd.Display panel and display device including the same
TWI678743B (en)*2018-12-102019-12-01南茂科技股份有限公司Semiconductor circuit structure and manufacturing method thereof
US11217548B2 (en)*2014-03-132022-01-04Taiwan Semiconductor Manufacturing Co., Ltd.Semiconductor device structure and manufacturing method

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
JP2842378B2 (en)*1996-05-311999-01-06日本電気株式会社 High-density mounting structure for electronic circuit boards
JP2000260803A (en)*1999-01-052000-09-22Citizen Watch Co Ltd Semiconductor device and manufacturing method thereof
EP1416527A1 (en)*2002-10-232004-05-06ABB Schweiz AGMethod for forming a stepped profile from stacked layers
JP2011249564A (en)*2010-05-272011-12-08Renesas Electronics CorpSemiconductor device manufacturing method and mounting structure

Citations (4)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US4427715A (en)*1978-07-031984-01-24National Semiconductor CorporationMethod of forming expanded pad structure
US4434434A (en)*1981-03-301984-02-28International Business Machines CorporationSolder mound formation on substrates
US5024722A (en)*1990-06-121991-06-18Micron Technology, Inc.Process for fabricating conductors used for integrated circuit connections and the like
US5057453A (en)*1987-10-211991-10-15Kabushiki Kaisha ToshibaMethod for making a semiconductor bump electrode with a skirt

Family Cites Families (11)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
JPS5539646A (en)*1978-09-121980-03-19Nec CorpIon taper etching
JPS59117135A (en)*1982-12-241984-07-06Hitachi LtdSemiconductor device and manufacture of the same
JPS63305530A (en)*1987-06-051988-12-13Hitachi LtdManufacture of semiconductor device
JPH0193149A (en)*1987-10-021989-04-12Mitsubishi Electric Corp semiconductor equipment
JPH0793309B2 (en)*1987-11-241995-10-09カシオ計算機株式会社 Semiconductor device connection method
JPH01297842A (en)*1988-05-261989-11-30Fujitsu Ltd Semiconductor device and its manufacturing method
JPH0291940A (en)*1988-09-291990-03-30Toshiba Corp Manufacturing method of semiconductor device
JP2874184B2 (en)*1989-05-191999-03-24セイコーエプソン株式会社 Method for manufacturing semiconductor device
JPH0344934A (en)*1989-07-131991-02-26Seiko Epson CorpSemiconductor device
JPH0344933A (en)*1989-07-131991-02-26Seiko Epson CorpSemiconductor device
JPH0465832A (en)*1990-07-061992-03-02Fujitsu Ltd Manufacturing method of semiconductor device

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US4427715A (en)*1978-07-031984-01-24National Semiconductor CorporationMethod of forming expanded pad structure
US4434434A (en)*1981-03-301984-02-28International Business Machines CorporationSolder mound formation on substrates
US5057453A (en)*1987-10-211991-10-15Kabushiki Kaisha ToshibaMethod for making a semiconductor bump electrode with a skirt
US5024722A (en)*1990-06-121991-06-18Micron Technology, Inc.Process for fabricating conductors used for integrated circuit connections and the like

Non-Patent Citations (4)

* Cited by examiner, † Cited by third party
Title
M. Warrior, "Reliability Improvements in Solder Bump Processing for Flip Chips" IEEE 0569-5503/90/0000-0460, 1990, pp. 460-469.
M. Warrior, Reliability Improvements in Solder Bump Processing for Flip Chips IEEE 0569 5503/90/0000 0460, 1990, pp. 460 469.*
T. Kawanobe, et al., "Solder Bump Fabrication by Electrochemical Method for Flip Chip Interconnection" IEEE, CH1671-7/81/0000-0149 1981, pp. 149-155.
T. Kawanobe, et al., Solder Bump Fabrication by Electrochemical Method for Flip Chip Interconnection IEEE, CH1671 7/81/0000 0149 1981, pp. 149 155.*

Cited By (118)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US5376584A (en)*1992-12-311994-12-27International Business Machines CorporationProcess of making pad structure for solder ball limiting metallurgy having reduced edge stress
EP0657923A3 (en)*1993-12-101996-06-12IbmMethod of protecting a solder ball during an etch process, by applying a resist around the base of the solder ball.
US5384283A (en)*1993-12-101995-01-24International Business Machines CorporationResist protection of ball limiting metal during etch process
US5470787A (en)*1994-05-021995-11-28Motorola, Inc.Semiconductor device solder bump having intrinsic potential for forming an extended eutectic region and method for making and using the same
EP0690504A1 (en)*1994-06-281996-01-03International Business Machines CorporationSolder terminal and method of fabricating it
JP3210547B2 (en)1994-06-282001-09-17インターナショナル・ビジネス・マシーンズ・コーポレーション Electroplating solder terminal and method of manufacturing the same
US5629564A (en)*1994-06-281997-05-13International Business Machines CorporationElectroplated solder terminal
US5503286A (en)*1994-06-281996-04-02International Business Machines CorporationElectroplated solder terminal
US5494856A (en)*1994-10-181996-02-27International Business Machines CorporationApparatus and method for creating detachable solder connections
US5543032A (en)*1994-11-301996-08-06Ibm CorporationElectroetching method and apparatus
US5486282A (en)*1994-11-301996-01-23Ibm CorporationElectroetching process for seed layer removal in electrochemical fabrication of wafers
US5767010A (en)*1995-03-201998-06-16McncSolder bump fabrication methods and structure including a titanium barrier layer
US6222279B1 (en)1995-03-202001-04-24McncSolder bump fabrication methods and structures including a titanium barrier layer
US5492235A (en)*1995-12-181996-02-20Intel CorporationProcess for single mask C4 solder bump fabrication
GB2322970A (en)*1995-12-181998-09-09Intel CorpProcess for single mask C4 solder bump fabrication
DE19581952B4 (en)*1995-12-182007-08-30Intel Corporation, Santa ClaraProcess for controlled collapse chip connection - wherein ball-limiting metallurgy is etched in the presence of lead@-tin@ solder bumps
GB2322970B (en)*1995-12-182000-03-22Intel CorpProcess for single mask C4 solder bump fabrication
WO1997022989A1 (en)*1995-12-181997-06-26Intel CorporationProcess for single mask c4 solder bump fabrication
US5736456A (en)*1996-03-071998-04-07Micron Technology, Inc.Method of forming conductive bumps on die for flip chip applications
US5912510A (en)*1996-05-291999-06-15Motorola, Inc.Bonding structure for an electronic device
US5885891A (en)*1996-07-171999-03-23Kabushiki Kaisha ToshibaMethod of manufacturing semiconductor device
US5903058A (en)*1996-07-171999-05-11Micron Technology, Inc.Conductive bumps on die for flip chip application
US6391773B2 (en)*1997-02-242002-05-21International Business Machines CorporationMethod and materials for through-mask electroplating and selective base removal
US6281581B1 (en)1997-03-122001-08-28International Business Machines CorporationSubstrate structure for improving attachment reliability of semiconductor chips and modules
US6251766B1 (en)1997-03-122001-06-26International Business Machines CorporationMethod for improving attachment reliability of semiconductor chips and modules
US6002172A (en)*1997-03-121999-12-14International Business Machines CorporationSubstrate structure and method for improving attachment reliability of semiconductor chips and modules
US6180265B1 (en)1997-06-272001-01-30Delco Electronics CorporationFlip chip solder bump pad
US5891756A (en)*1997-06-271999-04-06Delco Electronics CorporationProcess for converting a wire bond pad to a flip chip solder bump pad and pad formed thereby
US6133136A (en)*1999-05-192000-10-17International Business Machines CorporationRobust interconnect structure
US7338889B2 (en)1999-06-142008-03-04Micron Technology, Inc.Method of improving copper interconnects of semiconductor devices for bonding
US6544880B1 (en)1999-06-142003-04-08Micron Technology, Inc.Method of improving copper interconnects of semiconductor devices for bonding
US7511363B2 (en)1999-06-142009-03-31Micron Technology, Inc.Copper interconnect
US7569934B2 (en)1999-06-142009-08-04Micron Technology, Inc.Copper interconnect
US7592246B2 (en)1999-06-142009-09-22Micron Technology, Inc.Method and semiconductor device having copper interconnect for bonding
US20090309222A1 (en)*1999-06-142009-12-17Micron Technology, Inc.Method and semiconductor device having copper interconnect for bonding
US7345358B2 (en)1999-06-142008-03-18Micron Technology, Inc.Copper interconnect for semiconductor device
US6835643B2 (en)1999-06-142004-12-28Micron Technology, Inc.Method of improving copper interconnects of semiconductor devices for bonding
US7489041B2 (en)1999-06-142009-02-10Micron Technology, Inc.Copper interconnect
US20050218483A1 (en)*1999-06-142005-10-06Salman AkramMethod and semiconductor device having copper interconnect for bonding
US8759970B2 (en)1999-06-142014-06-24Round Rock Research, LlcSemiconductor device having copper interconnect for bonding
KR100319813B1 (en)*2000-01-032002-01-09윤종용method of forming solder bumps with reduced UBM undercut
US6293457B1 (en)*2000-06-082001-09-25International Business Machines CorporationIntegrated method for etching of BLM titanium-tungsten alloys for CMOS devices with copper metallization
US6879027B2 (en)*2000-11-302005-04-12Kabushiki Kaisha ShinkawaSemiconductor device having bumps
US8901733B2 (en)2001-02-152014-12-02Qualcomm IncorporatedReliable metal bumps on top of I/O pads after removal of test probe marks
US8368213B2 (en)2001-03-052013-02-05Megica CorporationLow fabrication cost, fine pitch and high reliability solder bump
US8072070B2 (en)2001-03-052011-12-06Megica CorporationLow fabrication cost, fine pitch and high reliability solder bump
US8178967B2 (en)2001-09-172012-05-15Megica CorporationLow fabrication cost, high performance, high reliability chip scale package
US9369175B2 (en)2001-09-172016-06-14Qualcomm IncorporatedLow fabrication cost, high performance, high reliability chip scale package
US8461679B2 (en)2002-01-072013-06-11Megica CorporationMethod for fabricating circuit component
US8890336B2 (en)2002-01-072014-11-18Qualcomm IncorporatedCylindrical bonding structure and method of manufacture
US20040192019A1 (en)*2002-01-162004-09-30Intel CorporationWire-bond process flow for copper metal-six, structures achieved thereby, and testing method
US6622907B2 (en)*2002-02-192003-09-23International Business Machines CorporationSacrificial seed layer process for forming C4 solder bumps
US8481418B2 (en)2002-05-012013-07-09Megica CorporationLow fabrication cost, high performance, high reliability chip scale package
US7839000B2 (en)2002-06-252010-11-23Unitive International LimitedSolder structures including barrier layers with nickel and/or copper
US6821876B2 (en)2002-09-102004-11-23Siliconware Precision Industries Co., Ltd.Fabrication method of strengthening flip-chip solder bumps
US20040048458A1 (en)*2002-09-102004-03-11Siliconware Precision Industries, Ltd., Taiwan, R.O.C.Fabrication method for strengthening flip-chip solder bumps
US20040060812A1 (en)*2002-09-272004-04-01Applied Materials, Inc.Method for modulating stress in films deposited using a physical vapor deposition (PVD) process
US8021921B2 (en)2002-10-252011-09-20Megica CorporationMethod of joining chips utilizing copper pillar
US8421222B2 (en)2002-10-252013-04-16Megica CorporationChip package having a chip combined with a substrate via a copper pillar
US20090053887A1 (en)*2003-07-232009-02-26Megica CorporationWirebond pad for semiconductor chip or wafer
US8187965B2 (en)2003-07-232012-05-29Megica CorporationWirebond pad for semiconductor chip or wafer
US6977213B1 (en)*2004-08-272005-12-20Taiwan Semiconductor Manufacturing Company, Ltd.IC chip solder bump structure and method of manufacturing same
US8067837B2 (en)2004-09-202011-11-29Megica CorporationMetallization structure over passivation layer for IC chip
US8742582B2 (en)2004-09-202014-06-03Megit Acquisition Corp.Solder interconnect on IC chip
US8294279B2 (en)2005-01-252012-10-23Megica CorporationChip package with dam bar restricting flow of underfill
US7585759B2 (en)*2005-07-292009-09-08Advanced Micro Devices, Inc.Technique for efficiently patterning an underbump metallization layer using a dry etch process
WO2007015938A3 (en)*2005-07-292007-03-29Advanced Micro Devices IncMethod for patterning an underbump metallizattion layer using a dry etc process
US20070023928A1 (en)*2005-07-292007-02-01Frank KuechenmeisterTechnique for efficiently patterning an underbump metallization layer using a dry etch process
CN100559562C (en)*2005-07-292009-11-11先进微装置公司 Techniques for Efficiently Patterning Under Bump Metallization Using a Dry Etch Process
US20070114674A1 (en)*2005-11-222007-05-24Brown Matthew RHybrid solder pad
US7847407B2 (en)*2006-07-132010-12-07Oki Semiconductor Co., Ltd.Semiconductor device with interface peeling preventing rewiring layer
US8274154B2 (en)2006-07-132012-09-25Oki Semiconductor Co., Ltd.Semiconductor device with interface peeling preventing rewiring layer
US20110074032A1 (en)*2006-07-132011-03-31Oki Semiconductor Co., Ltd.Semiconductor device
US20080023836A1 (en)*2006-07-132008-01-31Oki Electric Industry Co., Ltd.Semiconductor device
US20080102540A1 (en)*2006-10-312008-05-01Tobias LetzTechnique for forming a passivation layer without a terminal metal
US8841140B2 (en)*2006-10-312014-09-23Advanced Micro Devices, Inc.Technique for forming a passivation layer without a terminal metal
US9343416B2 (en)*2006-12-252016-05-17Rohm Co., Ltd.Semiconductor device employing wafer level chip size package technology
US20090160049A1 (en)*2006-12-252009-06-25Rohm Co., Ltd.Semiconductor device
US20080169539A1 (en)*2007-01-122008-07-17Silicon Storage Tech., Inc.Under bump metallurgy structure of a package and method of making same
US20080169559A1 (en)*2007-01-162008-07-17Chipmos Technologies (Bermuda) Ltd.Bump structure with annular support and manufacturing method thereof
US8268717B2 (en)*2007-01-162012-09-18Chipmos Technologies (Bermuda) Ltd.Manufacturing method of bump structure with annular support
US20110300705A1 (en)*2007-01-162011-12-08Chipmos Technologies (Bermuda) Ltd.Manufacturing method of bump structure with annular support
US8030767B2 (en)*2007-01-162011-10-04Chipmos Technologies (Bermuda) Ltd.Bump structure with annular support
US7825511B2 (en)2007-02-122010-11-02International Business Machines CorporationUndercut-free BLM process for Pb-free and Pb-reduced C4
US20090127710A1 (en)*2007-02-122009-05-21International Business Machines CorporationUndercut-free blm process for pb-free and pb-reduced c4
TWI415197B (en)*2007-02-122013-11-11IbmUndercut-free blm process for pb-free and pb-reduced c4
WO2008100923A3 (en)*2007-02-122008-11-06IbmUndercut-free blm process for pb-free and pb-reduced c4
US7972521B2 (en)*2007-03-122011-07-05Semiconductor Components Industries LlcMethod of making reliable wafer level chip scale package semiconductor devices
US20080227240A1 (en)*2007-03-122008-09-18Umesh SharmaMethod of Making Reliable Wafer Level Chip Scale Package Semiconductor Devices
US8304909B2 (en)*2007-12-192012-11-06Intel CorporationIC solder reflow method and materials
US20090160055A1 (en)*2007-12-192009-06-25Lavoie Adrien RIC solder reflow method and materials
US7994043B1 (en)2008-04-242011-08-09Amkor Technology, Inc.Lead free alloy bump structure and fabrication method
US8492262B2 (en)*2010-02-162013-07-23International Business Machines CorporationDirect IMS (injection molded solder) without a mask for forming solder bumps on substrates
US20110201194A1 (en)*2010-02-162011-08-18International Business Machines CorporationDirect IMS (Injection Molded Solder) Without a Mask for Forming Solder Bumps on Substrates
US20120098124A1 (en)*2010-10-212012-04-26Taiwan Semiconductor Manufacturing Company, Ltd.Semiconductor device having under-bump metallization (ubm) structure and method of forming the same
TWI459524B (en)*2010-10-212014-11-01Taiwan Semiconductor MfgSemiconductor device and method for fabricating the same
CN102456657A (en)*2010-10-212012-05-16台湾积体电路制造股份有限公司Semiconductor device having under-bump metallization (ubm) structure and method of forming the same
CN102456657B (en)*2010-10-212015-10-21台湾积体电路制造股份有限公司There is semiconductor device of bottom projections metallization (UBM) structure and forming method thereof
US20210167034A1 (en)*2011-06-072021-06-03Infineon Technologies AgChip arrangements
US20120313230A1 (en)*2011-06-072012-12-13Infineon Technologies AgSolder alloys and arrangements
US10930614B2 (en)*2011-06-072021-02-23Infineon Technologies AgChip arrangements
US20170323865A1 (en)*2011-06-072017-11-09Infineon Technologies AgChip arrangements
US9735126B2 (en)*2011-06-072017-08-15Infineon Technologies AgSolder alloys and arrangements
TWI511246B (en)*2011-07-052015-12-01Chipbond Technology CorpBumping process and structure thereof
US9295166B2 (en)2012-08-302016-03-22Globalfoundries Inc.Double solder bumps on substrates for low temperature flip chip bonding
US8987132B2 (en)2012-08-302015-03-24International Business Machines CorporationDouble solder bumps on substrates for low temperature flip chip bonding
US8828860B2 (en)*2012-08-302014-09-09International Business Machines CorporationDouble solder bumps on substrates for low temperature flip chip bonding
US20140065771A1 (en)*2012-08-302014-03-06International Business Machines CorporationDouble solder bumps on substrates for low temperature flip chip bonding
US9095081B1 (en)2012-08-302015-07-28International Business Machines CorporationDouble solder bumps on substrates for low temperature flip chip bonding
US20150262952A1 (en)*2014-03-132015-09-17Taiwan Semiconductor Manufacturing Co., LtdBump structure and method for forming the same
US11217548B2 (en)*2014-03-132022-01-04Taiwan Semiconductor Manufacturing Co., Ltd.Semiconductor device structure and manufacturing method
US9064718B1 (en)*2014-05-072015-06-23Freescale Semiconductor, Inc.Pre-formed via array for integrated circuit package
CN107026139A (en)*2016-02-012017-08-08意法半导体股份有限公司Manufacture the method and corresponding device of semiconductor devices
US10470306B2 (en)*2017-03-172019-11-05Samsung Display Co., Ltd.Display panel and display device including the same
US20200029432A1 (en)*2017-03-172020-01-23Samsung Display Co., Ltd.Display panel and display device including the same
US10917965B2 (en)*2017-03-172021-02-09Samsung Display Co., Ltd.Display panel and display device including the same
US11665821B2 (en)2017-03-172023-05-30Samsung Display Co., Ltd.Display panel and display device including the same
TWI678743B (en)*2018-12-102019-12-01南茂科技股份有限公司Semiconductor circuit structure and manufacturing method thereof

Also Published As

Publication numberPublication date
JPH06112213A (en)1994-04-22
EP0586890A3 (en)1994-06-08
EP0586890A2 (en)1994-03-16

Similar Documents

PublicationPublication DateTitle
US5268072A (en)Etching processes for avoiding edge stress in semiconductor chip solder bumps
US5376584A (en)Process of making pad structure for solder ball limiting metallurgy having reduced edge stress
US5767010A (en)Solder bump fabrication methods and structure including a titanium barrier layer
US6268114B1 (en)Method for forming fine-pitched solder bumps
US6413851B1 (en)Method of fabrication of barrier cap for under bump metal
US6417089B1 (en)Method of forming solder bumps with reduced undercutting of under bump metallurgy (UBM)
US6387793B1 (en)Method for manufacturing precision electroplated solder bumps
US6433427B1 (en)Wafer level package incorporating dual stress buffer layers for I/O redistribution and method for fabrication
EP1321982B1 (en)Wafer-level method of fabricating a contact pad copper cap layer
US8164188B2 (en)Methods of forming solder connections and structure thereof
US20020086520A1 (en)Semiconductor device having bump electrode
US20080054461A1 (en)Reliable wafer-level chip-scale package solder bump structure in a packaged semiconductor device
US5796168A (en)Metallic interconnect pad, and integrated circuit structure using same, with reduced undercut
US6429531B1 (en)Method and apparatus for manufacturing an interconnect structure
US6358836B1 (en)Wafer level package incorporating elastomeric pads in dummy plugs
US20100117231A1 (en)Reliable wafer-level chip-scale solder bump structure
US6319846B1 (en)Method for removing solder bodies from a semiconductor wafer
US6596611B2 (en)Method for forming wafer level package having serpentine-shaped electrode along scribe line and package formed
US6429046B1 (en)Flip chip device and method of manufacture
US20080160752A1 (en)Method for chip to package interconnect
US8735277B2 (en)Methods for producing an ultrathin semiconductor circuit
WO2001063668A3 (en)Method of forming lead-free solder alloys by electrochemical deposition process
JPH09306918A (en)Barrier metal forming method in forming process of solder ball bump
HK1052797A (en)Barrier cap for under bump metal
HK1036523B (en)Solder bump fabrication methods and structure including a titanium barrier layer

Legal Events

DateCodeTitleDescription
ASAssignment

Owner name:INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y

Free format text:ASSIGNMENT OF ASSIGNORS INTEREST.;ASSIGNORS:AGARWALA, BIRENDRA N.;DATTA, MADHAV;GEGENWARTH, RICHARD E.;AND OTHERS;REEL/FRAME:006210/0941;SIGNING DATES FROM 19920813 TO 19920828

REMIMaintenance fee reminder mailed
LAPSLapse for failure to pay maintenance fees
FPLapsed due to failure to pay maintenance fee

Effective date:19971210

STCHInformation on status: patent discontinuation

Free format text:PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362


[8]ページ先頭

©2009-2025 Movatter.jp