Movatterモバイル変換


[0]ホーム

URL:


US5110753A - Cross-point contact-free floating-gate memory array with silicided buried bitlines - Google Patents

Cross-point contact-free floating-gate memory array with silicided buried bitlines
Download PDF

Info

Publication number
US5110753A
US5110753AUS07/576,887US57688790AUS5110753AUS 5110753 AUS5110753 AUS 5110753AUS 57688790 AUS57688790 AUS 57688790AUS 5110753 AUS5110753 AUS 5110753A
Authority
US
United States
Prior art keywords
oxide
gate
strips
floating
conductive layer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US07/576,887
Inventor
Manzur Gill
David J. McElroy
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Texas Instruments Inc
Original Assignee
Texas Instruments Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US07/269,838external-prioritypatent/US5025494A/en
Application filed by Texas Instruments IncfiledCriticalTexas Instruments Inc
Priority to US07/576,887priorityCriticalpatent/US5110753A/en
Application grantedgrantedCritical
Publication of US5110753ApublicationCriticalpatent/US5110753A/en
Anticipated expirationlegal-statusCritical
Expired - Lifetimelegal-statusCriticalCurrent

Links

Images

Classifications

Definitions

Landscapes

Abstract

A contact-free floating-gate non-volatile memory cell array and process with silicided NSAG bitlines and with source/drain regions buried beneath relatively thick silicon oxide. The bitlines have a relatively small resistance, eliminating the need for parallel metallic conductors with numerous bitline contacts. The array has relatively small bitline capacitance and may be constructed having relatively small dimensions. Isolation between wordlines and between bitlines is by thick field oxide. Wordlines may be formed from silicided polycrystalline or other material with low resistivity. Coupling of programming and erasing voltages to the floating gate is improved by extending the gates over the thick field oxide and perhaps by using an insulator with relatively high dielectric constant between the control gate and the floating gate. The resulting structure is a dense cross-point array of progammable memory cells.

Description

This is a division of application Ser. No. 07/268,838, filed Nov. 10, 1988, now U.S. Pat. No. 5,025,494.
RELATED PATENT APPLICATIONS
This application discloses subject matter also disclosed in co-pending U.S. Patent Application, Nos. 07/269,837; 07/269,849; 07/269,836 and 07/270,594; all of which are hereby incorporated herein and filed herewith and all of which are also assigned to Texas Instruments Incorporated.
BACKGROUND OF THE INVENTION
This invention relates to integrated-circuit erasable-programmable-read-only-memory (EPROM) arrays and to electrically-erasable-programmable-read-only-memory (EEPROM) arrays and, in particular, to EPROM and EEPROM structures having buried bitlines that include source-drain regions.
Floating-gate, avalanche-injection, metal-oxide-semiconductor (FAMOS) structures having buried, diffused bitlines that include source-drain regions are described in U.S. Pat. No. 4,373,248 issued Feb. 15, 1983 to David J. McElroy and in U.S. Patent Appl. No. 128,549 filed Dec. 3, 1987, both assigned to Texas Instruments Incorporated. Such structures have several advantages over other structures, including smaller memory-cell area, reduced number of contacts, and planar array topography. On the other hand, the described structures have disadvantages, including an interdependent relationship between N+ junction depth and the thickness of the isolation oxide over the buried bitlines, high bitline junction capacitance, high drain-to-floating-gate capacitance and non-silicided bitlines. In addition, the described structures cannot be linearly shrunk without decreasing the coupling ratio of the control-gate voltage to the floating-gate voltage during programming and/or erasing.
The capacitance of prior-art buried N+ bitlines is high because of the required deeply buried N+ junction that assures adequate grown oxide thickness above the buried N+, because of the required relatively wide bitlines that ensure adequate coupling between polycrystalline silicon (polysilicon) layers, and because of the junction capacitance in the bitline isolation region. See, for example, J. Esquivel, et al.; IEDM Tech. Digest Papers, 592 (1986).
Prior-art buried N+ FAMOS devices have high drain-to-floating-gate capacitive coupling, leading to a small margin between the device drain-coupled turn-on voltage and the device breakdown voltage during programming. As a result, a part of the programming current may flow through non-selected bits sharing a bitline with the selected bit, causing reduced threshold voltage shift in the programmed bits.
The buried bitlines of prior-art devices generally cannot be silicided because the buried N+ junctions and the oxide insulating regions over those junctions are formed early in the process, before formation of the gate oxide, the floating gate, the control or programming gate and other field-effect devices. Some of the later-occurring steps in the process for forming those elements require temperatures higher than 900° Celsius, and processes at temperatures that high are not desirable after siliciding of the buried N+ bitlines. Without siliciding, the bitlines have a high resistance that requires space-consuming connections with parallel metal conductors at intervals of every few transistor cells. A prior-art buried bitline process and structure is described in U.S. Pat. No. 4,597,060 issued Jun. 4, 1986 to Allan T. Mitchell and assigned to Texas Instruments Incorporated. The process and structure of that invention requires formation of the silicided bitlines prior to formation of the inter-level dielectric layer and combined control gates/wordlines.
Accordingly, there is a need for an integrated-circuit structure and a procedure for fabricating that structure such that bitline and drain-to-floating-gate capacitances are decreased, such that the N+ junction depth/profile can be optimized independent of oxide thickness above the bitlines, and such that the coupling ratio of the control-gate voltage to the floating-gate voltage does not decrease as the memory cell dimensions are downsized. In addition, there is a need for bitlines that are silicided to allow elimination of presently used metal interconnect conductors above and parallel to buried bitlines.
SUMMARY OF THE INVENTION
The buried-bitline structure of this invention decreases bitline and drain-to-floating-gate capacitances and permits downsizing of memory-cell dimensions without adversely affecting the coupling ration of the control-gate voltage to the floating-gate voltage during programming or erasing. The bitline capacitance is reduced through use of NSAFG (N+ Self-Aligned Gate) bitlines that are buried under wordlines. Reduced total lateral diffusion of the NSAG bitlines decreases the capacitance between the drain and the floating-gate. The process permits the bitlines to be silicided to lower the bitline resistance and therefore to decrease the number of contacts necessary, eliminating the need for parallel interconnect conductors. The N+ junction depth/profile is independent of the thickness of the oxide above the buried bitlines. Bitline isolation is by thick oxide, rather than by P/N junction or by trench isolation as in co-pending U.S. Patent Appl. No. 07/269,837, also assigned to Texas Instruments Incorporated. Bitlines are not paired with common ground conductors as in co-pending U.S. Patent Appl. No. 07/269,849, also assigned to Texas Instruments Incorporated. The area required for each cell is less than that required by prior-art cells. In addition, coupling ratio of the control-gate-to-floating-gate capacitance and the floating-gate-to-substrate capacitance is a function of overlap of the control and floating gates on the thick field oxide as well as of the dielectric properties and thickness of the insulating layers between those elements.
The structure and process described herein require less stringent mask alignments than those required for the structure and process described in U.S. Patent Appl. No. 07/270,594 filed herewith.
BRIEF DESCRIPTION OF THE DRAWINGS
The novel features of this invention are set forth in the appended claims. The invention, its features, and its advantages are described below in conjunction with the following drawings:
FIG. 1 represents an isometric view, in section, of a part of the cross-point FAMOS array of this invention. The two center sections represent elevation views drawn through the gates of the transistors of the embodiments. The two outside sections represent elevation views drawn through regions between those gates.
FIG. 2 represents a top view of the device of this invention.
FIGS. 3a-3d represent, in section as indicated, elevation views of the device of FIG. 2 and of the right inner section of FIG. 1 at various stages of fabrication.
FIGS. 4a-4d represent, in section as indicated, elevation views of the device of FIG. 2 and of the left inner section of FIG. 1 at various stages of fabrication.
DETAILED DESCRIPTION OF THE SPECIFIC EMBODIMENT
Referring to FIG. 1, for example, FAMOS transistors 1 include a plurality of buriedconductors 2 in the face ofsemiconductor substrate 3. Buriedconductors 2 are formed using a NSAG process and include silicided upper-surface regions 4. Theconductors 2 are heavily doped regions buried under a relatively thick first insulatingoxide strips 5, and are continuous through the array of FAMOS transistors. Alternate buriedconductors 2 are bitlines.Buried conductors 2 are isolated from each other in part by thickfield oxide regions 6, which are illustrated in Figure 1 as grownfield oxide regions 6 over P-type channel-stop regions 7.Conductors 2 include N+ doped source-drain regions SD adjacent each channel region C. Eachpolysilicon floating gate 8 is separated from a channel region C bygate oxide layer 9 and from acontrol gate section 10 by an inter-level dielectric layer 11. Floatinggate 8, interlevel dielectric layer 11 andcontrol gate section 10 extend overfield oxide regions 6 on the non-source-drain sides of the cell. For use in EEPROM applications and as illustrated in FIGS. 3b-3d,gate oxide layer 9 may have athin tunnelling region 9 a for erasing.Tunnelling region 9a may have a thickness of perhaps 100 Angstroms, as compared to 350-400 Angstroms for the remainder ofgate oxide layer 9. Silicidedbitlines 2 include N+ doped source-drain regions SD. Sidewall oxide spacers 12 may be used to separatesilicided regions 4 fromfloating gate 8 and are located adjacent the sides of eachfloating gate 8 and of eachcontrol gate 10 above each source-drain region SD.Wordlines 13, which may be silicided polysilicon or refractory metal, connectcontrol gates 10.Wordlines 13 are substantially at right angles with respect toconductors 2. Second insulating oxide strips 14 are located betweenparallel wordlines 13, separatinggates 8 and 10, and are abovefield oxide regions 6 and first insulating oxide strips 5.
The extensions of floatinggate 8, inter-level dielectric layer 11 andcontrol gate 10 over the upper surface offield oxide region 6 improve the coupling of programming and erasing voltages to floatinggate 8. The material for and dimensions of inter-level dielectric layer 11 andgate oxide layer 9 may be chosen to improve further the coupling to the floating gate of programming and erasing signals applied atcontrol gate 10. As is well-known, the capacitance betweencontrol gate 10 and floatinggate 8 should ideally be much greater than the capacitance between floatinggate 8 and other nodes for appropriate coupling of the programming voltage to produce either tunnelling of electrons between thesubstrate 3 and floatinggate 8 in EEPROM applications or avalanche injection to the floatinggate 8 in EPROM applications. And as in all floating-gate, nonvolatile volatile memory devices, those capacitances vary according to relative sizes of gate surfaces and channel surfaces, according to dielectric types, and according to dielectric thicknesses.
It is desirable for memory-cell arrays to have a very low bitline capacitance because a small bitline capacitance improves speed of operation. In prior-art buried conductor cells the bitline capacitance is determined by the depth and area of the depletion region formed by the reverse-biased diode junction of what would correspond to theN+ conductor 2 and the P-dopedsubstrate 3 of this invention. The bitline capacitance of the device of this invention is less than that of prior-art structures because the area of N+/P junction is reduced by narrowingbitline 2 and by reducing the N+/P junction depth.
As illustrated in the embodiment of FIG. 1, the overlap of floatinggate 8 onfield oxide 6 increases the capacitance betweencontrol gate 10 and floatinggate 8, thereby increasing the coupling of programming voltages to floatinggate 8. In addition, judicious choices of thickness and of dielectric constants forgate oxide layer 9 and inter-level dielectric layer 11 may be made to increase that coupling. In general the thickness of inter-level dielectric layer 11 should be less than that ofgate oxide layer 9 and the dielectric constant of interlevel dielectric layer 11 should be greater than that ofgate oxide layer 9 for improved coupling.
A method of making the device of FIG. 1 will be described in reference to FIGS. 3a-3d and 4a-4d. The starting material is a slice of P-type silicon, of which thesemiconductor substrate 3 is a very small portion. The slice is perhaps six inches in diameter, while the portion shown in Figure 1 is only a few microns wide. A number of process steps would be performed to create transistors peripheral to the array, and these steps are not discussed herein. For example, the memory device would typically be of the field-effect type having N-wells and P-wells formed in the substrate. Those N-wells and P-wells may require a voltage-threshold adjustment process, as is well-known. The first step related to the cell array of the invention is the forming of thickfield oxide regions 6 andchannel stop regions 7 using a well-known LOCOS or high pressure oxidation process. Referring now to FIGS. 2 and 4b,regions 6 and 7 are formed in the parts of the surface ofsubstrate 3 marked P in FIG. 2 wherefield oxide 6 is to be grown. As part of the LOCOS or high pressure oxidation procedure, areas ofsubstrate 3 not covered by oxide/nitride layer 15 are subjected to aboron impurity implant 16, as illustrated in FIG. 4a. The substrate is then subjected to an oxidizing atmosphere, in accordance with well-known procedures, to formregions 6 and 7 as illustrated in FIG. 4b.
As indicated in FIG. 3a, the next step related to the cell array of the invention is forming agate oxide layer 9 approximately 350 Angstroms thick by exposing the face ofsubstrate 3 to oxygen and gaseous hydrochloric acid at ambient pressure and at a temperature of approximately 950° Celsius for about 50 minutes, using conventional gate oxidation procedure.Tunnelling region 9a may be formed by patterning and etchinggate oxide layer 9, re-growing oxide if necessary.
Next, first conductive orpolysilicon floating gate 8 layer is applied to the surface, as also indicated in FIG. 3a. The first conductive or floatinggate 8 layer may be about 3000 Angstroms thick and is doped N+.
Referring again to FIG. 3a, inter-level dielectric layer 11 is then formed of silicon oxide, or of oxide-nitride-oxide, or of aluminum oxide, or of aluminum nitride, or of tantalum pentaoxide, for example, according to well-known procedures. The dielectric constant of inter-level dielectric layer 11 should be as large as possible and its thickness should be small as possible, consistent with EPROM and EEPROM requirements for wordline-to-floating gate capacitive coupling ratio, for dielectric breakdown voltage, and for dielectric charge leakage criteria.
Next, second conductive orpolysilicon control gate 10 layer is applied to the surface using conventional procedures, as also indicated in FIG. 3a. Second conductive orcontrol gate 10 layer ma also be approximately 3000 Angstroms thick and is doped N+.
Aprotective layer 17 of oxide, or of oxide-nitride, is then deposited over the surface using well-known methods, as illustrated in FIG. 3a.
Referring now to FIG. 3b, strips that will become controlgates 10 and floatinggates 8 are formed by patterning the surface ofprotective layer 17 and stack-etching throughprotective layer 17,control gate 10 layer, inter-level dielectric layer 11 and floatinggate 8 layer. An oxide may then be grown on the sides of the strips that will become controlgates 10 and floatinggate 8 for the purpose of improving data retention in floatinggates 8.
As illustrated in FIG. 3b,conductors 2 are then formed by implanting with arsenic to create an abrupt junction on the programming side and by double implantation of both arsenic and phosphorus to create a graded junction on the read side, indicated as N+ source-drain regions SD in the surface ofsubstrate 3. The implantation is followed by a standard implant anneal at appropriate temperature. The arsenic/phosphorus implant provides a graded junction that avoids read disturb caused by hot electron effect and that suppresses write disturb during programming.
As also illustrated in FIG. 3b, sidewall oxide regions 12 may then be formed on the sides of the strips that will become controlgates 10 and floatinggates 8 using well-known procedures, such as those described in U.S. Pat. No. 4,566,175, issued Jan. 28, 1986 and assigned to Texas Instruments Incorporated.
Alternatively, a lightly doped (commonly referred to as LDD) junction profile may be formed on the read side to avoid read/write disturb by performing the arsenic/phosphorus implant and annealing step after sidewall oxide regions 12 are formed, as also described in U.S. Pat. No. 4,566,175 referenced above. Whether the junction is lightly doped or doubly diffused, it should completely underlaytunnelling region 9a to avoid read disturb.
Theconductors 2 are then silicided in accordance with well-known procedures to formsilicide regions 4. One such procedure is described in U.S. Pat. No. 4,672,419, issued Jun. 9, 1987 and assigned to Texas Instruments Incorporated. It is desirable to select subsequent processes that do not require temperatures exceeding 900° Celsius to prevent dopant diffusion from the junction to the silicided region, and to avoid junction spiking. 12 Referring now to FIG. 3c, the structure is then made planar by using a procedure that requires a temperature of 900° Celsius or less. One such procedure is the deposition of a thick oxide over the structure and the use of a resist etch-back process to remove the higher elevations of that oxide. The etch removesprotective layer 17 from the upper surfaces of strips that will become controlgates 10 and floatinggates 8. As a result of this step,bitlines 2 are buried under first insulating oxide strips 5.
Referring now to FIGS. 3d and 4d, a third conductive orwordline 13 polysilicon layer is formed on the surface of the structure and is doped N+ . Third conductive orpolysilicon wordline 13 layer may be silicided for increased conductivity.Wordline 13 layer may also be formed from layered refractory metal and polysilicon. In the alternative, wordline 13 layer may be formed from a refractory metal such as tungsten, or from a refractory silicide such as tungsten silicide or titanium silicide.Wordlines 13 are patterned and stack etching is conducted throughwordline 13 layer,control gate 10 strips, inter-level dielectric layers 11 and floatinggate 8 strips to form wordlines 13,control gates 10 and floatinggates 8, as illustrated in Figures 1, 3d and 4d. The generally practiced plasma etch technique chosen for this step should etch polysilicon faster than oxide in order that a relatively small part of firstoxide insulating strips 5 and sidewall oxide regions 12 will be removed. Again, an oxide coating may be formed on the sides ofcontrol gates 10 and floatinggates 8 to improve data retention in floatinggates 8. Also as illustrated in FIG. 4d, the structure may again be made planar by depositing an oxide and using a resist etch-back procedure similar to that used previously to form second insulating oxide strips 14.
The upper surface may then be covered with a final layer of oxide, again made planar, and etched at appropriate locations to provide contact with metal conductors, which are formed by depositing a metal layer, then patterning and etching that metal layer.
Second insulating oxide strips 14 ma be discontinuous at points where thosestrips 14 pass over thickfield oxide regions 6, depending on the relative heights of elements and on the processes used.
While this invention has been described with respect to an illustrative embodiment, this description is not intended to be construed in a limiting sense. Upon reference to this description, various modifications of the illustrative embodiment, as well as other embodiments of the invention, will be apparent to persons skilled in the art. It is contemplated that the appended claims will cover any such modifications or embodiments that fall within the scope of the invention.

Claims (20)

I claim:
1. A method for making a non-volatile memory cell array including bitlines and wordlines in a face of a semiconductor substrate of first conductivity type, comprising the steps of:
forming thick field oxide regions with underlying channel stop regions in said face;
growing a gate oxide layer on said face;
applying a first conductive layer on said face;
applying a second conductive layer on said face overlying and insulated from said first conductive layer by an inter-level dielectric layer;
forming a protective layer over said second conductive layer;
patterning said protective layer and forming control- and floating-gate strips such that said strips are substantially centered on said field oxide regions and such that said strips extend over said field oxide regions;
implanting an impurity material of second conductivity type to form conductors parallel to and adjacent to said strips;
siliciding said conductors;
forming a first insulating oxide in the space between said control- and floating-gate strips and over said conductors;
removing a part of said first insulating oxide and substantially all of said protective layer to form a surface substantially planar including the upper surface of said second conductive layer;
applying a third conductive layer to said substantially planar surface; and
patterning said third conductive layer and etching through said third conductive layer and said strips to form wordlines, control gates and floating gates from said strips while leaving said conductors protected by said first insulating oxide, wherein said wordlines, control gates and floating gates are substantially centered between said thick field oxide regions and extend over a part of adjacent said thick field oxide regions.
2. A method according to claim 1 including forming second insulating oxide strips on said face between said wordlines and over portions of said first insulating oxide strips and over said thick field oxide regions.
3. A method according to claim 1 wherein said first impurity-type is P-type and said second impurity-type is N-type.
4. A method according to claim 1 wherein said first and second layers are polycrystalline silicon.
5. A method according to claim 1 wherein sidewall oxide spacers are formed adjacent said control-gate strips and said floating-gate strips after said implanting of an impurity material.
6. A method according to claim 1 wherein sidewall oxide spacers are formed adjacent said control-gate strips and said floating-gate strips before said implanting of an impurity material.
7. A method according to claim 1 wherein the capacitance associated with said gate oxide layer is less than the capacitance associated with said inter-level dielectric layer.
8. A method according to claim 1 wherein said inter-level dielectric layer includes silicon oxide.
9. A method according to claim 1 wherein said inter-level dielectric layer includes oxide-nitride-oxide.
10. A method according to claim 1 wherein said inter-level dielectric layer includes aluminum oxide.
11. A method according to claim 1 wherein said inter-level dielectric layer includes aluminum nitride.
12. A method according to claim 1 wherein said inter-level dielectric layer includes tantalum pentaoxide.
13. A method according to claim 1 wherein two impurities are implanted to form graded junctions in at least alternating ones of said conductors.
14. A method according to claim 1 wherein two impurities are implanted to form graded junctions in at least alternating ones of said conductors, wherein said implantation is made after formation of sidewall oxide spacers adjacent said control-gate strips and said floating-gate strips.
15. A method according to claim 1 wherein said third conductive layer is polycrystalline silicon.
16. A method according to claim 1 wherein said third conductive layer is silicided polycrystalline silicon.
17. A method according to claim 1 wherein said third conductive layer is refractory metal.
18. A method according to claim 1 wherein said third conductive layer is layered refractory metal and polysilicon.
19. A method according to claim 1 wherein said underlying channel stop region is formed using boron doping.
20. A method according to claim 1 including a step for growing oxide on the sides of said floating gates for the purpose of improved data retention.
US07/576,8871988-11-101990-09-04Cross-point contact-free floating-gate memory array with silicided buried bitlinesExpired - LifetimeUS5110753A (en)

Priority Applications (1)

Application NumberPriority DateFiling DateTitle
US07/576,887US5110753A (en)1988-11-101990-09-04Cross-point contact-free floating-gate memory array with silicided buried bitlines

Applications Claiming Priority (2)

Application NumberPriority DateFiling DateTitle
US07/269,838US5025494A (en)1988-11-101988-11-10Cross-point contact-free floating-gate memory array with silicided buried bitlines
US07/576,887US5110753A (en)1988-11-101990-09-04Cross-point contact-free floating-gate memory array with silicided buried bitlines

Related Parent Applications (1)

Application NumberTitlePriority DateFiling Date
US07/269,838DivisionUS5025494A (en)1988-11-101988-11-10Cross-point contact-free floating-gate memory array with silicided buried bitlines

Publications (1)

Publication NumberPublication Date
US5110753Atrue US5110753A (en)1992-05-05

Family

ID=26953932

Family Applications (1)

Application NumberTitlePriority DateFiling Date
US07/576,887Expired - LifetimeUS5110753A (en)1988-11-101990-09-04Cross-point contact-free floating-gate memory array with silicided buried bitlines

Country Status (1)

CountryLink
US (1)US5110753A (en)

Cited By (30)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US5210047A (en)*1991-12-121993-05-11Woo Been Jon KProcess for fabricating a flash EPROM having reduced cell size
US5290723A (en)*1991-09-261994-03-01Nippon Steel CorporationMethod of manufacturing a nonvolatile semiconductor memory
US5296396A (en)*1988-12-051994-03-22Sgs-Thomson Microelectronics S.R.L.Matrix of EPROM memory cells with a tablecloth structure having an improved capacitative ratio and a process for its manufacture
US5397908A (en)*1993-06-091995-03-14Micron Technology, Inc.Arrays of memory integrated circuitry
US5420060A (en)*1988-11-141995-05-30Texas Instruments IncorporatedMethod of making contract-free floating-gate memory array with silicided buried bitlines and with single-step defined floating gates
US5432110A (en)*1992-01-161995-07-11Nec CorporationMethod for fabricating non-volatile semiconductor memory device having two-layered gate structure transistor
US5453391A (en)*1992-01-221995-09-26Macronix International Co., Ltd.Method for manufacturing a contactless floating gate transistor array
US5480820A (en)*1993-03-291996-01-02Motorola, Inc.Method of making a vertically formed neuron transistor having a floating gate and a control gate and a method of formation
US5510283A (en)*1993-01-281996-04-23Sony CorporationMethod of making a semiconductor device
US5526307A (en)*1992-01-221996-06-11Macronix International Co., Ltd.Flash EPROM integrated circuit architecture
US5536667A (en)*1994-05-251996-07-16Hyundai Electronics Industries Co., Ltd.Method for forming a gate electrode in a semiconductor device
US5592000A (en)*1993-12-141997-01-07Macronix International Co., Ltd.Non-volatile semiconductor memory device programmable and erasable at low voltage
US5594684A (en)*1994-05-181997-01-14United Microelectronics CorporationPolysilicon programming memory cell
US5618742A (en)*1992-01-221997-04-08Macronix Internatioal, Ltd.Method of making flash EPROM with conductive sidewall spacer contacting floating gate
US5627083A (en)*1993-08-031997-05-06Nec CorporationMethod of fabricating semiconductor device including step of forming superposition error measuring patterns
US5654240A (en)*1993-01-261997-08-05Lucent Technologies Inc.Integrated circuit fabrication having contact opening
US5707884A (en)*1992-06-011998-01-13Sgs-Thomson Microelectronics, S.R.L.Process for fabricating a contactless electrical erasable EPROM memory device
US5751637A (en)*1995-06-071998-05-12Macronix International Co., Ltd.Automatic programming algorithm for page mode flash memory with variable programming pulse height and pulse width
US5817556A (en)*1994-09-301998-10-06Kabushiki Kaisha ToshibaMethod of manufacturing a semiconductor memory device including memory cells having connected source regions
US6365458B1 (en)1989-04-282002-04-02Nippondenso Co., Ltd.Semiconductor memory device and method of manufacturing the same
US6373093B2 (en)1989-04-282002-04-16Nippondenso CorporationSemiconductor memory device and method of manufacturing the same
USRE37959E1 (en)*1988-05-102003-01-07Hitachi, Ltd.Semiconductor integrated circuit device and method of manufacturing the same
US6784053B2 (en)*2001-07-162004-08-31Macronix International Co., Ltd.Method for preventing bit line to bit line leakage in memory cell
US6808988B1 (en)*1998-02-052004-10-26Advanced Micro Devices, Inc.Method for forming isolation in flash memory wafer
US20040214396A1 (en)*2001-12-272004-10-28Wang Chih HsinSelf aligned method of forming a semiconductor memory array of floating gate memory cells with horizontally oriented edges
US7309632B1 (en)*2007-04-142007-12-18Powerchip Semiconductor Corp.Method for fabricating a nonvolatile memory cell
US20080090350A1 (en)*2006-10-122008-04-17Jiang YanStrained semiconductor device and method of making same
US20080224200A1 (en)*2004-10-222008-09-18Ming-Shang ChenMethod of fabricating nand-type flash eeprom without field oxide isolation
US20090206392A1 (en)*2002-05-232009-08-20Yoo-Cheol ShinMemory device and fabrication method thereof
US20110007538A1 (en)*2009-07-132011-01-13Seagate Technology LlcSystems and methods of cell selection in cross-point array memory devices

Citations (7)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US4422092A (en)*1979-09-171983-12-20Texas Instruments IncorporatedHigh coupling ratio electrically programmable ROM
US4597060A (en)*1985-05-011986-06-24Texas Instruments IncorporatedEPROM array and method for fabricating
US4652897A (en)*1984-07-131987-03-24Hitachi, Ltd.Semiconductor memory device
US4763177A (en)*1985-02-191988-08-09Texas Instruments IncorporatedRead only memory with improved channel length isolation and method of forming
US4849369A (en)*1986-08-211989-07-18Commissariat A L'energie AtomiqueMethod of making an EPROM memory cell
US4855800A (en)*1986-03-271989-08-08Texas Instruments IncorporatedEPROM with increased floating gate/control gate coupling
US4891326A (en)*1984-05-161990-01-02Hitachi, Ltd.Semiconductor device and a process for manufacturing the same

Patent Citations (7)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US4422092A (en)*1979-09-171983-12-20Texas Instruments IncorporatedHigh coupling ratio electrically programmable ROM
US4891326A (en)*1984-05-161990-01-02Hitachi, Ltd.Semiconductor device and a process for manufacturing the same
US4652897A (en)*1984-07-131987-03-24Hitachi, Ltd.Semiconductor memory device
US4763177A (en)*1985-02-191988-08-09Texas Instruments IncorporatedRead only memory with improved channel length isolation and method of forming
US4597060A (en)*1985-05-011986-06-24Texas Instruments IncorporatedEPROM array and method for fabricating
US4855800A (en)*1986-03-271989-08-08Texas Instruments IncorporatedEPROM with increased floating gate/control gate coupling
US4849369A (en)*1986-08-211989-07-18Commissariat A L'energie AtomiqueMethod of making an EPROM memory cell

Cited By (45)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
USRE37959E1 (en)*1988-05-102003-01-07Hitachi, Ltd.Semiconductor integrated circuit device and method of manufacturing the same
US5420060A (en)*1988-11-141995-05-30Texas Instruments IncorporatedMethod of making contract-free floating-gate memory array with silicided buried bitlines and with single-step defined floating gates
US5296396A (en)*1988-12-051994-03-22Sgs-Thomson Microelectronics S.R.L.Matrix of EPROM memory cells with a tablecloth structure having an improved capacitative ratio and a process for its manufacture
US5475250A (en)*1988-12-051995-12-12Sgs-Thomson Microelectronics S.R.L.Matrix of EPROM memory cells with a tablecloth structure having an improved capacitive ratio and a process for its manufacture
US5723351A (en)*1988-12-051998-03-03Sgs-Thomson Microelectronics S.R.L.Method of making matrix of EPROM memory cell with a tablecloth structure having an improved capacitative ratio
US6365458B1 (en)1989-04-282002-04-02Nippondenso Co., Ltd.Semiconductor memory device and method of manufacturing the same
US6525400B2 (en)1989-04-282003-02-25Denso CorporationSemiconductor memory device and method of manufacturing the same
US6373093B2 (en)1989-04-282002-04-16Nippondenso CorporationSemiconductor memory device and method of manufacturing the same
US5290723A (en)*1991-09-261994-03-01Nippon Steel CorporationMethod of manufacturing a nonvolatile semiconductor memory
US5210047A (en)*1991-12-121993-05-11Woo Been Jon KProcess for fabricating a flash EPROM having reduced cell size
US5432110A (en)*1992-01-161995-07-11Nec CorporationMethod for fabricating non-volatile semiconductor memory device having two-layered gate structure transistor
US5633185A (en)*1992-01-221997-05-27Macronix International Co., Ltd.Method of making a non-volatile memory cell
US5618742A (en)*1992-01-221997-04-08Macronix Internatioal, Ltd.Method of making flash EPROM with conductive sidewall spacer contacting floating gate
US5453391A (en)*1992-01-221995-09-26Macronix International Co., Ltd.Method for manufacturing a contactless floating gate transistor array
US5691938A (en)*1992-01-221997-11-25Macronix International Co., Ltd.Non-volatile memory cell and array architecture
US5526307A (en)*1992-01-221996-06-11Macronix International Co., Ltd.Flash EPROM integrated circuit architecture
US5707884A (en)*1992-06-011998-01-13Sgs-Thomson Microelectronics, S.R.L.Process for fabricating a contactless electrical erasable EPROM memory device
US5723350A (en)*1992-06-011998-03-03Sgs-Thomson Microelectronics, S.R.L.Process for fabricating a contactless electrical erasable EPROM memory device
US5654240A (en)*1993-01-261997-08-05Lucent Technologies Inc.Integrated circuit fabrication having contact opening
US5510283A (en)*1993-01-281996-04-23Sony CorporationMethod of making a semiconductor device
US5480820A (en)*1993-03-291996-01-02Motorola, Inc.Method of making a vertically formed neuron transistor having a floating gate and a control gate and a method of formation
US5583360A (en)*1993-03-291996-12-10Motorola Inc.Vertically formed neuron transister having a floating gate and a control gate
US5397908A (en)*1993-06-091995-03-14Micron Technology, Inc.Arrays of memory integrated circuitry
US5627083A (en)*1993-08-031997-05-06Nec CorporationMethod of fabricating semiconductor device including step of forming superposition error measuring patterns
US5545907A (en)*1993-10-281996-08-13Sony CorporationSemiconductor device and method of forming the same
US5592000A (en)*1993-12-141997-01-07Macronix International Co., Ltd.Non-volatile semiconductor memory device programmable and erasable at low voltage
US5594684A (en)*1994-05-181997-01-14United Microelectronics CorporationPolysilicon programming memory cell
US5536667A (en)*1994-05-251996-07-16Hyundai Electronics Industries Co., Ltd.Method for forming a gate electrode in a semiconductor device
US5817556A (en)*1994-09-301998-10-06Kabushiki Kaisha ToshibaMethod of manufacturing a semiconductor memory device including memory cells having connected source regions
US5751637A (en)*1995-06-071998-05-12Macronix International Co., Ltd.Automatic programming algorithm for page mode flash memory with variable programming pulse height and pulse width
US6808988B1 (en)*1998-02-052004-10-26Advanced Micro Devices, Inc.Method for forming isolation in flash memory wafer
US6784053B2 (en)*2001-07-162004-08-31Macronix International Co., Ltd.Method for preventing bit line to bit line leakage in memory cell
US20040214396A1 (en)*2001-12-272004-10-28Wang Chih HsinSelf aligned method of forming a semiconductor memory array of floating gate memory cells with horizontally oriented edges
US20090206392A1 (en)*2002-05-232009-08-20Yoo-Cheol ShinMemory device and fabrication method thereof
US7977730B2 (en)*2002-05-232011-07-12Samsung Electronics Co., Ltd.Memory device and fabrication method thereof
US20080224200A1 (en)*2004-10-222008-09-18Ming-Shang ChenMethod of fabricating nand-type flash eeprom without field oxide isolation
US7847336B2 (en)*2004-10-222010-12-07Macronix International Co., Ltd.Method of fabricating NAND-type flash EEPROMS without field oxide isolation
US20080090350A1 (en)*2006-10-122008-04-17Jiang YanStrained semiconductor device and method of making same
US7651915B2 (en)*2006-10-122010-01-26Infineon Technologies AgStrained semiconductor device and method of making same
US20100096685A1 (en)*2006-10-122010-04-22Jiang YanStrained Semiconductor Device and Method of Making Same
US8158478B2 (en)2006-10-122012-04-17Infineon Technologies AgStrained semiconductor device and method of making same
US8502299B2 (en)2006-10-122013-08-06Infineon Technologies AgStrained semiconductor device and method of making same
US7309632B1 (en)*2007-04-142007-12-18Powerchip Semiconductor Corp.Method for fabricating a nonvolatile memory cell
US20110007538A1 (en)*2009-07-132011-01-13Seagate Technology LlcSystems and methods of cell selection in cross-point array memory devices
US8514637B2 (en)2009-07-132013-08-20Seagate Technology LlcSystems and methods of cell selection in three-dimensional cross-point array memory devices

Similar Documents

PublicationPublication DateTitle
US5110753A (en)Cross-point contact-free floating-gate memory array with silicided buried bitlines
US5420060A (en)Method of making contract-free floating-gate memory array with silicided buried bitlines and with single-step defined floating gates
US4964080A (en)Three-dimensional memory cell with integral select transistor
US6351017B1 (en)High voltage transistor with modified field implant mask
US5049515A (en)Method of making a three-dimensional memory cell with integral select transistor
US5087584A (en)Process for fabricating a contactless floating gate memory array utilizing wordline trench vias
US5051796A (en)Cross-point contact-free array with a high-density floating-gate structure
US7274075B2 (en)Nonvolatile semiconductor memory device having pair of selection transistors with different source and drain impurity concentrations and with different channel dopant concentrations
US5023680A (en)Floating-gate memory array with silicided buried bitlines and with single-step-defined floating gates
US6365457B1 (en)Method for manufacturing nonvolatile memory device using self-aligned source process
US6225161B1 (en)Fully recessed semiconductor method for low power applications with single wrap around buried drain region
US5025494A (en)Cross-point contact-free floating-gate memory array with silicided buried bitlines
US5120571A (en)Floating-gate memory array with silicided buried bitlines and with single-step-defined floating gates
US5200350A (en)Floating-gate memory array with silicided buried bitlines
US5238855A (en)Cross-point contact-free array with a high-density floating-gate structure
EP0368097A2 (en)A cross-point contact-free floating-gate memory array with silicided buried bitlines
US5264718A (en)EEPROM cell array with tight erase distribution
JPH06188396A (en) Method of manufacturing electrically erasable contactless EPROM memory device
US5028553A (en)Method of making fast, trench isolated, planar flash EEPROMS with silicided bitlines
US6008516A (en)Non-volatile flash layout
KR20000062558A (en)Triple polysilicon embedded nvram cell and method thereof
US4951103A (en)Fast, trench isolated, planar flash EEPROMS with silicided bitlines
US6800891B2 (en)Self-aligned source pocket for flash memory cells
US6844586B2 (en)Fabrication of gate dielectric in nonvolatile memories having select, floating and control gates
US5565371A (en)Method of making EPROM with separate erasing and programming regions

Legal Events

DateCodeTitleDescription
STCFInformation on status: patent grant

Free format text:PATENTED CASE

FPAYFee payment

Year of fee payment:4

REMIMaintenance fee reminder mailed
FEPPFee payment procedure

Free format text:PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAYFee payment

Year of fee payment:8

SULPSurcharge for late payment
FPAYFee payment

Year of fee payment:12


[8]ページ先頭

©2009-2025 Movatter.jp