Movatterモバイル変換


[0]ホーム

URL:


US20230076814A1 - 3d semiconductor device and structure with metal layers - Google Patents

3d semiconductor device and structure with metal layers
Download PDF

Info

Publication number
US20230076814A1
US20230076814A1US17/986,831US202217986831AUS2023076814A1US 20230076814 A1US20230076814 A1US 20230076814A1US 202217986831 AUS202217986831 AUS 202217986831AUS 2023076814 A1US2023076814 A1US 2023076814A1
Authority
US
United States
Prior art keywords
layer
metal layer
transistors
layers
silicon
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US17/986,831
Other versions
US11605616B1 (en
Inventor
Zvi Or-Bach
Brian Cronquist
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Monolithic 3D Inc
Original Assignee
Monolithic 3D Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US13/726,091external-prioritypatent/US8674470B1/en
Priority claimed from US15/008,444external-prioritypatent/US9786636B2/en
Priority claimed from US15/721,955external-prioritypatent/US10014282B2/en
Priority claimed from US15/990,684external-prioritypatent/US10297580B2/en
Priority claimed from US16/409,840external-prioritypatent/US10515935B2/en
Priority claimed from US16/683,244external-prioritypatent/US10811395B2/en
Priority claimed from US17/020,766external-prioritypatent/US11018116B2/en
Priority claimed from US17/195,517external-prioritypatent/US11063024B1/en
Priority claimed from US17/334,928external-prioritypatent/US11217565B2/en
Priority claimed from US17/536,019external-prioritypatent/US11309292B2/en
Priority claimed from US17/680,297external-prioritypatent/US11424222B2/en
Priority claimed from US17/750,338external-prioritypatent/US11450646B1/en
Priority claimed from US17/882,607external-prioritypatent/US11532599B2/en
Priority to US17/986,831priorityCriticalpatent/US11605616B1/en
Application filed by Monolithic 3D IncfiledCriticalMonolithic 3D Inc
Priority to US18/105,826prioritypatent/US11676945B1/en
Publication of US20230076814A1publicationCriticalpatent/US20230076814A1/en
Publication of US11605616B1publicationCriticalpatent/US11605616B1/en
Application grantedgrantedCritical
Priority to US18/141,415prioritypatent/US11784169B2/en
Assigned to MONOLITHIC 3D INC.reassignmentMONOLITHIC 3D INC.ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS).Assignors: CRONQUIST, BRIAN, OR-BACH, ZVI
Priority to US18/214,524prioritypatent/US11967583B2/en
Priority to US18/236,325prioritypatent/US11916045B2/en
Priority to US18/395,546prioritypatent/US11961827B1/en
Priority to US18/604,695prioritypatent/US12051674B2/en
Priority to US18/668,221prioritypatent/US12278216B2/en
Priority to US18/942,886prioritypatent/US12368138B2/en
Priority to US19/245,372prioritypatent/US20250316648A1/en
Activelegal-statusCriticalCurrent
Anticipated expirationlegal-statusCritical

Links

Images

Classifications

Definitions

Landscapes

Abstract

A semiconductor device, the device including: a first silicon layer including a first single crystal silicon; a first metal layer disposed over the first silicon layer; a second metal layer disposed over the first metal layer; a first level including a plurality of transistors, the first level disposed over the second metal layer, where the plurality of transistors include a second single crystal silicon; a third metal layer disposed over the first level; a fourth metal layer disposed over the third metal layer, where the fourth metal layer is aligned to the first metal layer with a less than 40 nm alignment error; and a via disposed through the first level, where the first level thickness is less than two microns.

Description

Claims (20)

We claim:
1. A semiconductor device, the device comprising:
a first silicon layer comprising a first single crystal silicon;
a first metal layer disposed over said first silicon layer;
a second metal layer disposed over said first metal layer;
a first level comprising a plurality of transistors, said first level disposed over said second metal layer,
wherein said plurality of transistors comprise a second single crystal silicon;
a third metal layer disposed over said first level;
a fourth metal layer disposed over said third metal layer,
wherein said fourth metal layer is aligned to said first metal layer with a less than 40 nm alignment error; and
a via disposed through said first level,
wherein said first level thickness is less than two microns.
2. The device according toclaim 1,
wherein said via comprises tungsten.
3. The device according toclaim 1,
wherein said via has a diameter of less than 450 nm.
4. The device according toclaim 1, further comprising:
connection pads disposed over portions of said fourth metal layer,
wherein said connection pads are capable to comprise connections to external devices.
5. The device according toclaim 1, further comprising:
a global power distribution network and a local power distribution network,
wherein said global power distribution network comprises said fourth metal layer, and
wherein said local power distribution network comprises said third metal layer.
6. The device according toclaim 1,
wherein at least one of said plurality of transistors comprises a two sided gate.
7. The device according toclaim 1, further comprising:
oxide to oxide bonds.
8. A semiconductor device, the device comprising:
a first silicon layer comprising first single crystal silicon;
a first metal layer disposed over said first silicon layer;
a second metal layer disposed over said first metal layer;
a first level comprising a plurality of transistors, said first level disposed over said second metal layer,
wherein said plurality of transistors comprise second single crystal silicon;
a third metal layer disposed over said first level;
a fourth metal layer disposed over said third metal layer,
wherein said fourth metal layer is aligned to said first metal layer with a less than 40 nm alignment error;
a via disposed through said first level; and
connection pads disposed over a portion of said fourth metal layer,
wherein said connection pads are capable to comprise connection to external devices.
9. The device according toclaim 8,
wherein said via has a diameter of less than 450 nm.
10. The device according toclaim 8,
wherein said first level has a thickness of less than two microns.
11. The device according toclaim 8,
wherein said via comprises tungsten.
12. The device according toclaim 8, further comprising:
a global power distribution network and a local power distribution network,
wherein said global power distribution network comprises said fourth metal layer, and
wherein said local power distribution network comprises said third metal layer.
13. The device according toclaim 8,
wherein at least one of said plurality of transistors comprises a two sided gate.
14. The device according toclaim 8, further comprising:
oxide to oxide bonds.
15. A semiconductor device, the device comprising:
a first silicon layer comprising first single crystal silicon;
a first metal layer disposed over said first silicon layer;
a second metal layer disposed over said first metal layer;
a first level comprising a plurality of transistors, said first level disposed over said second metal layer,
wherein said plurality of transistors comprise second single crystal silicon;
a third metal layer disposed over said first level;
a fourth metal layer disposed over said third metal layer,
wherein said fourth metal layer is aligned to said first metal layer with a less than 40 nm alignment error;
a power distribution network,
wherein said power distribution network comprises said third metal layer, and a plurality of connection paths from said power distribution network to said plurality of transistors.
16. The device according toclaim 15, further comprising:
a via disposed through said first level,
wherein said via comprises tungsten.
17. The device according toclaim 15,
wherein said first level has a thickness of less than two microns.
18. The device according toclaim 15, further comprising:
connection pads disposed over said fourth metal layer,
wherein said connection pads are capable to comprise connection to external devices.
19. The device according toclaim 15,
wherein at least one of said plurality of transistors comprises a two sided gate.
20. The device according toclaim 15, further comprising:
a via disposed through said first level,
wherein said via has a diameter of less than 450 nm.
US17/986,8312012-12-222022-11-143D semiconductor device and structure with metal layersActiveUS11605616B1 (en)

Priority Applications (10)

Application NumberPriority DateFiling DateTitle
US17/986,831US11605616B1 (en)2012-12-222022-11-143D semiconductor device and structure with metal layers
US18/105,826US11676945B1 (en)2012-12-222023-02-043D semiconductor device and structure with metal layers
US18/141,415US11784169B2 (en)2012-12-222023-04-293D semiconductor device and structure with metal layers
US18/214,524US11967583B2 (en)2012-12-222023-06-273D semiconductor device and structure with metal layers
US18/236,325US11916045B2 (en)2012-12-222023-08-213D semiconductor device and structure with metal layers
US18/395,546US11961827B1 (en)2012-12-222023-12-233D semiconductor device and structure with metal layers
US18/604,695US12051674B2 (en)2012-12-222024-03-143D semiconductor device and structure with metal layers
US18/668,221US12278216B2 (en)2012-12-222024-05-193D semiconductor device and structure with metal layers
US18/942,886US12368138B2 (en)2012-12-222024-11-113D semiconductor device and structure with metal layers
US19/245,372US20250316648A1 (en)2012-12-222025-06-223d semiconductor device and structure with metal layers

Applications Claiming Priority (16)

Application NumberPriority DateFiling DateTitle
US13/726,091US8674470B1 (en)2012-12-222012-12-22Semiconductor device and structure
US14/198,041US8921970B1 (en)2012-12-222014-03-05Semiconductor device and structure
US14/541,452US9252134B2 (en)2012-12-222014-11-14Semiconductor device and structure
US15/008,444US9786636B2 (en)2012-12-222016-01-28Semiconductor device and structure
US15/721,955US10014282B2 (en)2012-12-222017-10-013D semiconductor device and structure
US15/990,684US10297580B2 (en)2012-12-222018-05-283D semiconductor device and structure
US16/409,840US10515935B2 (en)2012-12-222019-05-123D semiconductor device and structure
US16/683,244US10811395B2 (en)2012-12-222019-11-13Method to form a 3D semiconductor device and structure
US17/020,766US11018116B2 (en)2012-12-222020-09-14Method to form a 3D semiconductor device and structure
US17/195,517US11063024B1 (en)2012-12-222021-03-08Method to form a 3D semiconductor device and structure
US17/334,928US11217565B2 (en)2012-12-222021-05-31Method to form a 3D semiconductor device and structure
US17/536,019US11309292B2 (en)2012-12-222021-11-273D semiconductor device and structure with metal layers
US17/680,297US11424222B2 (en)2012-12-222022-02-253D semiconductor device and structure with metal layers
US17/750,338US11450646B1 (en)2012-12-222022-05-213D semiconductor device and structure with metal layers
US17/882,607US11532599B2 (en)2012-12-222022-08-083D semiconductor device and structure with metal layers
US17/986,831US11605616B1 (en)2012-12-222022-11-143D semiconductor device and structure with metal layers

Related Parent Applications (1)

Application NumberTitlePriority DateFiling Date
US17/882,607Continuation-In-PartUS11532599B2 (en)2012-12-222022-08-083D semiconductor device and structure with metal layers

Related Child Applications (1)

Application NumberTitlePriority DateFiling Date
US18/105,826Continuation-In-PartUS11676945B1 (en)2012-12-222023-02-043D semiconductor device and structure with metal layers

Publications (2)

Publication NumberPublication Date
US20230076814A1true US20230076814A1 (en)2023-03-09
US11605616B1 US11605616B1 (en)2023-03-14

Family

ID=85385213

Family Applications (1)

Application NumberTitlePriority DateFiling Date
US17/986,831ActiveUS11605616B1 (en)2012-12-222022-11-143D semiconductor device and structure with metal layers

Country Status (1)

CountryLink
US (1)US11605616B1 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US20220012402A1 (en)*2020-07-092022-01-13Taiwan Semiconductor Manufacturing Company, Ltd.Method of manufacturing integrated circuit having through-substrate via
US20230268321A1 (en)*2012-12-222023-08-24Monolithic 3D Inc.3d semiconductor device and structure with metal layers

Citations (6)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US20130082235A1 (en)*2011-10-042013-04-04Qualcomm IncorporatedMonolithic 3-d integration using graphene
US8450804B2 (en)*2011-03-062013-05-28Monolithic 3D Inc.Semiconductor device and structure for heat removal
US20210305464A1 (en)*2020-03-312021-09-30Black Peak LLCLight emitting device with small footprint
US11450646B1 (en)*2012-12-222022-09-20Monolithic 3D Inc.3D semiconductor device and structure with metal layers
US20220328411A1 (en)*2013-03-122022-10-13Monolithic 3D Inc.3d semiconductor device and structure
US20220375861A1 (en)*2012-12-222022-11-24Monolithic 3D Inc.3d semiconductor device and structure with metal layers

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US8450804B2 (en)*2011-03-062013-05-28Monolithic 3D Inc.Semiconductor device and structure for heat removal
US20130082235A1 (en)*2011-10-042013-04-04Qualcomm IncorporatedMonolithic 3-d integration using graphene
US11450646B1 (en)*2012-12-222022-09-20Monolithic 3D Inc.3D semiconductor device and structure with metal layers
US20220375861A1 (en)*2012-12-222022-11-24Monolithic 3D Inc.3d semiconductor device and structure with metal layers
US20220328411A1 (en)*2013-03-122022-10-13Monolithic 3D Inc.3d semiconductor device and structure
US20210305464A1 (en)*2020-03-312021-09-30Black Peak LLCLight emitting device with small footprint

Cited By (4)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US20230268321A1 (en)*2012-12-222023-08-24Monolithic 3D Inc.3d semiconductor device and structure with metal layers
US11784169B2 (en)*2012-12-222023-10-10Monolithic 3D Inc.3D semiconductor device and structure with metal layers
US20220012402A1 (en)*2020-07-092022-01-13Taiwan Semiconductor Manufacturing Company, Ltd.Method of manufacturing integrated circuit having through-substrate via
US11748544B2 (en)*2020-07-092023-09-05Taiwan Semiconductor Manufacturing Company, Ltd.Method of manufacturing integrated circuit having through-substrate via

Also Published As

Publication numberPublication date
US11605616B1 (en)2023-03-14

Similar Documents

PublicationPublication DateTitle
US10014282B2 (en)3D semiconductor device and structure
US10297580B2 (en)3D semiconductor device and structure
US10515935B2 (en)3D semiconductor device and structure
US9786636B2 (en)Semiconductor device and structure
US11018116B2 (en)Method to form a 3D semiconductor device and structure
US11532599B2 (en)3D semiconductor device and structure with metal layers
US10043781B2 (en)3D semiconductor device and structure
US11450646B1 (en)3D semiconductor device and structure with metal layers
US20180331073A1 (en)3d semiconductor device and structure
US11309292B2 (en)3D semiconductor device and structure with metal layers
US12051674B2 (en)3D semiconductor device and structure with metal layers
US11916045B2 (en)3D semiconductor device and structure with metal layers
US11967583B2 (en)3D semiconductor device and structure with metal layers
US11217565B2 (en)Method to form a 3D semiconductor device and structure
US11605616B1 (en)3D semiconductor device and structure with metal layers
US11756822B2 (en)3D semiconductor device and structure including power distribution grids
US12368138B2 (en)3D semiconductor device and structure with metal layers
US11424222B2 (en)3D semiconductor device and structure with metal layers
US11063024B1 (en)Method to form a 3D semiconductor device and structure
US11961827B1 (en)3D semiconductor device and structure with metal layers
US11676945B1 (en)3D semiconductor device and structure with metal layers
US10811395B2 (en)Method to form a 3D semiconductor device and structure
US11784169B2 (en)3D semiconductor device and structure with metal layers
US20250316648A1 (en)3d semiconductor device and structure with metal layers
US12362222B2 (en)3D semiconductor device and structure including power distribution grids

Legal Events

DateCodeTitleDescription
FEPPFee payment procedure

Free format text:ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY

FEPPFee payment procedure

Free format text:ENTITY STATUS SET TO SMALL (ORIGINAL EVENT CODE: SMAL); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY

STCFInformation on status: patent grant

Free format text:PATENTED CASE


[8]ページ先頭

©2009-2025 Movatter.jp