Movatterモバイル変換


[0]ホーム

URL:


US20180308964A1 - Semiconductor device - Google Patents

Semiconductor device
Download PDF

Info

Publication number
US20180308964A1
US20180308964A1US16/019,047US201816019047AUS2018308964A1US 20180308964 A1US20180308964 A1US 20180308964A1US 201816019047 AUS201816019047 AUS 201816019047AUS 2018308964 A1US2018308964 A1US 2018308964A1
Authority
US
United States
Prior art keywords
layer
embedded
binpl
semiconductor device
base substrate
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US16/019,047
Inventor
Masaru Kadoshima
Masao Inoue
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Renesas Electronics Corp
Original Assignee
Renesas Electronics Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Renesas Electronics CorpfiledCriticalRenesas Electronics Corp
Priority to US16/019,047priorityCriticalpatent/US20180308964A1/en
Publication of US20180308964A1publicationCriticalpatent/US20180308964A1/en
Abandonedlegal-statusCriticalCurrent

Links

Images

Classifications

Definitions

Landscapes

Abstract

The present invention makes it possible, in a manufacturing process of a semiconductor device, to inhibit: impurities from diffusing from a substrate to a semiconductor layer; and the withstand voltage of a transistor from deteriorating.
In the present invention, a first electrically conductive type epitaxial layer is formed over a first electrically conductive type base substrate. The impurity concentration of the epitaxial layer is lower than that of the base substrate. A second electrically conductive type first embedded layer and a second electrically conductive type second embedded layer are formed in the epitaxial layer. The second embedded layer is deeper than the first embedded layer, is kept away from the first embedded layer, and has an impurity concentration lower than the first embedded layer. A transistor is further formed in the epitaxial layer.

Description

Claims (5)

What is claimed is:
1. A semiconductor device having: a first electrically conductive type base substrate; a first electrically conductive type semiconductor layer being formed over the base substrate and having an impurity concentration lower than the base substrate; a second electrically conductive type first embedded layer formed in the semiconductor layer; a second embedded layer being formed in the semiconductor layer, being deeper than the first embedded layer, being kept away from the first embedded layer, and having an impurity concentration lower than the first embedded layer; and transistors formed in the semiconductor layer.
2. A semiconductor device according toclaim 1,
wherein the semiconductor device has trenches being formed in the semiconductor layer and surrounding the transistors and an insulating film embedded into the trenches; and the bottom faces of the trenches are located at positions shallower than the second embodiment layer.
3. A semiconductor device according toclaim 1,
wherein the semiconductor device has a hole formed in the semiconductor layer, an insulating layer formed over the side face of the hole, and a conductor embedded into the hole; and the bottom face of the hole is deeper than the second embedded layer.
4. A semiconductor device according toclaim 3,
wherein the semiconductor device has a first electrically conductive type region being formed in the semiconductor layer, being located at the bottom part of the hole, and having an impurity concentration higher than the semiconductor layer.
5. A semiconductor device according toclaim 1,
wherein P is introduced into the second embedded layer and B is introduced into the base substrate.
US16/019,0472014-05-262018-06-26Semiconductor deviceAbandonedUS20180308964A1 (en)

Priority Applications (1)

Application NumberPriority DateFiling DateTitle
US16/019,047US20180308964A1 (en)2014-05-262018-06-26Semiconductor device

Applications Claiming Priority (4)

Application NumberPriority DateFiling DateTitle
JP2014-1079502014-05-26
JP2014107950AJP6300638B2 (en)2014-05-262014-05-26 Semiconductor device
US14/712,894US10062773B2 (en)2014-05-262015-05-14Semiconductor device having a transistor and first and second embedded layers
US16/019,047US20180308964A1 (en)2014-05-262018-06-26Semiconductor device

Related Parent Applications (1)

Application NumberTitlePriority DateFiling Date
US14/712,894ContinuationUS10062773B2 (en)2014-05-262015-05-14Semiconductor device having a transistor and first and second embedded layers

Publications (1)

Publication NumberPublication Date
US20180308964A1true US20180308964A1 (en)2018-10-25

Family

ID=53002622

Family Applications (2)

Application NumberTitlePriority DateFiling Date
US14/712,894Active2035-07-16US10062773B2 (en)2014-05-262015-05-14Semiconductor device having a transistor and first and second embedded layers
US16/019,047AbandonedUS20180308964A1 (en)2014-05-262018-06-26Semiconductor device

Family Applications Before (1)

Application NumberTitlePriority DateFiling Date
US14/712,894Active2035-07-16US10062773B2 (en)2014-05-262015-05-14Semiconductor device having a transistor and first and second embedded layers

Country Status (6)

CountryLink
US (2)US10062773B2 (en)
EP (1)EP2950339A1 (en)
JP (1)JP6300638B2 (en)
KR (1)KR20150136015A (en)
CN (1)CN105140223A (en)
TW (1)TW201606939A (en)

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
DE102017102127B4 (en)2017-02-032023-03-09Infineon Technologies Ag Method of manufacturing semiconductor devices using epitaxy and semiconductor devices with a lateral structure

Citations (4)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US20030151088A1 (en)*2002-02-082003-08-14Taiwan Semiconductor Manufacturing Co., Ltd.Lateral double diffused metal oxide semiconductor (LDMOS) device with aligned buried layer isolation layer
US20050004593A1 (en)*2001-10-302005-01-06Depuy Spine, Inc.Non cannulated dilators
US20080013593A1 (en)*2006-06-212008-01-17Ken-Ichi KawabataPhantom
US20140017545A1 (en)*2010-10-042014-01-16Dana Canada CorporationConformal fluid-cooled heat exchanger for battery

Family Cites Families (24)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
JPS5887866A (en)*1981-11-201983-05-25Hitachi Ltd semiconductor equipment
JPS6240719A (en)1985-08-161987-02-21Nec CorpManufacture of epitaxial wafer
JPH0364029A (en)*1989-08-021991-03-19Hitachi Ltd Semiconductor device and its manufacturing method
JPH10125916A (en)*1996-10-241998-05-15Matsushita Electric Ind Co LtdSemiconductor device and manufacture thereof
JP4528460B2 (en)*2000-06-302010-08-18株式会社東芝 Semiconductor element
JP2002134627A (en)*2000-10-232002-05-10Sharp Corp Semiconductor device and manufacturing method thereof
JP2002176177A (en)2000-12-072002-06-21Denso CorpSemiconductor device and its manufacturing method
JP4728508B2 (en)*2001-06-112011-07-20株式会社東芝 Method for manufacturing vertical power semiconductor device
US6664608B1 (en)*2001-11-302003-12-16Sun Microsystems, Inc.Back-biased MOS device
US6943426B2 (en)*2002-08-142005-09-13Advanced Analogic Technologies, Inc.Complementary analog bipolar transistors with trench-constrained isolation diffusion
JP4437388B2 (en)*2003-02-062010-03-24株式会社リコー Semiconductor device
TWI223442B (en)*2003-09-022004-11-01Nanya Technology CorpDRAM cell array and its manufacturing method
US8253196B2 (en)*2004-01-292012-08-28Enpirion, Inc.Integrated circuit with a laterally diffused metal oxide semiconductor device and method of forming the same
US7714381B2 (en)*2005-04-012010-05-11Semiconductor Components Industries, LlcMethod of forming an integrated power device and structure
JP5164333B2 (en)*2005-12-282013-03-21オンセミコンダクター・トレーディング・リミテッド Semiconductor device
JP2007221024A (en)*2006-02-202007-08-30Toshiba Corp Semiconductor device
JP4798119B2 (en)*2007-11-062011-10-19株式会社デンソー Silicon carbide semiconductor device and manufacturing method thereof
JP4577355B2 (en)*2007-12-262010-11-10株式会社デンソー Silicon carbide semiconductor device and manufacturing method thereof
US7977715B2 (en)*2008-03-172011-07-12Fairchild Semiconductor CorporationLDMOS devices with improved architectures
US20110156682A1 (en)*2009-12-302011-06-30Dev Alok GirdharVoltage converter with integrated schottky device and systems including same
JP5120418B2 (en)*2010-06-072013-01-16富士電機株式会社 Semiconductor device
CN102376548A (en)*2010-08-262012-03-14上海华虹Nec电子有限公司Method for reducing auto-doping and external diffusion in epitaxial process
JP2012169384A (en)*2011-02-112012-09-06Denso CorpSilicon carbide semiconductor device and method of manufacturing the same
US9287371B2 (en)*2012-10-052016-03-15Semiconductor Components Industries, LlcSemiconductor device having localized charge balance structure and method

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US20050004593A1 (en)*2001-10-302005-01-06Depuy Spine, Inc.Non cannulated dilators
US20030151088A1 (en)*2002-02-082003-08-14Taiwan Semiconductor Manufacturing Co., Ltd.Lateral double diffused metal oxide semiconductor (LDMOS) device with aligned buried layer isolation layer
US20080013593A1 (en)*2006-06-212008-01-17Ken-Ichi KawabataPhantom
US20140017545A1 (en)*2010-10-042014-01-16Dana Canada CorporationConformal fluid-cooled heat exchanger for battery

Also Published As

Publication numberPublication date
US20150340479A1 (en)2015-11-26
JP2015225877A (en)2015-12-14
US10062773B2 (en)2018-08-28
KR20150136015A (en)2015-12-04
JP6300638B2 (en)2018-03-28
CN105140223A (en)2015-12-09
EP2950339A1 (en)2015-12-02
TW201606939A (en)2016-02-16

Similar Documents

PublicationPublication DateTitle
US10211299B2 (en)Semiconductor device and semiconductor device manufacturing method
CN107996003B (en)Insulated gate switching device and method of manufacturing the same
US8643089B2 (en)Semiconductor device and fabricating method thereof
JP6365165B2 (en) Manufacturing method of semiconductor device
US8269272B2 (en)Semiconductor device and method for manufacturing the same
US10756169B2 (en)Semiconductor device and method of manufacturing the same
JP6037085B2 (en) Semiconductor device and manufacturing method of semiconductor device
US20160149029A1 (en)Semiconductor device and method for manufacturing semiconductor device
JP6238234B2 (en) Semiconductor device
US20170012136A1 (en)Semiconductor device and manufacturing method thereof
US7705399B2 (en)Semiconductor device with field insulation film formed therein
KR20110078621A (en) Semiconductor device and manufacturing method thereof
JP2009055027A (en) MOS transistor manufacturing method and MOS transistor manufactured thereby
JP6061504B2 (en) Semiconductor device and manufacturing method of semiconductor device
JP2012160601A (en)Manufacturing method of semiconductor device
US20180308964A1 (en)Semiconductor device
KR101950003B1 (en)Semiconductor device and method for forming the same
US20110204423A1 (en)Semiconductor device and manufacturing method thereof
KR20110059345A (en) Semiconductor device manufacturing method
JP2015076520A (en) Semiconductor device and manufacturing method thereof
KR20110037031A (en) Semiconductor device and manufacturing method thereof
TW201304139A (en)Trenched power semiconductor device and fabrication method thereof
JP2007180244A (en) Semiconductor device and manufacturing method thereof
JP5926423B2 (en) Semiconductor device
JP2025097132A (en) Semiconductor Device

Legal Events

DateCodeTitleDescription
STPPInformation on status: patent application and granting procedure in general

Free format text:RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER

STPPInformation on status: patent application and granting procedure in general

Free format text:FINAL REJECTION MAILED

STCBInformation on status: application discontinuation

Free format text:ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION


[8]ページ先頭

©2009-2025 Movatter.jp