Movatterモバイル変換


[0]ホーム

URL:


US20180261607A1 - Semiconductor integrated circuit device - Google Patents

Semiconductor integrated circuit device
Download PDF

Info

Publication number
US20180261607A1
US20180261607A1US15/975,761US201815975761AUS2018261607A1US 20180261607 A1US20180261607 A1US 20180261607A1US 201815975761 AUS201815975761 AUS 201815975761AUS 2018261607 A1US2018261607 A1US 2018261607A1
Authority
US
United States
Prior art keywords
channel mos
type well
area
contact
mos transistor
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US15/975,761
Inventor
Kenichi Osada
Masataka Minami
Shuji Ikeda
Koichiro Ishibashi
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Renesas Electronics Corp
Original Assignee
Renesas Electronics Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Renesas Electronics CorpfiledCriticalRenesas Electronics Corp
Priority to US15/975,761priorityCriticalpatent/US20180261607A1/en
Publication of US20180261607A1publicationCriticalpatent/US20180261607A1/en
Abandonedlegal-statusCriticalCurrent

Links

Images

Classifications

Definitions

Landscapes

Abstract

Prior known static random access memory (SRAM) cells are required that a diffusion layer be bent into a key-like shape in order to make electrical contact with a substrate with a P-type well region formed therein, which would result in a decrease in asymmetry leading to occurrence of a problem as to the difficulty in micro-patterning. To avoid this problem, the P-type well region in which an inverter making up an SRAM cell is formed is subdivided into two portions, which are disposed on the opposite sides of an N-type well region NW1 and are formed so that a diffusion layer forming a transistor has no curvature while causing the layout direction to run in a direction parallel to well boundary lines and bit lines. At intermediate locations of an array, regions for use in supplying power to the substrate are formed in parallel to word lines in such a manner that one regions is provided per group of thirty two memory cell rows or sixty four cell rows.

Description

Claims (21)

30. A semiconductor memory device comprising:
first and second bit lines extending in a first direction;
a plurality of word lines extending in a second direction crossing the first direction;
a memory array having a plurality of memory cells, each of the memory cells having a first inverter including a first N-channel MOS transistor and a first P-channel MOS transistor, a second inverter including a second N-channel MOS transistor and a second P-channel MOS transistor with an input terminal of the second inverter being coupled to an output terminal of the first inverter and with an output terminal of the second inverter being coupled to an input terminal of the first inverter, a third N-channel MOS transistor having a source/drain path coupled between the output terminal of the first inverter and the first bit line, and a fourth N-channel MOS transistor having a source/drain path coupled between the output terminal of the second inverter and the second bit line, a gate of each of the third and fourth N-channel MOS transistors being connected to one of the plurality of word lines;
a first P-type well region in which the first and third N-channel MOS transistors are formed and which is formed commonly throughout the plurality of memory cells, the first P-type well region extending in the first direction;
a second P-type well region in which the second and fourth N-channel MOS transistors are formed and which is formed commonly throughout the plurality of memory cells, the second P-type well region extending in the first direction; and
an N-type well region in which the first and second P-channel MOS transistors are formed and which is formed commonly throughout the plurality of memory cells, the N-type well region lying between the first and second P-type well regions;
wherein with respect to a plan view of a principal plane of the semiconductor memory device,
(i) each of the plurality of memory cells is formed in a rectangular region which includes the first to fourth N-channel MOS transistors, the first and second P-channel MOS transistors, a first contact coupled between the third N-channel MOS transistor and the first bit line, a second contact coupled between the fourth N-channel MOS transistor and the second bit line, a third contact coupled between one of the plurality of word lines and the gate of the third N-channel MOS transistor, and a fourth contact coupled between the one of the plurality of word lines and the gate of the fourth N-channel MOS transistor,
(ii) the memory array has a first area which consists of plural rectangular regions arranged in the first direction,
(iii) a second area in which a first well contact to the first P-type well region is arranged without being overlapped with the first area,
(iv) a third area in which a second well contact to the first P-type well region is arranged without being overlapped with the first area, and
wherein the first P-type well region in the first area is supplied with a first voltage from the second area and the third area, and the first area has no contact to supply the first voltage to the first P-type well region,
wherein, in the plan view, no memory cell is formed in the second area and no memory cell is formed in the third area, and
wherein a first well contact arranged in the second area and a second well contact arranged in the third area are disposed at upper and lower portions of the memory array, respectively.
36. A semiconductor memory device comprising:
first and second bit lines extending in a first direction;
a plurality of word lines extending in a second direction crossing the first direction;
a memory array having a plurality of memory cells, each of the memory cells having a first inverter including a first N-channel MOS transistor and a first P-channel MOS transistor, a second inverter including a second N-channel MOS transistor and a second P-channel MOS transistor with an input terminal of the second inverter being coupled to an output terminal of the first inverter and with an output terminal of the second inverter being coupled to an input terminal of the first inverter, a third N-channel MOS transistor having a source/drain path coupled between the output terminal of the first inverter and the first bit line, and a fourth N-channel MOS transistor having a source/drain path coupled between the output terminal of the second inverter and the second bit line, a gate of each of the third and fourth N-channel MOS transistors being connected to one of the plurality of word lines;
a first P-type well region in which the first and third N-channel MOS transistors are formed and which is formed commonly throughout the plurality of memory cells, the first P-type well region extending in the first direction;
a second P-type well region in which the second and fourth N-channel MOS transistors are formed and which is formed commonly throughout the plurality of memory cells, the second P-type well region extending in the first direction;
an N-type well region in which the first and second P-channel MOS transistors are formed and which is formed commonly throughout the plurality of memory cells, the N-type well region lying between the first and second P-type well regions;
and
wherein with respect to a plan view of a principal plane of the semiconductor memory device,
(i) each of the plurality of memory cells is formed in a rectangular region which includes the first to fourth N-channel MOS transistors, the first and second P-channel MOS transistors, a first contact coupled between the third N-channel MOS transistor and the first bit line, a second contact coupled between the fourth N-channel MOS transistor and the second bit line, a third contact coupled between one of the plurality of word lines and the gate of the third N-channel MOS transistor, and a fourth contact coupled between the one of the plurality of word lines and the gate of the fourth N-channel MOS transistor,
(ii) the memory array has a first area which consists of plural rectangular regions arranged in a first direction,
(iii) a second area in which a first well contact to the first P-type well region is arranged without being overlapped with the first area,
(iv) a third area in which a second well contact to the second P-type well region is arranged without being overlapped with the first area, and
wherein the first P-type well region in the first area is supplied with a first voltage from the second area, the second P-type well region in the first area is supplied with the first voltage from the third area, and the first area has no contact to supply the first voltage to the first P-type well region and has no contact to supply the first voltage to the second P-type well region,
wherein, in the plan view, no memory cell is formed in the second area and no memory cell is formed in the third area, and
wherein a first well contact arranged in the second area and a second well contact arranged in the third area are linearly disposed at one of an upper portion and a lower portion of the memory array in the second direction.
40. A semiconductor memory device comprising:
a pair of bit lines extending in a first direction;
a plurality of word lines extending in a second direction crossing the first direction;
a first memory array and a second memory array each having a plurality of memory cells, each of the memory cells having a first inverter including a first N-channel MOS transistor and a first P-channel MOS transistor, a second inverter including a second N-channel MOS transistor and a second P-channel MOS transistor with an input terminal of the second inverter being coupled to an output terminal of the first inverter and with an output terminal of the second inverter being coupled to an input terminal of the first inverter, a third N-channel MOS transistor having a source/drain path coupled between the output terminal of the first inverter and one of the pair of bit lines, and a fourth N-channel MOS transistor having a source/drain path coupled between the output terminal of the second inverter and the other of the pair of bit lines, a gate of each of the third and fourth N-channel MOS transistors being connected to one of the plurality of word lines;
a first P-type well region in which the first and third N-channel MOS transistors are formed and which is formed commonly throughout the plurality of memory cells, the first P-type well region extending in the first direction;
a second P-type well region in which the second and fourth N-channel MOS transistors are formed and which is formed commonly throughout the plurality of memory cells, the second P-type well region extending in the first direction;
an N-type well region in which the first and second P-channel MOS transistors are formed and which is formed commonly throughout the plurality of memory cells, the N-type well region lying between the first and second P-type well regions;
a first electrical lead to supply a first voltage to the first and second P-type well regions; and
a second electrical lead to supply a second voltage to the N-type well region,
wherein the first memory array includes a first memory cell and the second memory array includes a second memory cell,
wherein the plurality of word lines includes a first and word line and a second word line,
wherein with respect to a plan view of a principal plane of the semiconductor memory device,
(i) the first memory cell is formed in a first rectangular region defined by a first and a second side extending in the second direction and a fifth and a sixth side extending in the first direction,
(ii) the second memory cell is formed in a second rectangular region defined by a third and a fourth side extending in the second direction and a seventh and an eighth side extending in the first direction,
(iii) a third rectangular region bounded by the second and third sides is formed between the first and second memory arrays, the first electrical lead being electrically connected with the first and second P-type well regions in the third rectangular region, and the second electrical lead being electrically connected with the N-type well region in the third rectangular region,
(iv) a first contact coupled between the third N-channel MOS transistor of the first memory cell and the one of the pair of bit lines is arranged on the first side, a second contact coupled between the fourth N-channel MOS transistor of the first memory cell and the other of the pair of bit lines is arranged on the second side, a third contact coupled between a first of the word lines and the gate of the third N-channel MOS transistor of the first memory cell is arranged on the fifth side, and a fourth contact coupled between the first word line and the gate of the fourth N-channel MOS transistor of the first memory cell is arranged on the sixth side,
(v) a fifth contact coupled between the third N-channel MOS transistor of the second memory cell and the one of the pair of bit lines is arranged on the fourth side, a sixth contact coupled between the fourth N-channel MOS transistor of the second memory cell and the other of the pair of bit lines is arranged on the third side, a seventh contact coupled between a second of the word lines and the gate of the third N-channel MOS transistor of the second memory cell is arranged on the seventh side, and an eighth contact coupled between the second word line and the gate of the fourth N-channel MOS transistor of the second memory cell is arranged on the eighth side,
wherein the first P-type well region in the first and second memory arrays is supplied with the first voltage from the third rectangular region, and each of the first and second memory arrays has no contact to supply the first voltage to the first P-type well region,
wherein, in the plan view, no memory cell is formed in the third rectangular region,
wherein the second P-type well region in the first and second memory arrays is supplied with the first voltage from the third rectangular region, and each of the first and second memory arrays has no contact to supply the first voltage to the second P-type well region, and
wherein the N-type well region in the first and second memory arrays is supplied with the second voltage from the third rectangular region, and each of the first and second memory arrays has no contact to supply the second voltage to the N-type well region.
41. The semiconductor memory device according toclaim 40,
wherein the pair of bit lines includes a first bit line and a second bit line,
wherein the source/drain path of the third N-channel MOS transistor is coupled between the output terminal of the first inverter and the first bit line,
wherein the source/drain path of the fourth N-channel MOS transistor is coupled between the output terminal of the second inverter and the second bit line,
wherein the first contact is coupled between the third N-channel MOS transistor of the first memory cell and the first bit line,
wherein the second contact is coupled between the fourth N-channel MOS transistor of the first memory cell and the second bit line,
wherein the fifth contact is coupled between the third N-channel MOS transistor of the second memory cell and first bit line, and
wherein the sixth contact is coupled between the fourth N-channel MOS transistor of the second memory cell and second bit line.
US15/975,7611999-05-122018-05-09Semiconductor integrated circuit deviceAbandonedUS20180261607A1 (en)

Priority Applications (1)

Application NumberPriority DateFiling DateTitle
US15/975,761US20180261607A1 (en)1999-05-122018-05-09Semiconductor integrated circuit device

Applications Claiming Priority (14)

Application NumberPriority DateFiling DateTitle
JP111309451999-05-12
JP130945991999-05-12
JP2000132848AJP4565700B2 (en)1999-05-122000-04-27 Semiconductor device
JP20001328482000-04-27
US09/565,535US6677649B2 (en)1999-05-122000-05-05SRAM cells with two P-well structure
US10/606,954US20040012040A1 (en)1999-05-122003-06-27Semiconductor integrated circuit device
US11/042,172US7612417B2 (en)1999-05-122005-01-26Semiconductor integrated circuit device
US12/348,524US7781846B2 (en)1999-05-122009-01-05Semiconductor integrated circuit device
US12/821,329US8482083B2 (en)1999-05-122010-06-23Semiconductor integrated circuit device including SRAM memory cells having two P-channel MOS transistors and four N-channel MOS transistors and with four wiring layers serving as their gate electrodes
US13/616,435US9286968B2 (en)1999-05-122012-09-14Semiconductor integrated circuit device including SRAM cell array and a wiring layer for supplying voltage to well regions of SRAM cells provided on a region exterior of SRAM cell array
US14/752,514US9449678B2 (en)1999-05-122015-06-26Semiconductor integrated circuit device
US15/216,327US9646678B2 (en)1999-05-122016-07-21Semiconductor integrated circuit device
US15/448,585US9985038B2 (en)1999-05-122017-03-02Semiconductor integrated circuit device
US15/975,761US20180261607A1 (en)1999-05-122018-05-09Semiconductor integrated circuit device

Related Parent Applications (1)

Application NumberTitlePriority DateFiling Date
US15/448,585ContinuationUS9985038B2 (en)1999-05-122017-03-02Semiconductor integrated circuit device

Publications (1)

Publication NumberPublication Date
US20180261607A1true US20180261607A1 (en)2018-09-13

Family

ID=15046349

Family Applications (11)

Application NumberTitlePriority DateFiling Date
US09/565,535Expired - LifetimeUS6677649B2 (en)1999-05-122000-05-05SRAM cells with two P-well structure
US10/606,954AbandonedUS20040012040A1 (en)1999-05-122003-06-27Semiconductor integrated circuit device
US11/042,172Expired - Fee RelatedUS7612417B2 (en)1999-05-122005-01-26Semiconductor integrated circuit device
US11/261,764AbandonedUS20060050588A1 (en)1999-05-122005-10-31Semiconductor integrated circuit device
US12/348,524Expired - Fee RelatedUS7781846B2 (en)1999-05-122009-01-05Semiconductor integrated circuit device
US12/821,329Expired - Fee RelatedUS8482083B2 (en)1999-05-122010-06-23Semiconductor integrated circuit device including SRAM memory cells having two P-channel MOS transistors and four N-channel MOS transistors and with four wiring layers serving as their gate electrodes
US13/616,435Expired - Fee RelatedUS9286968B2 (en)1999-05-122012-09-14Semiconductor integrated circuit device including SRAM cell array and a wiring layer for supplying voltage to well regions of SRAM cells provided on a region exterior of SRAM cell array
US14/752,514Expired - Fee RelatedUS9449678B2 (en)1999-05-122015-06-26Semiconductor integrated circuit device
US15/216,327Expired - Fee RelatedUS9646678B2 (en)1999-05-122016-07-21Semiconductor integrated circuit device
US15/448,585Expired - Fee RelatedUS9985038B2 (en)1999-05-122017-03-02Semiconductor integrated circuit device
US15/975,761AbandonedUS20180261607A1 (en)1999-05-122018-05-09Semiconductor integrated circuit device

Family Applications Before (10)

Application NumberTitlePriority DateFiling Date
US09/565,535Expired - LifetimeUS6677649B2 (en)1999-05-122000-05-05SRAM cells with two P-well structure
US10/606,954AbandonedUS20040012040A1 (en)1999-05-122003-06-27Semiconductor integrated circuit device
US11/042,172Expired - Fee RelatedUS7612417B2 (en)1999-05-122005-01-26Semiconductor integrated circuit device
US11/261,764AbandonedUS20060050588A1 (en)1999-05-122005-10-31Semiconductor integrated circuit device
US12/348,524Expired - Fee RelatedUS7781846B2 (en)1999-05-122009-01-05Semiconductor integrated circuit device
US12/821,329Expired - Fee RelatedUS8482083B2 (en)1999-05-122010-06-23Semiconductor integrated circuit device including SRAM memory cells having two P-channel MOS transistors and four N-channel MOS transistors and with four wiring layers serving as their gate electrodes
US13/616,435Expired - Fee RelatedUS9286968B2 (en)1999-05-122012-09-14Semiconductor integrated circuit device including SRAM cell array and a wiring layer for supplying voltage to well regions of SRAM cells provided on a region exterior of SRAM cell array
US14/752,514Expired - Fee RelatedUS9449678B2 (en)1999-05-122015-06-26Semiconductor integrated circuit device
US15/216,327Expired - Fee RelatedUS9646678B2 (en)1999-05-122016-07-21Semiconductor integrated circuit device
US15/448,585Expired - Fee RelatedUS9985038B2 (en)1999-05-122017-03-02Semiconductor integrated circuit device

Country Status (4)

CountryLink
US (11)US6677649B2 (en)
JP (10)JP4565700B2 (en)
KR (8)KR100796215B1 (en)
TW (1)TW469632B (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
TWI896237B (en)2024-01-022025-09-01台灣積體電路製造股份有限公司Memory devices and semiconductor structure

Families Citing this family (202)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
JP4565700B2 (en)*1999-05-122010-10-20ルネサスエレクトロニクス株式会社 Semiconductor device
US6681379B2 (en)*2000-07-052004-01-20Numerical Technologies, Inc.Phase shifting design and layout for static random access memory
KR100362192B1 (en)*2000-10-312002-11-23주식회사 하이닉스반도체A full CMOS SRAM cell having butting contact structure
TW522546B (en)2000-12-062003-03-01Mitsubishi Electric CorpSemiconductor memory
JP4471504B2 (en)*2001-01-162010-06-02株式会社ルネサステクノロジ Semiconductor memory device
JP4618914B2 (en)*2001-03-132011-01-26ルネサスエレクトロニクス株式会社 Semiconductor device
JP2002368135A (en)2001-06-122002-12-20Hitachi Ltd Semiconductor storage device
US6898111B2 (en)*2001-06-282005-05-24Matsushita Electric Industrial Co., Ltd.SRAM device
JP4877894B2 (en)*2001-07-042012-02-15ルネサスエレクトロニクス株式会社 Semiconductor device
JP2003060088A (en)2001-08-142003-02-28Mitsubishi Electric Corp Semiconductor storage device
JP4623885B2 (en)*2001-08-162011-02-02ルネサスエレクトロニクス株式会社 Semiconductor memory device
JP3637299B2 (en)*2001-10-052005-04-13松下電器産業株式会社 Semiconductor memory device
TWI221656B (en)2001-10-242004-10-01Sanyo Electric CoSemiconductor integrated circuit device
TW579576B (en)*2001-10-242004-03-11Sanyo Electric CoSemiconductor circuit
JP2003152111A (en)2001-11-132003-05-23Mitsubishi Electric Corp Semiconductor storage device
JP2003218238A (en)2001-11-142003-07-31Mitsubishi Electric Corp Semiconductor storage device
JP2003203993A (en)*2002-01-102003-07-18Mitsubishi Electric Corp Semiconductor storage device and method of manufacturing the same
US6737685B2 (en)*2002-01-112004-05-18International Business Machines CorporationCompact SRAM cell layout for implementing one-port or two-port operation
JP2010153893A (en)*2002-01-292010-07-08Renesas Technology CorpSemiconductor memory
JP4278338B2 (en)2002-04-012009-06-10株式会社ルネサステクノロジ Semiconductor memory device
KR100488835B1 (en)*2002-04-042005-05-11산요덴키가부시키가이샤Semiconductor device and display device
JP4152668B2 (en)2002-04-302008-09-17株式会社ルネサステクノロジ Semiconductor memory device
JP2004022809A (en)2002-06-172004-01-22Renesas Technology CorpSemiconductor memory device
JP2004047529A (en)*2002-07-092004-02-12Renesas Technology Corp Semiconductor storage device
CN100442513C (en)*2002-11-292008-12-10株式会社东芝 Semiconductor integrated circuit device and electronic card using the same
JP2004241473A (en)*2003-02-042004-08-26Renesas Technology Corp Semiconductor storage device
JP3920804B2 (en)*2003-04-042007-05-30松下電器産業株式会社 Semiconductor memory device
WO2005017909A1 (en)*2003-08-182005-02-24Fujitsu LimitedNonvolatile semiconductor memory
CA2443206A1 (en)2003-09-232005-03-23Ignis Innovation Inc.Amoled display backplanes - pixel driver circuits, array architecture, and external compensation
JP2005197345A (en)2004-01-052005-07-21Hitachi Ltd Semiconductor device
JP2005197518A (en)*2004-01-082005-07-21Matsushita Electric Ind Co Ltd Semiconductor devices and cells
US20050275043A1 (en)*2004-06-102005-12-15Chien-Chao HuangNovel semiconductor device design
CA2472671A1 (en)2004-06-292005-12-29Ignis Innovation Inc.Voltage-programming scheme for current-driven amoled displays
JP2006054430A (en)*2004-07-122006-02-23Renesas Technology Corp Semiconductor device
US7176125B2 (en)*2004-07-232007-02-13Taiwan Semiconductor Manufacturing Company, Ltd.Method of forming a static random access memory with a buried local interconnect
JP4553185B2 (en)2004-09-152010-09-29ルネサスエレクトロニクス株式会社 Semiconductor integrated circuit device
CA2490858A1 (en)2004-12-072006-06-07Ignis Innovation Inc.Driving method for compensated voltage-programming of amoled displays
TWI402790B (en)2004-12-152013-07-21Ignis Innovation Inc Method and system for programming, calibrating and driving a light-emitting element display
US8576217B2 (en)2011-05-202013-11-05Ignis Innovation Inc.System and methods for extraction of threshold and mobility parameters in AMOLED displays
US9799246B2 (en)2011-05-202017-10-24Ignis Innovation Inc.System and methods for extraction of threshold and mobility parameters in AMOLED displays
US10013907B2 (en)2004-12-152018-07-03Ignis Innovation Inc.Method and system for programming, calibrating and/or compensating, and driving an LED display
US9171500B2 (en)2011-05-202015-10-27Ignis Innovation Inc.System and methods for extraction of parasitic parameters in AMOLED displays
US20140111567A1 (en)2005-04-122014-04-24Ignis Innovation Inc.System and method for compensation of non-uniformities in light emitting device displays
US9275579B2 (en)2004-12-152016-03-01Ignis Innovation Inc.System and methods for extraction of threshold and mobility parameters in AMOLED displays
US9280933B2 (en)2004-12-152016-03-08Ignis Innovation Inc.System and methods for extraction of threshold and mobility parameters in AMOLED displays
US8599191B2 (en)2011-05-202013-12-03Ignis Innovation Inc.System and methods for extraction of threshold and mobility parameters in AMOLED displays
US10012678B2 (en)2004-12-152018-07-03Ignis Innovation Inc.Method and system for programming, calibrating and/or compensating, and driving an LED display
JP4377342B2 (en)*2005-01-182009-12-02Necエレクトロニクス株式会社 Semiconductor integrated circuit, layout method, layout apparatus, and layout program
CA2496642A1 (en)2005-02-102006-08-10Ignis Innovation Inc.Fast settling time driving method for organic light-emitting diode (oled) displays based on current programming
JP2006287216A (en)*2005-03-102006-10-19Nec Electronics CorpSemiconductor device and manufacturing method thereof
JP4578329B2 (en)2005-06-032010-11-10ルネサスエレクトロニクス株式会社 Semiconductor memory device
JP5355080B2 (en)2005-06-082013-11-27イグニス・イノベイション・インコーポレーテッド Method and system for driving a light emitting device display
US8405216B2 (en)*2005-06-292013-03-26Taiwan Semiconductor Manufacturing Company, Ltd.Interconnect structure for integrated circuits
CN1893084A (en)*2005-07-072007-01-10松下电器产业株式会社Semiconductor device
JP5090671B2 (en)*2005-08-012012-12-05ルネサスエレクトロニクス株式会社 Semiconductor device
CA2518276A1 (en)2005-09-132007-03-13Ignis Innovation Inc.Compensation technique for luminance degradation in electro-luminance devices
FR2891652A1 (en)*2005-10-032007-04-06St Microelectronics SaStatic random access memory cell, has bistable circuit with two nMOS transistors and two switch transistors having respective threshold voltages, where one threshold voltage is greater than other threshold voltage
JP2007103862A (en)2005-10-072007-04-19Renesas Technology Corp Semiconductor device and manufacturing method thereof
US9489891B2 (en)2006-01-092016-11-08Ignis Innovation Inc.Method and system for driving an active matrix display circuit
WO2007079572A1 (en)2006-01-092007-07-19Ignis Innovation Inc.Method and system for driving an active matrix display circuit
US9269322B2 (en)2006-01-092016-02-23Ignis Innovation Inc.Method and system for driving an active matrix display circuit
US8448102B2 (en)2006-03-092013-05-21Tela Innovations, Inc.Optimizing layout of irregular structures in regular layout context
US9230910B2 (en)2006-03-092016-01-05Tela Innovations, Inc.Oversized contacts and vias in layout defined by linearly constrained topology
US8541879B2 (en)*2007-12-132013-09-24Tela Innovations, Inc.Super-self-aligned contacts and method for making the same
US8658542B2 (en)2006-03-092014-02-25Tela Innovations, Inc.Coarse grid design methods and structures
US9563733B2 (en)2009-05-062017-02-07Tela Innovations, Inc.Cell circuit and layout with linear finfet structures
US9035359B2 (en)2006-03-092015-05-19Tela Innovations, Inc.Semiconductor chip including region including linear-shaped conductive structures forming gate electrodes and having electrical connection areas arranged relative to inner region between transistors of different types and associated methods
US7763534B2 (en)2007-10-262010-07-27Tela Innovations, Inc.Methods, structures and designs for self-aligning local interconnects used in integrated circuits
US7956421B2 (en)2008-03-132011-06-07Tela Innovations, Inc.Cross-coupled transistor layouts in restricted gate level layout architecture
US7446352B2 (en)2006-03-092008-11-04Tela Innovations, Inc.Dynamic array architecture
US8653857B2 (en)2006-03-092014-02-18Tela Innovations, Inc.Circuitry and layouts for XOR and XNOR logic
US9009641B2 (en)2006-03-092015-04-14Tela Innovations, Inc.Circuits with linear finfet structures
US8839175B2 (en)2006-03-092014-09-16Tela Innovations, Inc.Scalable meta-data objects
JP5061490B2 (en)*2006-04-062012-10-31ソニー株式会社 Semiconductor device and manufacturing method thereof
TW200746022A (en)2006-04-192007-12-16Ignis Innovation IncStable driving scheme for active matrix displays
JP4868934B2 (en)*2006-05-112012-02-01ルネサスエレクトロニクス株式会社 Semiconductor memory device
JP4653693B2 (en)*2006-05-112011-03-16パナソニック株式会社 Semiconductor memory device
JP2008034037A (en)*2006-07-282008-02-14Toshiba Corp Semiconductor memory device
JP5045022B2 (en)*2006-08-092012-10-10富士通セミコンダクター株式会社 Semiconductor memory device
CA2556961A1 (en)2006-08-152008-02-15Ignis Innovation Inc.Oled compensation technique based on oled capacitance
JP5305622B2 (en)*2006-08-312013-10-02キヤノン株式会社 Method for manufacturing photoelectric conversion device
JP5110831B2 (en)*2006-08-312012-12-26キヤノン株式会社 Photoelectric conversion device and imaging system
US7592247B2 (en)*2006-10-042009-09-22International Business Machines CorporationSub-lithographic local interconnects, and methods for forming same
US7525868B2 (en)*2006-11-292009-04-28Taiwan Semiconductor Manufacturing Co., Ltd.Multiple-port SRAM device
JP2008159669A (en)*2006-12-212008-07-10Matsushita Electric Ind Co Ltd Semiconductor memory device
JP4110192B1 (en)*2007-02-232008-07-02キヤノン株式会社 Photoelectric conversion device and imaging system using photoelectric conversion device
US8667443B2 (en)*2007-03-052014-03-04Tela Innovations, Inc.Integrated circuit cell library for multiple patterning
US7888705B2 (en)*2007-08-022011-02-15Tela Innovations, Inc.Methods for defining dynamic array section with manufacturing assurance halo and apparatus implementing the same
US20080251878A1 (en)*2007-04-132008-10-16International Business Machines CorporationStructure incorporating semiconductor device structures for use in sram devices
US20080251934A1 (en)*2007-04-132008-10-16Jack Allan MandelmanSemiconductor Device Structures and Methods of Fabricating Semiconductor Device Structures for Use in SRAM Devices
JP2009016809A (en)2007-06-072009-01-22Toshiba Corp Semiconductor memory device
JP2010003712A (en)*2007-08-092010-01-07Renesas Technology CorpSemiconductor device, layout and wiring method thereof, and data processing system
JP4473901B2 (en)2007-09-102010-06-02株式会社東芝 Semiconductor memory device
JP2009094201A (en)2007-10-052009-04-30Nec Electronics Corp Semiconductor integrated circuit device
JP2008135169A (en)*2007-12-212008-06-12Renesas Technology CorpSemiconductor storage device
US8453094B2 (en)2008-01-312013-05-28Tela Innovations, Inc.Enforcement of semiconductor structure regularity for localized transistors and interconnect
US7939443B2 (en)2008-03-272011-05-10Tela Innovations, Inc.Methods for multi-wire routing and apparatus implementing same
EP2277163B1 (en)2008-04-182018-11-21Ignis Innovation Inc.System and driving method for light emitting device display
SG192532A1 (en)2008-07-162013-08-30Tela Innovations IncMethods for cell phasing and placement in dynamic array architecture and implementation of the same
CA2637343A1 (en)2008-07-292010-01-29Ignis Innovation Inc.Improving the display source driver
US9122832B2 (en)*2008-08-012015-09-01Tela Innovations, Inc.Methods for controlling microloading variation in semiconductor wafer layout and fabrication
JP2009081452A (en)*2008-11-172009-04-16Renesas Technology Corp Semiconductor memory device
US9370075B2 (en)2008-12-092016-06-14Ignis Innovation Inc.System and method for fast compensation programming of pixels in a display
JP2010169853A (en)2009-01-222010-08-05Sony CorpPattern correction method, mask for exposure, method for manufacturing the mask for exposure, and method for manufacturing semiconductor device
US8004042B2 (en)*2009-03-202011-08-23Taiwan Semiconductor Manufacturing Company, Ltd.Static random access memory (SRAM) cell and method for forming same
CA2669367A1 (en)2009-06-162010-12-16Ignis Innovation IncCompensation technique for color shift in displays
US9384698B2 (en)2009-11-302016-07-05Ignis Innovation Inc.System and methods for aging compensation in AMOLED displays
CA2688870A1 (en)2009-11-302011-05-30Ignis Innovation Inc.Methode and techniques for improving display uniformity
US10319307B2 (en)2009-06-162019-06-11Ignis Innovation Inc.Display system with compensation techniques and/or shared level resources
US9311859B2 (en)2009-11-302016-04-12Ignis Innovation Inc.Resetting cycle for aging compensation in AMOLED displays
US8661392B2 (en)*2009-10-132014-02-25Tela Innovations, Inc.Methods for cell boundary encroachment and layouts implementing the Same
US8497828B2 (en)2009-11-122013-07-30Ignis Innovation Inc.Sharing switch TFTS in pixel circuits
US10996258B2 (en)2009-11-302021-05-04Ignis Innovation Inc.Defect detection and correction of pixel circuits for AMOLED displays
US8803417B2 (en)2009-12-012014-08-12Ignis Innovation Inc.High resolution pixel architecture
CA2687631A1 (en)2009-12-062011-06-06Ignis Innovation IncLow power driving scheme for display applications
US10089921B2 (en)2010-02-042018-10-02Ignis Innovation Inc.System and methods for extracting correlation curves for an organic light emitting device
US10163401B2 (en)2010-02-042018-12-25Ignis Innovation Inc.System and methods for extracting correlation curves for an organic light emitting device
US20140313111A1 (en)2010-02-042014-10-23Ignis Innovation Inc.System and methods for extracting correlation curves for an organic light emitting device
US10176736B2 (en)2010-02-042019-01-08Ignis Innovation Inc.System and methods for extracting correlation curves for an organic light emitting device
US9881532B2 (en)2010-02-042018-01-30Ignis Innovation Inc.System and method for extracting correlation curves for an organic light emitting device
CA2692097A1 (en)2010-02-042011-08-04Ignis Innovation Inc.Extracting correlation curves for light emitting device
US8946828B2 (en)*2010-02-092015-02-03Taiwan Semiconductor Manufacturing Company, Ltd.Semiconductor device having elevated structure and method of manufacturing the same
CA2696778A1 (en)2010-03-172011-09-17Ignis Innovation Inc.Lifetime, uniformity, parameter extraction methods
JP4741027B2 (en)*2010-05-072011-08-03パナソニック株式会社 Semiconductor memory device
US8426310B2 (en)*2010-05-252013-04-23Freescale Semiconductor, Inc.Method of forming a shared contact in a semiconductor device
WO2012012538A2 (en)*2010-07-202012-01-26University Of Virginia Patent FoundationMemory cell
US9159627B2 (en)2010-11-122015-10-13Tela Innovations, Inc.Methods for linewidth modification and apparatus implementing the same
US8907991B2 (en)2010-12-022014-12-09Ignis Innovation Inc.System and methods for thermal compensation in AMOLED displays
US20140368491A1 (en)2013-03-082014-12-18Ignis Innovation Inc.Pixel circuits for amoled displays
US9351368B2 (en)2013-03-082016-05-24Ignis Innovation Inc.Pixel circuits for AMOLED displays
US9886899B2 (en)2011-05-172018-02-06Ignis Innovation Inc.Pixel Circuits for AMOLED displays
US9530349B2 (en)2011-05-202016-12-27Ignis Innovations Inc.Charged-based compensation and parameter extraction in AMOLED displays
JP5711612B2 (en)*2011-05-242015-05-07ルネサスエレクトロニクス株式会社 Semiconductor device
US9466240B2 (en)2011-05-262016-10-11Ignis Innovation Inc.Adaptive feedback system for compensating for aging pixel areas with enhanced estimation speed
US9773439B2 (en)2011-05-272017-09-26Ignis Innovation Inc.Systems and methods for aging compensation in AMOLED displays
US9881587B2 (en)2011-05-282018-01-30Ignis Innovation Inc.Systems and methods for operating pixels in a display to mitigate image flicker
JP5705053B2 (en)*2011-07-262015-04-22ルネサスエレクトロニクス株式会社 Semiconductor device
US8735972B2 (en)*2011-09-082014-05-27International Business Machines CorporationSRAM cell having recessed storage node connections and method of fabricating same
US10089924B2 (en)2011-11-292018-10-02Ignis Innovation Inc.Structural and low-frequency non-uniformity compensation
US9324268B2 (en)2013-03-152016-04-26Ignis Innovation Inc.Amoled displays with multiple readout circuits
US8582352B2 (en)2011-12-062013-11-12Taiwan Semiconductor Manufacturing Company, Ltd.Methods and apparatus for FinFET SRAM cells
US8581348B2 (en)*2011-12-132013-11-12GlobalFoundries, Inc.Semiconductor device with transistor local interconnects
US20130193516A1 (en)*2012-01-262013-08-01Globalfoundries Inc.Sram integrated circuits and methods for their fabrication
US8937632B2 (en)2012-02-032015-01-20Ignis Innovation Inc.Driving system for active-matrix displays
US8947902B2 (en)2012-03-062015-02-03Taiwan Semiconductor Manufacturing Co., Ltd.Semiconductor memory and method of making the same
US9349436B2 (en)2012-03-062016-05-24Taiwan Semiconductor Manufacturing Co., Ltd.Semiconductor memory and method of making the same
US9747834B2 (en)2012-05-112017-08-29Ignis Innovation Inc.Pixel circuits including feedback capacitors and reset capacitors, and display systems therefore
US8829610B2 (en)*2012-05-152014-09-09United Microelectronics Corp.Method for forming semiconductor layout patterns, semiconductor layout patterns, and semiconductor structure
US8922544B2 (en)2012-05-232014-12-30Ignis Innovation Inc.Display systems with compensation for line propagation delay
JP5938277B2 (en)2012-06-082016-06-22ルネサスエレクトロニクス株式会社 Semiconductor device
US9689785B2 (en)*2012-06-182017-06-27Postech Academy-Industry FoundationMetal oxide semiconductor gas sensor having nanostructure and method for manufacturing same
US8823178B2 (en)*2012-09-142014-09-02Globalfoundries Inc.Bit cell with double patterned metal layer structures
US9336717B2 (en)2012-12-112016-05-10Ignis Innovation Inc.Pixel circuits for AMOLED displays
US9786223B2 (en)2012-12-112017-10-10Ignis Innovation Inc.Pixel circuits for AMOLED displays
US9830857B2 (en)2013-01-142017-11-28Ignis Innovation Inc.Cleaning common unwanted signals from pixel measurements in emissive displays
CN108665836B (en)2013-01-142021-09-03伊格尼斯创新公司Method and system for compensating for deviations of a measured device current from a reference current
US9721505B2 (en)2013-03-082017-08-01Ignis Innovation Inc.Pixel circuits for AMOLED displays
CA2894717A1 (en)2015-06-192016-12-19Ignis Innovation Inc.Optoelectronic device characterization in array with shared sense line
EP3043338A1 (en)2013-03-142016-07-13Ignis Innovation Inc.Re-interpolation with edge detection for extracting an aging pattern for amoled displays
WO2014174427A1 (en)2013-04-222014-10-30Ignis Innovation Inc.Inspection system for oled display panels
KR102053289B1 (en)2013-05-272019-12-06에스케이하이닉스 주식회사Semiconductor device
CN105474296B (en)2013-08-122017-08-18伊格尼斯创新公司 A method and device for driving a display using image data
US9761170B2 (en)2013-12-062017-09-12Ignis Innovation Inc.Correction for localized phenomena in an image array
US9741282B2 (en)2013-12-062017-08-22Ignis Innovation Inc.OLED display system and method
US9502653B2 (en)2013-12-252016-11-22Ignis Innovation Inc.Electrode contacts
US9183933B2 (en)2014-01-102015-11-10Taiwan Semiconductor Manufacturing Company, Ltd.Memory cell
KR102114237B1 (en)2014-01-202020-05-25삼성전자 주식회사Semiconductor device and method for fabricating the same
DE102015206281A1 (en)2014-04-082015-10-08Ignis Innovation Inc. Display system with shared level resources for portable devices
US9978755B2 (en)*2014-05-152018-05-22Taiwan Semiconductor Manufacturing Company LimitedMethods and devices for intra-connection structures
US9946828B2 (en)2014-10-302018-04-17Samsung Electronics Co., Ltd.Integrated circuit and method of designing layout thereof
CA2873476A1 (en)2014-12-082016-06-08Ignis Innovation Inc.Smart-pixel display architecture
US9806070B2 (en)*2015-01-162017-10-31Taiwan Semiconductor Manufacturing Company, Ltd.Semiconductor device layout, memory device layout, and method of manufacturing semiconductor device
CA2879462A1 (en)2015-01-232016-07-23Ignis Innovation Inc.Compensation for color variation in emissive devices
JP6396834B2 (en)*2015-03-232018-09-26ルネサスエレクトロニクス株式会社 Semiconductor device
CA2886862A1 (en)2015-04-012016-10-01Ignis Innovation Inc.Adjusting display brightness for avoiding overheating and/or accelerated aging
US9391080B1 (en)2015-04-282016-07-12Globalfoundries Inc.Memory bit cell for reduced layout area
CA2889870A1 (en)2015-05-042016-11-04Ignis Innovation Inc.Optical feedback system
CA2892714A1 (en)2015-05-272016-11-27Ignis Innovation IncMemory bandwidth reduction in compensation system
US10373554B2 (en)2015-07-242019-08-06Ignis Innovation Inc.Pixels and reference circuits and timing techniques
CA2898282A1 (en)2015-07-242017-01-24Ignis Innovation Inc.Hybrid calibration of current sources for current biased voltage progra mmed (cbvp) displays
US10657895B2 (en)2015-07-242020-05-19Ignis Innovation Inc.Pixels and reference circuits and timing techniques
CA2900170A1 (en)2015-08-072017-02-07Gholamreza ChajiCalibration of pixel based on improved reference values
CA2908285A1 (en)2015-10-142017-04-14Ignis Innovation Inc.Driver with multiple color pixel structure
JP2017108031A (en)2015-12-112017-06-15ルネサスエレクトロニクス株式会社Semiconductor device
CN106952900B (en)*2016-01-072021-07-27联华电子股份有限公司 Semiconductor layout structure
US10096604B2 (en)*2016-09-082018-10-09Globalfoundries Inc.Selective SAC capping on fin field effect transistor structures and related methods
CN110178213B (en)2017-01-132023-09-05株式会社半导体能源研究所Memory device, semiconductor device, electronic component, and electronic device
TWI711159B (en)2017-03-282020-11-21聯華電子股份有限公司Semiconductor memory device
TWI698873B (en)*2017-03-282020-07-11聯華電子股份有限公司Semiconductor memory device
TWI689080B (en)*2017-05-082020-03-21聯華電子股份有限公司Memory device
CN112489701B (en)*2017-09-222023-12-05联华电子股份有限公司Memory element composed of static random access memory
WO2019077747A1 (en)*2017-10-202019-04-25株式会社ソシオネクストSemiconductor storage circuit
US10644009B2 (en)2017-12-212020-05-05Renesas Electronics CorporationSemiconductor memory device
JP2019114764A (en)2017-12-212019-07-11ルネサスエレクトロニクス株式会社Semiconductor storage device
CN110010169B (en)*2018-01-042022-03-29联华电子股份有限公司Dual port SRAM cell
US10818677B2 (en)2018-07-162020-10-27Taiwan Semiconductor Manufacturing Co., Ltd.Layout of static random access memory periphery circuit
US10985272B2 (en)*2018-11-052021-04-20Samsung Electronics Co., Ltd.Integrated circuit devices including vertical field-effect transistors
JP6901515B2 (en)*2019-04-042021-07-14ウィンボンド エレクトロニクス コーポレーション Semiconductor device
WO2021166645A1 (en)2020-02-192021-08-26株式会社ソシオネクストSemiconductor storage device
CN112864162B (en)*2021-03-022022-07-19长江存储科技有限责任公司Page buffer, field effect transistor and three-dimensional memory
US20220302129A1 (en)*2021-03-102022-09-22Invention And Collaboration Laboratory Pte. Ltd.SRAM Cell Structures
CN117322152A (en)*2021-05-122023-12-29株式会社索思未来Semiconductor integrated circuit device with a plurality of semiconductor chips

Family Cites Families (58)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
JPH061776B2 (en)*1985-11-291994-01-05三菱電機株式会社 Semiconductor integrated circuit device and manufacturing method thereof
US5132771A (en)*1985-12-271992-07-21Hitachi, Ltd.Semiconductor memory device having flip-flop circuits
JP2892683B2 (en)*1989-05-291999-05-17株式会社日立製作所 Semiconductor memory device and method of manufacturing the same
KR0182779B1 (en)*1989-03-201999-03-20미다 가쓰시게 Semiconductor integrated circuit device and manufacturing method
JP2927463B2 (en)1989-09-281999-07-28株式会社日立製作所 Semiconductor storage device
JP2718810B2 (en)1990-07-101998-02-25鹿島建設株式会社 Mobile shoring for floor formwork
US5166902A (en)*1991-03-181992-11-24United Technologies CorporationSRAM memory cell
US5396100A (en)1991-04-051995-03-07Hitachi, Ltd.Semiconductor integrated circuit device having a compact arrangement of SRAM cells
JPH0590538A (en)*1991-09-251993-04-09Fujitsu LtdSemiconductor device and manufacture thereof
JP3149248B2 (en)*1992-02-252001-03-26株式会社日立製作所 Semiconductor integrated circuit
JPH05307616A (en)*1992-04-301993-11-19Hitachi Ltd Semiconductor device
KR960005602B1 (en)1992-07-011996-04-26신꼬 고오센 고오교오 가부시끼가이샤Dual-phase stainless steel wire rope having high fatigue resistance and corrosion resistance
JP3059607B2 (en)*1992-09-042000-07-04三菱電機株式会社 Semiconductor memory device and method of manufacturing the same
JPH06188388A (en)1992-12-171994-07-08Hitachi LtdSemiconductor memory device
JP2658835B2 (en)1993-10-201997-09-30日本電気株式会社 Static semiconductor memory device
JPH06291281A (en)1993-03-311994-10-18Sony CorpSram memory cell structure and its formation
JPH0745704A (en)*1993-07-271995-02-14Matsushita Electric Ind Co Ltd Contact formation method
JPH0786436A (en)1993-09-101995-03-31Fujitsu Ltd Static RAM
JP3771283B2 (en)1993-09-292006-04-26株式会社ルネサステクノロジ Semiconductor integrated circuit device
JPH07130877A (en)*1993-11-051995-05-19Sony Corp Complete CMOS static memory cell
JP2682411B2 (en)1993-12-131997-11-26日本電気株式会社 Semiconductor memory device
KR950023283U (en)1994-01-171995-08-21한윤수 Drinking water bottle with cup inside
JP3510335B2 (en)*1994-07-182004-03-29株式会社ルネサステクノロジ Semiconductor memory device, internal power supply voltage generation circuit, internal high voltage generation circuit, intermediate voltage generation circuit, constant current source, and reference voltage generation circuit
JPH0837241A (en)1994-07-211996-02-06Sony Corp Static storage cell
JPH08181225A (en)1994-10-281996-07-12Nkk Corp Semiconductor memory device
JPH08148499A (en)*1994-11-171996-06-07Sony CorpMultilayer interconnection forming method
JP3570052B2 (en)1995-01-192004-09-29セイコーエプソン株式会社 Semiconductor memory device and method of manufacturing the same
JPH08250605A (en)*1995-03-071996-09-27Hitachi Ltd Semiconductor integrated circuit device
JPH098297A (en)*1995-06-261997-01-10Mitsubishi Electric Corp Semiconductor device, method of manufacturing the same, and field effect transistor
JP3419597B2 (en)*1995-07-112003-06-23株式会社日立製作所 Method for manufacturing semiconductor integrated circuit device
JPH09162304A (en)*1995-12-121997-06-20Mitsubishi Electric Corp Semiconductor memory device
JPH09270469A (en)*1996-03-291997-10-14Sanyo Electric Co LtdSemiconductor memory device
JP3824343B2 (en)*1996-03-292006-09-20富士通株式会社 Semiconductor device
JP2933010B2 (en)1996-05-311999-08-09日本電気株式会社 Semiconductor device
KR100230426B1 (en)1996-06-291999-11-15윤종용 Integrated Static Random Access Memory Device
JP2872124B2 (en)*1996-07-151999-03-17日本電気株式会社 CMOS type static memory
TW340975B (en)1996-08-301998-09-21Toshiba Co LtdSemiconductor memory
US5883826A (en)1996-09-301999-03-16Wendell; Dennis LeeMemory block select using multiple word lines to address a single memory cell row
JPH10172287A (en)1996-12-051998-06-26Mitsubishi Electric Corp Static semiconductor memory device
US5831896A (en)1996-12-171998-11-03International Business Machines CorporationMemory cell
JP3523762B2 (en)*1996-12-192004-04-26株式会社東芝 Semiconductor storage device
US6407420B1 (en)*1996-12-202002-06-18Hitachi, Ltd.Integrated circuit device having line width determined by side wall spacer provided in openings formed in insulating film for connection conductors
JP3036588B2 (en)1997-02-032000-04-24日本電気株式会社 Semiconductor storage device
KR19990004944A (en)1997-06-301999-01-25김영환 Sram Cell Manufacturing Method
JPH1145949A (en)*1997-07-281999-02-16Mitsubishi Electric CorpStatic semiconductor memory device and its manufacture
JP4014708B2 (en)1997-08-212007-11-28株式会社ルネサステクノロジ Method for designing semiconductor integrated circuit device
KR100305922B1 (en)1997-12-232001-12-17윤종용Cmos sram device
US6285088B1 (en)1998-05-132001-09-04Texas Instruments IncorporatedCompact memory circuit
JP3186696B2 (en)1998-05-282001-07-11日本電気株式会社 Optical symbol reader
JP3544126B2 (en)*1998-10-152004-07-21株式会社東芝 Semiconductor device manufacturing method and semiconductor device
JP2000174141A (en)*1998-12-012000-06-23Sony Corp Semiconductor storage device
JP2000232168A (en)*1999-02-102000-08-22Sony Corp Semiconductor storage device
KR100395538B1 (en)1999-02-122003-08-25미래산업 주식회사Conveyor width adjusting apparatus of sruface mounting device and method thereof
JP4674386B2 (en)*1999-02-172011-04-20ソニー株式会社 Semiconductor memory device
KR20000018762U (en)1999-03-262000-10-25박종근Porpourri Container Between Two Sides Adhesives
JP4565700B2 (en)*1999-05-122010-10-20ルネサスエレクトロニクス株式会社 Semiconductor device
JP3830416B2 (en)*2001-06-282006-10-04株式会社ノリタケカンパニーリミテド Electrode for electron source, method for producing the same, and electron tube
KR100665842B1 (en)*2004-12-242007-01-09삼성전자주식회사 Column Path Circuit Arrangement in Semiconductor Memory Device

Cited By (1)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
TWI896237B (en)2024-01-022025-09-01台灣積體電路製造股份有限公司Memory devices and semiconductor structure

Also Published As

Publication numberPublication date
US7781846B2 (en)2010-08-24
JP2014225698A (en)2014-12-04
KR20070077162A (en)2007-07-25
JP5840092B2 (en)2016-01-06
JP2010118696A (en)2010-05-27
KR100977760B1 (en)2010-08-25
KR100948569B1 (en)2010-03-19
JP5684847B2 (en)2015-03-18
JP2013128148A (en)2013-06-27
KR20080021750A (en)2008-03-07
JP5324494B2 (en)2013-10-23
JP2017112392A (en)2017-06-22
JP2017191952A (en)2017-10-19
US20130049131A1 (en)2013-02-28
KR20100056428A (en)2010-05-27
KR20080093008A (en)2008-10-17
US6677649B2 (en)2004-01-13
US20160329091A1 (en)2016-11-10
JP6537583B2 (en)2019-07-03
JP2017005281A (en)2017-01-05
JP6197134B2 (en)2017-09-13
US8482083B2 (en)2013-07-09
KR20090128355A (en)2009-12-15
JP6291117B2 (en)2018-03-14
JP4565700B2 (en)2010-10-20
US20020117722A1 (en)2002-08-29
JP2012231185A (en)2012-11-22
US9646678B2 (en)2017-05-09
KR100928694B1 (en)2009-11-27
JP2018032883A (en)2018-03-01
US20160049188A1 (en)2016-02-18
US7612417B2 (en)2009-11-03
US20040012040A1 (en)2004-01-22
US20170179136A1 (en)2017-06-22
US9985038B2 (en)2018-05-29
JP2001028401A (en)2001-01-30
US20090116282A1 (en)2009-05-07
KR20110009728A (en)2011-01-28
US20060050588A1 (en)2006-03-09
US9449678B2 (en)2016-09-20
KR101079215B1 (en)2011-11-03
KR20010020833A (en)2001-03-15
KR20070106960A (en)2007-11-06
JP6055056B2 (en)2016-12-27
US20050146961A1 (en)2005-07-07
KR101134084B1 (en)2012-04-13
KR100796215B1 (en)2008-01-21
US9286968B2 (en)2016-03-15
US20100301422A1 (en)2010-12-02
TW469632B (en)2001-12-21
JP2015222840A (en)2015-12-10

Similar Documents

PublicationPublication DateTitle
US9985038B2 (en)Semiconductor integrated circuit device
USRE45698E1 (en)Semiconductor memory device
JP3575988B2 (en) Semiconductor storage device
US6437455B2 (en)Semiconductor device having gate-gate, drain-drain, and drain-gate connecting layers and method of fabricating the same
US6812534B2 (en)Static semiconductor memory device
US6404023B1 (en)Semiconductor device having gate-gate, drain-drain, and drain-gate connecting layers and method of fabricating the same
US6445041B1 (en)Semiconductor memory cell array with reduced parasitic capacitance between word lines and bit lines
KR100377082B1 (en)Semiconductor device
US20010009789A1 (en)Semiconductor device and manufacturing method thereof
US20020008266A1 (en)Semiconductor memory device

Legal Events

DateCodeTitleDescription
STPPInformation on status: patent application and granting procedure in general

Free format text:DOCKETED NEW CASE - READY FOR EXAMINATION

STPPInformation on status: patent application and granting procedure in general

Free format text:NON FINAL ACTION MAILED

STPPInformation on status: patent application and granting procedure in general

Free format text:NON FINAL ACTION MAILED

STPPInformation on status: patent application and granting procedure in general

Free format text:RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER

STPPInformation on status: patent application and granting procedure in general

Free format text:FINAL REJECTION MAILED

STCBInformation on status: application discontinuation

Free format text:ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION


[8]ページ先頭

©2009-2025 Movatter.jp