Movatterモバイル変換


[0]ホーム

URL:


US20110163446A1 - Method to generate airgaps with a template first scheme and a self aligned blockout mask and structure - Google Patents

Method to generate airgaps with a template first scheme and a self aligned blockout mask and structure
Download PDF

Info

Publication number
US20110163446A1
US20110163446A1US12/983,885US98388511AUS2011163446A1US 20110163446 A1US20110163446 A1US 20110163446A1US 98388511 AUS98388511 AUS 98388511AUS 2011163446 A1US2011163446 A1US 2011163446A1
Authority
US
United States
Prior art keywords
perforations
copper interconnects
layer
dielectric
cap layer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US12/983,885
Inventor
Satyanarayana Venkata Nitta
Sampath Purushothaman
Matthew E. Colburn
Daniel C. Edelstein
Shom Ponoth
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
GlobalFoundries Inc
Original Assignee
International Business Machines Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by International Business Machines CorpfiledCriticalInternational Business Machines Corp
Priority to US12/983,885priorityCriticalpatent/US20110163446A1/en
Publication of US20110163446A1publicationCriticalpatent/US20110163446A1/en
Assigned to GLOBALFOUNDRIES U.S. 2 LLCreassignmentGLOBALFOUNDRIES U.S. 2 LLCASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS).Assignors: INTERNATIONAL BUSINESS MACHINES CORPORATION
Assigned to GLOBALFOUNDRIES INC.reassignmentGLOBALFOUNDRIES INC.ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS).Assignors: GLOBALFOUNDRIES U.S. 2 LLC, GLOBALFOUNDRIES U.S. INC.
Abandonedlegal-statusCriticalCurrent

Links

Images

Classifications

Definitions

Landscapes

Abstract

A structure and method to produce an airgap on a substrate having a dielectric layer and copper interconnects with sublithographic perforations therein which are ordered throughout the wafer structure in a macro level and a micro level with no change in order orientation and the top layer of the copper interconnects are not exposed.

Description

Claims (20)

20. A wafer containing an interconnect structure with airgaps comprising:
a) a substrate having at least one dielectric cap layer on the substrate, and multiple copper interconnects each with a top layer and with spaces between the copper interconnects;
b) a conformal layer which is about 5 nm to about 25 nm thick;
c) a second dielectric layer; and
d) multiple sublithographic perforations in the cap layer on top of the interconnect and which overlay the spaces between the copper interconnects and not overlying the copper interconnects and wherein the perforations are at least as deep as a height of the copper interconnects,
wherein the perforations are ordered throughout the wafer in a macro level and a micro level with no change in order orientation and the top layer of the copper interconnects are not exposed.
US12/983,8852006-09-112011-01-04Method to generate airgaps with a template first scheme and a self aligned blockout mask and structureAbandonedUS20110163446A1 (en)

Priority Applications (1)

Application NumberPriority DateFiling DateTitle
US12/983,885US20110163446A1 (en)2006-09-112011-01-04Method to generate airgaps with a template first scheme and a self aligned blockout mask and structure

Applications Claiming Priority (2)

Application NumberPriority DateFiling DateTitle
US11/518,773US7863150B2 (en)2006-09-112006-09-11Method to generate airgaps with a template first scheme and a self aligned blockout mask
US12/983,885US20110163446A1 (en)2006-09-112011-01-04Method to generate airgaps with a template first scheme and a self aligned blockout mask and structure

Related Parent Applications (1)

Application NumberTitlePriority DateFiling Date
US11/518,773DivisionUS7863150B2 (en)2006-09-112006-09-11Method to generate airgaps with a template first scheme and a self aligned blockout mask

Publications (1)

Publication NumberPublication Date
US20110163446A1true US20110163446A1 (en)2011-07-07

Family

ID=39462831

Family Applications (2)

Application NumberTitlePriority DateFiling Date
US11/518,773Expired - Fee RelatedUS7863150B2 (en)2006-09-112006-09-11Method to generate airgaps with a template first scheme and a self aligned blockout mask
US12/983,885AbandonedUS20110163446A1 (en)2006-09-112011-01-04Method to generate airgaps with a template first scheme and a self aligned blockout mask and structure

Family Applications Before (1)

Application NumberTitlePriority DateFiling Date
US11/518,773Expired - Fee RelatedUS7863150B2 (en)2006-09-112006-09-11Method to generate airgaps with a template first scheme and a self aligned blockout mask

Country Status (1)

CountryLink
US (2)US7863150B2 (en)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US20110111590A1 (en)*2004-01-302011-05-12International Business Machines CorporationDevice and methodology for reducing effective dielectric constant in semiconductor devices
US9536887B2 (en)2012-09-142017-01-03Macronix International Co., Ltd.Airgap structure and method of manufacturing thereof
US10224236B2 (en)2016-06-202019-03-05Globalfoundries Inc.Forming air gap
WO2020210064A1 (en)*2019-04-122020-10-15Advanced Micro Devices, Inc.Semiconductor chip with stacked conductor lines and air gaps

Families Citing this family (17)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US9169052B2 (en)*2006-09-262015-10-27Intercontinental Great Brands LlcRupturable blister package
US9216850B2 (en)2006-09-262015-12-22Intercontinental Great Brands LlcRupturable substrate
US20100206842A1 (en)*2009-02-182010-08-19Qualcomm IncorporatedNovel Method Of Air Gap Pattern For Advanced Back End Of Line (BOEL) Interconnect
EP2470956B1 (en)*2009-08-262018-02-14Molecular Imprints, Inc.Functional nanoparticles
US7939446B1 (en)2009-11-112011-05-10International Business Machines CorporationProcess for reversing tone of patterns on integerated circuit and structural process for nanoscale fabrication
WO2011094672A2 (en)*2010-01-292011-08-04Molecular Imprints, Inc.Nanoimprint lithography processes for forming nanoparticles
CN103282303A (en)2010-11-052013-09-04分子制模股份有限公司Nanoimprint lithography formation of functional nanoparticles using dual release layers
US9054160B2 (en)2011-04-152015-06-09International Business Machines CorporationInterconnect structure and method for fabricating on-chip interconnect structures by image reversal
US8890318B2 (en)2011-04-152014-11-18International Business Machines CorporationMiddle of line structures
US8900988B2 (en)2011-04-152014-12-02International Business Machines CorporationMethod for forming self-aligned airgap interconnect structures
US8822137B2 (en)2011-08-032014-09-02International Business Machines CorporationSelf-aligned fine pitch permanent on-chip interconnect structures and method of fabrication
US20130062732A1 (en)2011-09-082013-03-14International Business Machines CorporationInterconnect structures with functional components and methods for fabrication
CN103165522B (en)*2011-12-152015-01-21中芯国际集成电路制造(上海)有限公司Semiconductor structure and forming method of semiconductor structure
US9087753B2 (en)2012-05-102015-07-21International Business Machines CorporationPrinted transistor and fabrication method
US9390967B2 (en)2014-12-112016-07-12International Business Machines CorporationMethod for residue-free block pattern transfer onto metal interconnects for air gap formation
US9941156B2 (en)*2015-04-012018-04-10Qualcomm IncorporatedSystems and methods to reduce parasitic capacitance
US9449871B1 (en)2015-11-182016-09-20International Business Machines CorporationHybrid airgap structure with oxide liner

Citations (17)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US5324591A (en)*1987-03-061994-06-28Geo-Centers, Inc.Deep ultraviolet photolithographically defined ultra-thin films for selective cell adhesion and outgrowth and method of manufacturing the same and devices containing the same
US6346484B1 (en)*2000-08-312002-02-12International Business Machines CorporationMethod for selective extraction of sacrificial place-holding material used in fabrication of air gap-containing interconnect structures
US20040097065A1 (en)*2002-11-152004-05-20Water LurAir gap for tungsten/aluminum plug applications
US20040097013A1 (en)*2002-11-152004-05-20Water LurAir gap structure and formation method for reducing undesired capacitive coupling between interconnects in an integrated circuit device
US6764808B2 (en)*2002-02-272004-07-20Advanced Micro Devices, Inc.Self-aligned pattern formation using wavelenghts
US6875686B2 (en)*1999-12-292005-04-05Commissariat A L'energie AtomiqueMethod for fabricating a structure of interconnections comprising an electric insulation including air or vacuum gaps
US20050167838A1 (en)*2004-01-302005-08-04International Business Machines CorporationDevice and methodology for reducing effective dielectric constant in semiconductor devices
US7030008B2 (en)*2003-09-122006-04-18International Business Machines CorporationTechniques for patterning features in semiconductor devices
US20060160353A1 (en)*2003-09-302006-07-20Interuniversitair Microelektronica Centrum (Imec Vzw)Methods for selective integration of airgaps and devices made by such methods
US7166531B1 (en)*2005-01-312007-01-23Novellus Systems, Inc.VLSI fabrication processes for introducing pores into dielectric materials
US20070054485A1 (en)*2005-07-122007-03-08Stmicroelectronics (Crolles 2) SasIntegration control and reliability enhancement of interconnect air cavities
US20080108219A1 (en)*2006-11-032008-05-08Frank HuebingerSemiconductor interconnect and method of making same
US20080166870A1 (en)*2004-06-042008-07-10International Business Machines CorporationFabrication of Interconnect Structures
US20080179750A1 (en)*2007-01-112008-07-31Stmicroelectronics SaInterconnections of an integrated electronic circuit
US20080284039A1 (en)*2007-05-182008-11-20International Business Machines CorporationInterconnect structures with ternary patterned features generated from two lithographic processes
US20080308898A1 (en)*2004-01-222008-12-18Zvonimir GabricPlasma Excited Chemical Vapor Deposition Method Silicon/Oxygen/Nitrogen-Containing-Material and Layered Assembly
US20090200636A1 (en)*2008-02-122009-08-13International Business Machines CorporationSub-lithographic dimensioned air gap formation and related structure

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US5869880A (en)*1995-12-291999-02-09International Business Machines CorporationStructure and fabrication method for stackable, air-gap-containing low epsilon dielectric layers
US6387818B1 (en)*2000-07-212002-05-14Advanced Micro Devices, Inc.Method of porous dielectric formation with anodic template
US20040084774A1 (en)*2002-11-022004-05-06Bo LiGas layer formation materials
US6930034B2 (en)*2002-12-272005-08-16International Business Machines CorporationRobust ultra-low k interconnect structures using bridge-then-metallization fabrication sequence
FR2851373B1 (en)*2003-02-182006-01-13St Microelectronics Sa METHOD FOR MANUFACTURING AN INTEGRATED ELECTRONIC CIRCUIT INCORPORATING CAVITIES

Patent Citations (24)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US5510628A (en)*1987-03-061996-04-23Geo-Centers, Inc.Deep ultraviolet photolithographically defined ultra-thin films for selective cell adhesion and outgrowth and method of manufacturing the same and devices containing the same
US5324591A (en)*1987-03-061994-06-28Geo-Centers, Inc.Deep ultraviolet photolithographically defined ultra-thin films for selective cell adhesion and outgrowth and method of manufacturing the same and devices containing the same
US6875686B2 (en)*1999-12-292005-04-05Commissariat A L'energie AtomiqueMethod for fabricating a structure of interconnections comprising an electric insulation including air or vacuum gaps
US6346484B1 (en)*2000-08-312002-02-12International Business Machines CorporationMethod for selective extraction of sacrificial place-holding material used in fabrication of air gap-containing interconnect structures
US6764808B2 (en)*2002-02-272004-07-20Advanced Micro Devices, Inc.Self-aligned pattern formation using wavelenghts
US7138329B2 (en)*2002-11-152006-11-21United Microelectronics CorporationAir gap for tungsten/aluminum plug applications
US7253095B2 (en)*2002-11-152007-08-07United Microelectronics CorporationAir gap formation method for reducing undesired capacitive coupling between interconnects in an integrated circuit device
US6917109B2 (en)*2002-11-152005-07-12United Micorelectronics, Corp.Air gap structure and formation method for reducing undesired capacitive coupling between interconnects in an integrated circuit device
US20050263896A1 (en)*2002-11-152005-12-01Water LurAir gap formation method for reducing undesired capacitive coupling between interconnects in an integrated circuit device
US20040097065A1 (en)*2002-11-152004-05-20Water LurAir gap for tungsten/aluminum plug applications
US20040097013A1 (en)*2002-11-152004-05-20Water LurAir gap structure and formation method for reducing undesired capacitive coupling between interconnects in an integrated circuit device
US7030008B2 (en)*2003-09-122006-04-18International Business Machines CorporationTechniques for patterning features in semiconductor devices
US20060160353A1 (en)*2003-09-302006-07-20Interuniversitair Microelektronica Centrum (Imec Vzw)Methods for selective integration of airgaps and devices made by such methods
US20080308898A1 (en)*2004-01-222008-12-18Zvonimir GabricPlasma Excited Chemical Vapor Deposition Method Silicon/Oxygen/Nitrogen-Containing-Material and Layered Assembly
US7405147B2 (en)*2004-01-302008-07-29International Business Machines CorporationDevice and methodology for reducing effective dielectric constant in semiconductor devices
US20050167838A1 (en)*2004-01-302005-08-04International Business Machines CorporationDevice and methodology for reducing effective dielectric constant in semiconductor devices
US7892940B2 (en)*2004-01-302011-02-22International Business Machines CorporationDevice and methodology for reducing effective dielectric constant in semiconductor devices
US20080166870A1 (en)*2004-06-042008-07-10International Business Machines CorporationFabrication of Interconnect Structures
US7166531B1 (en)*2005-01-312007-01-23Novellus Systems, Inc.VLSI fabrication processes for introducing pores into dielectric materials
US20070054485A1 (en)*2005-07-122007-03-08Stmicroelectronics (Crolles 2) SasIntegration control and reliability enhancement of interconnect air cavities
US20080108219A1 (en)*2006-11-032008-05-08Frank HuebingerSemiconductor interconnect and method of making same
US20080179750A1 (en)*2007-01-112008-07-31Stmicroelectronics SaInterconnections of an integrated electronic circuit
US20080284039A1 (en)*2007-05-182008-11-20International Business Machines CorporationInterconnect structures with ternary patterned features generated from two lithographic processes
US20090200636A1 (en)*2008-02-122009-08-13International Business Machines CorporationSub-lithographic dimensioned air gap formation and related structure

Cited By (7)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US20110111590A1 (en)*2004-01-302011-05-12International Business Machines CorporationDevice and methodology for reducing effective dielectric constant in semiconductor devices
US8343868B2 (en)*2004-01-302013-01-01International Business Machines CorporationDevice and methodology for reducing effective dielectric constant in semiconductor devices
US9536887B2 (en)2012-09-142017-01-03Macronix International Co., Ltd.Airgap structure and method of manufacturing thereof
US10224236B2 (en)2016-06-202019-03-05Globalfoundries Inc.Forming air gap
WO2020210064A1 (en)*2019-04-122020-10-15Advanced Micro Devices, Inc.Semiconductor chip with stacked conductor lines and air gaps
US11004791B2 (en)2019-04-122021-05-11Advanced Micro Devices, Inc.Semiconductor chip with stacked conductor lines and air gaps
US11742289B2 (en)2019-04-122023-08-29Advanced Micro Devices, Inc.Semiconductor chip with stacked conductor lines and air gaps

Also Published As

Publication numberPublication date
US7863150B2 (en)2011-01-04
US20080122106A1 (en)2008-05-29

Similar Documents

PublicationPublication DateTitle
US7863150B2 (en)Method to generate airgaps with a template first scheme and a self aligned blockout mask
US8183694B2 (en)Reversing tone of patterns on integrated circuit and nanoscale fabrication
US8338304B2 (en)Methods to reduce the critical dimension of semiconductor devices and related semiconductor devices
US8343868B2 (en)Device and methodology for reducing effective dielectric constant in semiconductor devices
CN101512726B (en)Efficient pitch multiplication process
US7947907B2 (en)Electronics structures using a sacrificial multi-layer hardmask scheme
US7351648B2 (en)Methods for forming uniform lithographic features
US6995439B1 (en)Method of fabricating low dielectric constant dielectric films
US7855148B2 (en)Methods of isolating array features during pitch doubling processes and semiconductor device structures having isolated array features
US20080026541A1 (en)Air-gap interconnect structures with selective cap
TWI381424B (en)Frequency tripling using spacer mask having interposed regions
JP3757213B2 (en) Manufacturing method of semiconductor device
TWI335615B (en)Method for fabricating semiconductor device using arf photolithography capable of protecting tapered profile of hard mask
JP5100198B2 (en) Method for forming fine pattern of semiconductor element
JP3214475B2 (en) Method of forming dual damascene wiring
WO2007116515A1 (en)Semiconductor device, process for producing the same, method of dry etching, and process for fabricating wiring material
US20060240673A1 (en)Method of forming bit line in semiconductor device
JPH1074837A (en) Semiconductor device and manufacturing method thereof
KR100694975B1 (en) Metal wiring formation method of semiconductor device

Legal Events

DateCodeTitleDescription
STCBInformation on status: application discontinuation

Free format text:ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION

ASAssignment

Owner name:GLOBALFOUNDRIES U.S. 2 LLC, NEW YORK

Free format text:ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTERNATIONAL BUSINESS MACHINES CORPORATION;REEL/FRAME:036550/0001

Effective date:20150629

ASAssignment

Owner name:GLOBALFOUNDRIES INC., CAYMAN ISLANDS

Free format text:ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GLOBALFOUNDRIES U.S. 2 LLC;GLOBALFOUNDRIES U.S. INC.;REEL/FRAME:036779/0001

Effective date:20150910


[8]ページ先頭

©2009-2025 Movatter.jp