Movatterモバイル変換


[0]ホーム

URL:


US20100162193A1 - Method and process for design of integrated circuits using regular geometry patterns to obtain geometrically consistent component features - Google Patents

Method and process for design of integrated circuits using regular geometry patterns to obtain geometrically consistent component features
Download PDF

Info

Publication number
US20100162193A1
US20100162193A1US12/697,161US69716110AUS2010162193A1US 20100162193 A1US20100162193 A1US 20100162193A1US 69716110 AUS69716110 AUS 69716110AUS 2010162193 A1US2010162193 A1US 2010162193A1
Authority
US
United States
Prior art keywords
logic
patterns
fabric
bricks
integrated circuit
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US12/697,161
Inventor
Lawrence T. Pileggi
Andrzej J. Strojwas
Lucio L. Lanza
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Individual
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by IndividualfiledCriticalIndividual
Priority to US12/697,161priorityCriticalpatent/US20100162193A1/en
Publication of US20100162193A1publicationCriticalpatent/US20100162193A1/en
Abandonedlegal-statusCriticalCurrent

Links

Images

Classifications

Definitions

Landscapes

Abstract

The invention provides a method and process for designing an integrated circuit based on using the results from both 1) a specific set of silicon test structure characterizations and 2) the decomposition of logic into combinations of simple logic primitives, from which a set of logic bricks are derived that can be assembled for a manufacturable-by-construction design. This implementation of logic is compatible with the lithography settings that are used for implementation of the memory blocks and other components on the integrated circuit, particularly by implementing geometrically consistent component features. The invention provides the ability to recompile a design comprised of logic and memory blocks onto a new geometry fabric to implement a set of technology-specific design changes, without requiring a complete redesign of the entire integrated circuit.

Description

Claims (21)

US12/697,1612004-11-042010-01-29Method and process for design of integrated circuits using regular geometry patterns to obtain geometrically consistent component featuresAbandonedUS20100162193A1 (en)

Priority Applications (1)

Application NumberPriority DateFiling DateTitle
US12/697,161US20100162193A1 (en)2004-11-042010-01-29Method and process for design of integrated circuits using regular geometry patterns to obtain geometrically consistent component features

Applications Claiming Priority (4)

Application NumberPriority DateFiling DateTitle
US62534204P2004-11-042004-11-04
US11/267,569US7278118B2 (en)2004-11-042005-11-04Method and process for design of integrated circuits using regular geometry patterns to obtain geometrically consistent component features
US11/906,736US7906254B2 (en)2004-11-042007-10-02Method and process for design of integrated circuits using regular geometry patterns to obtain geometrically consistent component features
US12/697,161US20100162193A1 (en)2004-11-042010-01-29Method and process for design of integrated circuits using regular geometry patterns to obtain geometrically consistent component features

Related Parent Applications (1)

Application NumberTitlePriority DateFiling Date
US11/906,736ContinuationUS7906254B2 (en)2004-11-042007-10-02Method and process for design of integrated circuits using regular geometry patterns to obtain geometrically consistent component features

Publications (1)

Publication NumberPublication Date
US20100162193A1true US20100162193A1 (en)2010-06-24

Family

ID=36337024

Family Applications (3)

Application NumberTitlePriority DateFiling Date
US11/267,569ActiveUS7278118B2 (en)2004-11-042005-11-04Method and process for design of integrated circuits using regular geometry patterns to obtain geometrically consistent component features
US11/906,736Expired - Fee RelatedUS7906254B2 (en)2004-11-042007-10-02Method and process for design of integrated circuits using regular geometry patterns to obtain geometrically consistent component features
US12/697,161AbandonedUS20100162193A1 (en)2004-11-042010-01-29Method and process for design of integrated circuits using regular geometry patterns to obtain geometrically consistent component features

Family Applications Before (2)

Application NumberTitlePriority DateFiling Date
US11/267,569ActiveUS7278118B2 (en)2004-11-042005-11-04Method and process for design of integrated circuits using regular geometry patterns to obtain geometrically consistent component features
US11/906,736Expired - Fee RelatedUS7906254B2 (en)2004-11-042007-10-02Method and process for design of integrated circuits using regular geometry patterns to obtain geometrically consistent component features

Country Status (2)

CountryLink
US (3)US7278118B2 (en)
WO (1)WO2006052738A2 (en)

Families Citing this family (46)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US7350164B2 (en)*2004-06-042008-03-25Carnegie Mellon UniversityOptimization and design method for configurable analog circuits and devices
US7278118B2 (en)*2004-11-042007-10-02Pdf Solutions, Inc.Method and process for design of integrated circuits using regular geometry patterns to obtain geometrically consistent component features
US7343581B2 (en)*2005-06-272008-03-11Tela Innovations, Inc.Methods for creating primitive constructed standard cells
US7716612B1 (en)*2005-12-292010-05-11Tela Innovations, Inc.Method and system for integrated circuit optimization by using an optimized standard-cell library
US7590968B1 (en)2006-03-012009-09-15Tela Innovations, Inc.Methods for risk-informed chip layout generation
US8448102B2 (en)2006-03-092013-05-21Tela Innovations, Inc.Optimizing layout of irregular structures in regular layout context
US7932545B2 (en)2006-03-092011-04-26Tela Innovations, Inc.Semiconductor device and associated layouts including gate electrode level region having arrangement of six linear conductive segments with side-to-side spacing less than 360 nanometers
US8225261B2 (en)2006-03-092012-07-17Tela Innovations, Inc.Methods for defining contact grid in dynamic array architecture
US7943967B2 (en)2006-03-092011-05-17Tela Innovations, Inc.Semiconductor device and associated layouts including diffusion contact placement restriction based on relation to linear conductive segments
US8247846B2 (en)2006-03-092012-08-21Tela Innovations, Inc.Oversized contacts and vias in semiconductor chip defined by linearly constrained topology
US9009641B2 (en)2006-03-092015-04-14Tela Innovations, Inc.Circuits with linear finfet structures
US8658542B2 (en)2006-03-092014-02-25Tela Innovations, Inc.Coarse grid design methods and structures
US8245180B2 (en)2006-03-092012-08-14Tela Innovations, Inc.Methods for defining and using co-optimized nanopatterns for integrated circuit design and apparatus implementing same
US7763534B2 (en)2007-10-262010-07-27Tela Innovations, Inc.Methods, structures and designs for self-aligning local interconnects used in integrated circuits
US8225239B2 (en)2006-03-092012-07-17Tela Innovations, Inc.Methods for defining and utilizing sub-resolution features in linear topology
US8541879B2 (en)2007-12-132013-09-24Tela Innovations, Inc.Super-self-aligned contacts and method for making the same
US9563733B2 (en)2009-05-062017-02-07Tela Innovations, Inc.Cell circuit and layout with linear finfet structures
US8839175B2 (en)2006-03-092014-09-16Tela Innovations, Inc.Scalable meta-data objects
US8653857B2 (en)2006-03-092014-02-18Tela Innovations, Inc.Circuitry and layouts for XOR and XNOR logic
US7956421B2 (en)2008-03-132011-06-07Tela Innovations, Inc.Cross-coupled transistor layouts in restricted gate level layout architecture
US9035359B2 (en)2006-03-092015-05-19Tela Innovations, Inc.Semiconductor chip including region including linear-shaped conductive structures forming gate electrodes and having electrical connection areas arranged relative to inner region between transistors of different types and associated methods
US7446352B2 (en)2006-03-092008-11-04Tela Innovations, Inc.Dynamic array architecture
US9230910B2 (en)2006-03-092016-01-05Tela Innovations, Inc.Oversized contacts and vias in layout defined by linearly constrained topology
US7586800B1 (en)2006-08-082009-09-08Tela Innovations, Inc.Memory timing apparatus and associated methods
US7827516B1 (en)2007-01-032010-11-02Pdf Solutions, Inc.Method and system for grouping logic in an integrated circuit design to minimize number of transistors and number of unique geometry patterns
US8286107B2 (en)2007-02-202012-10-09Tela Innovations, Inc.Methods and systems for process compensation technique acceleration
US7979829B2 (en)*2007-02-202011-07-12Tela Innovations, Inc.Integrated circuit cell library with cell-level process compensation technique (PCT) application and associated methods
US7888705B2 (en)2007-08-022011-02-15Tela Innovations, Inc.Methods for defining dynamic array section with manufacturing assurance halo and apparatus implementing the same
US8667443B2 (en)2007-03-052014-03-04Tela Innovations, Inc.Integrated circuit cell library for multiple patterning
US7945868B2 (en)*2007-10-012011-05-17Carnegie Mellon UniversityTunable integrated circuit design for nano-scale technologies
US7904869B2 (en)*2007-12-182011-03-08Freescale Semiconductor, Inc.Method of area compaction for integrated circuit layout design
US8453094B2 (en)2008-01-312013-05-28Tela Innovations, Inc.Enforcement of semiconductor structure regularity for localized transistors and interconnect
US7939443B2 (en)2008-03-272011-05-10Tela Innovations, Inc.Methods for multi-wire routing and apparatus implementing same
SG192532A1 (en)2008-07-162013-08-30Tela Innovations IncMethods for cell phasing and placement in dynamic array architecture and implementation of the same
US9122832B2 (en)2008-08-012015-09-01Tela Innovations, Inc.Methods for controlling microloading variation in semiconductor wafer layout and fabrication
US8170857B2 (en)*2008-11-262012-05-01International Business Machines CorporationIn-situ design method and system for improved memory yield
US8661392B2 (en)2009-10-132014-02-25Tela Innovations, Inc.Methods for cell boundary encroachment and layouts implementing the Same
US8429582B1 (en)2010-06-122013-04-23Cadence Design Systems, Inc.Methods, systems, and articles of manufacture for smart pattern capturing and layout fixing
US9159627B2 (en)2010-11-122015-10-13Tela Innovations, Inc.Methods for linewidth modification and apparatus implementing the same
US8832621B1 (en)2011-11-282014-09-09Cadence Design Systems, Inc.Topology design using squish patterns
US8645893B1 (en)*2012-10-232014-02-04Arm LimitedMethod of generating a layout of an integrated circuit comprising both standard cells and at least one memory instance
CN103412987A (en)*2013-07-292013-11-27西北工业大学Multi-component structural system distribution optimized design method based on KS function
CN103412998A (en)*2013-08-142013-11-27西北工业大学KS function-based component shape design method for integral structure system design
GB2520275B (en)*2013-11-132020-03-18Advanced Risc Mach LtdA method of generating a layout of an integrated circuit comprising both standard cells and at least one memory instance
US9195793B1 (en)*2014-01-142015-11-24Altera CorporationMethod and apparatus for relocating design modules while preserving timing closure
CN105426640B (en)*2015-12-282018-11-02西北工业大学Method for layout optimal design of multi-assembly structure system based on penalty function

Citations (12)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US4931946A (en)*1988-03-101990-06-05Cirrus Logic, Inc.Programmable tiles
US5625797A (en)*1990-08-101997-04-29Vlsi Technology, Inc.Automatic optimization of a compiled memory structure based on user selected criteria
US6401230B1 (en)*1998-12-042002-06-04Altera CorporationMethod of generating customized megafunctions
US6493855B1 (en)*2000-02-182002-12-10Hewlett-Packard CompanyFlexible cache architecture using modular arrays
US6681379B2 (en)*2000-07-052004-01-20Numerical Technologies, Inc.Phase shifting design and layout for static random access memory
US20040117744A1 (en)*2002-12-132004-06-17Lsi Logic CorporationAutomated selection and placement of memory during design of an integrated circuit
US20040128641A1 (en)*2002-12-312004-07-01Lsi Logic CorporationSimplified process to design integrated circuits
US20040266118A1 (en)*2003-06-262004-12-30Han Jae-JongMethod for manufacturing a semiconductor device
US20050097499A1 (en)*2003-11-032005-05-05Macronix International Co., Ltd.In-circuit configuration architecture with non-volatile configuration store for embedded configurable logic array
US20050172249A1 (en)*2002-08-282005-08-04Micron Technology, Inc.Pattern generation on a semiconductor surface
US20090244988A1 (en)*2006-12-152009-10-01Fujitsu Microelectronics LimitedCompiled memory, asic chip, and layout method for compiled memory
US7906254B2 (en)*2004-11-042011-03-15Pdf Solutions, Inc.Method and process for design of integrated circuits using regular geometry patterns to obtain geometrically consistent component features

Patent Citations (14)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US4931946A (en)*1988-03-101990-06-05Cirrus Logic, Inc.Programmable tiles
US5625797A (en)*1990-08-101997-04-29Vlsi Technology, Inc.Automatic optimization of a compiled memory structure based on user selected criteria
US6401230B1 (en)*1998-12-042002-06-04Altera CorporationMethod of generating customized megafunctions
US6493855B1 (en)*2000-02-182002-12-10Hewlett-Packard CompanyFlexible cache architecture using modular arrays
US6681379B2 (en)*2000-07-052004-01-20Numerical Technologies, Inc.Phase shifting design and layout for static random access memory
US20050172249A1 (en)*2002-08-282005-08-04Micron Technology, Inc.Pattern generation on a semiconductor surface
US7290242B2 (en)*2002-08-282007-10-30Micron Technology, Inc.Pattern generation on a semiconductor surface
US20040117744A1 (en)*2002-12-132004-06-17Lsi Logic CorporationAutomated selection and placement of memory during design of an integrated circuit
US7069523B2 (en)*2002-12-132006-06-27Lsi Logic CorporationAutomated selection and placement of memory during design of an integrated circuit
US20040128641A1 (en)*2002-12-312004-07-01Lsi Logic CorporationSimplified process to design integrated circuits
US20040266118A1 (en)*2003-06-262004-12-30Han Jae-JongMethod for manufacturing a semiconductor device
US20050097499A1 (en)*2003-11-032005-05-05Macronix International Co., Ltd.In-circuit configuration architecture with non-volatile configuration store for embedded configurable logic array
US7906254B2 (en)*2004-11-042011-03-15Pdf Solutions, Inc.Method and process for design of integrated circuits using regular geometry patterns to obtain geometrically consistent component features
US20090244988A1 (en)*2006-12-152009-10-01Fujitsu Microelectronics LimitedCompiled memory, asic chip, and layout method for compiled memory

Also Published As

Publication numberPublication date
US20080098334A1 (en)2008-04-24
US20060112355A1 (en)2006-05-25
US7278118B2 (en)2007-10-02
US7906254B2 (en)2011-03-15
WO2006052738A2 (en)2006-05-18
WO2006052738A3 (en)2007-10-11

Similar Documents

PublicationPublication DateTitle
US7278118B2 (en)Method and process for design of integrated circuits using regular geometry patterns to obtain geometrically consistent component features
US6931617B2 (en)Mask cost driven logic optimization and synthesis
Wang et al.Standard cell layout with regular contact placement
US7844934B2 (en)Method for designing a semiconductor integrated circuit layout capable of reducing the processing time for optical proximity effect correction
US7137092B2 (en)Layout method of semiconductor integrated circuit, layout structure thereof, and photomask for forming the layout structure
US9165106B2 (en)Layout design for electron-beam high volume manufacturing
US7503026B2 (en)Cell, standard cell, standard cell library, a placement method using standard cell, and a semiconductor integrated circuit
US8392854B2 (en)Method of manufacturing semiconductor device by using uniform optical proximity correction
US8245180B2 (en)Methods for defining and using co-optimized nanopatterns for integrated circuit design and apparatus implementing same
US6446248B1 (en)Spare cells placement methodology
US20090204930A1 (en)Iphysical design system and method
TW202013067A (en)Method of generating a layout diagram of an integrated circuit unit
US10691869B2 (en)Pattern-based optical proximity correction
US7526748B2 (en)Design pattern data preparing method, mask pattern data preparing method, mask manufacturing method, semiconductor device manufacturing method, and program recording medium
JP2008176303A (en)Mask generation method, mask formation method, pattern formation method and semiconductor device
US10990741B2 (en)Multiple patterning method and system for implementing the method
EP4232937A1 (en)Adaptive row patterns for custom-tiled placement fabrics for mixed height cell libraries
US20250036846A1 (en)Method of making cell regions of integrated circuits
JP4794130B2 (en) Mask pattern data automatic correction method and program thereof
KahngKey directions and a roadmap for electrical design for manufacturability
US11387144B2 (en)Semiconductor device and method of manufacturing the same
TW202230625A (en)Integrated circuit device
TWI879663B (en)Semiconductor device, manufacturing method thereof and integrated circuit
US20250298956A1 (en)Layout design method and method of manufacturing a semiconductor device
US20230394216A1 (en)Integrated circuit device and manufacturing method of the same

Legal Events

DateCodeTitleDescription
STCBInformation on status: application discontinuation

Free format text:ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION


[8]ページ先頭

©2009-2025 Movatter.jp