Movatterモバイル変換


[0]ホーム

URL:


US20090197408A1 - Increasing electromigration resistance in an interconnect structure of a semiconductor device by forming an alloy - Google Patents

Increasing electromigration resistance in an interconnect structure of a semiconductor device by forming an alloy
Download PDF

Info

Publication number
US20090197408A1
US20090197408A1US12/172,555US17255508AUS2009197408A1US 20090197408 A1US20090197408 A1US 20090197408A1US 17255508 AUS17255508 AUS 17255508AUS 2009197408 A1US2009197408 A1US 2009197408A1
Authority
US
United States
Prior art keywords
metal
layer
metallic species
forming
dielectric
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US12/172,555
Inventor
Matthias Lehr
Moritz-Andreas Meyer
Eckhard Langer
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
GlobalFoundries Inc
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by IndividualfiledCriticalIndividual
Assigned to ADVANCED MICRO DEVICES, INC.reassignmentADVANCED MICRO DEVICES, INC.ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS).Assignors: LANGER, ECKHARD, LEHR, MATTHIAS, MEYER, MORITZ-ANDREAS
Publication of US20090197408A1publicationCriticalpatent/US20090197408A1/en
Assigned to GLOBALFOUNDRIES INC.reassignmentGLOBALFOUNDRIES INC.AFFIRMATION OF PATENT ASSIGNMENTAssignors: ADVANCED MICRO DEVICES, INC.
Priority to US13/015,293priorityCriticalpatent/US8329577B2/en
Abandonedlegal-statusCriticalCurrent

Links

Images

Classifications

Definitions

Landscapes

Abstract

By introducing a metallic species into an exposed surface area of a copper region, the electromigration behavior of this surface area may be significantly enhanced. The incorporation of the metallic species may be accomplished in a highly selective manner so as to not unduly affect dielectric material positioned adjacent to the metal region, thereby essentially avoiding undue increase of leakage currents.

Description

Claims (21)

US12/172,5552008-01-312008-07-14Increasing electromigration resistance in an interconnect structure of a semiconductor device by forming an alloyAbandonedUS20090197408A1 (en)

Priority Applications (1)

Application NumberPriority DateFiling DateTitle
US13/015,293US8329577B2 (en)2008-01-312011-01-27Method of forming an alloy in an interconnect structure to increase electromigration resistance

Applications Claiming Priority (2)

Application NumberPriority DateFiling DateTitle
DE102008007001.72008-01-31
DE102008007001.7ADE102008007001B4 (en)2008-01-312008-01-31 Increasing the resistance to electromigration in a connection structure of a semiconductor device by forming an alloy

Related Child Applications (1)

Application NumberTitlePriority DateFiling Date
US13/015,293DivisionUS8329577B2 (en)2008-01-312011-01-27Method of forming an alloy in an interconnect structure to increase electromigration resistance

Publications (1)

Publication NumberPublication Date
US20090197408A1true US20090197408A1 (en)2009-08-06

Family

ID=40822067

Family Applications (2)

Application NumberTitlePriority DateFiling Date
US12/172,555AbandonedUS20090197408A1 (en)2008-01-312008-07-14Increasing electromigration resistance in an interconnect structure of a semiconductor device by forming an alloy
US13/015,293ActiveUS8329577B2 (en)2008-01-312011-01-27Method of forming an alloy in an interconnect structure to increase electromigration resistance

Family Applications After (1)

Application NumberTitlePriority DateFiling Date
US13/015,293ActiveUS8329577B2 (en)2008-01-312011-01-27Method of forming an alloy in an interconnect structure to increase electromigration resistance

Country Status (2)

CountryLink
US (2)US20090197408A1 (en)
DE (1)DE102008007001B4 (en)

Cited By (23)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US20120153479A1 (en)*2010-12-162012-06-21Globalfoundries Inc.Performance Enhancement in Metallization Systems of Microstructure Devices by Incorporating an Intermediate Barrier Layer
KR20180034671A (en)*2015-08-252018-04-04인벤사스 본딩 테크놀로지스 인코포레이티드 Conductive Barrier Direct Hybrid Junction
WO2018190817A1 (en)*2017-04-122018-10-18Intel CorporationIntegrated circuit interconnects
US10600686B2 (en)*2018-06-082020-03-24International Business Machines CorporationControlling grain boundaries in high aspect-ratio conductive regions
US10840205B2 (en)2017-09-242020-11-17Invensas Bonding Technologies, Inc.Chemical mechanical polishing for hybrid bonding
US11011494B2 (en)2018-08-312021-05-18Invensas Bonding Technologies, Inc.Layer structures for making direct metal-to-metal bonds at low temperatures in microelectronics
US11011418B2 (en)2005-08-112021-05-18Invensas Bonding Technologies, Inc.3D IC method and device
US11158573B2 (en)2018-10-222021-10-26Invensas Bonding Technologies, Inc.Interconnect structures
US11244920B2 (en)2018-12-182022-02-08Invensas Bonding Technologies, Inc.Method and structures for low temperature device bonding
US11393779B2 (en)2018-06-132022-07-19Invensas Bonding Technologies, Inc.Large metal pads over TSV
US11515279B2 (en)2018-04-112022-11-29Adeia Semiconductor Bonding Technologies Inc.Low temperature bonded structures
JP2023060888A (en)*2021-03-192023-04-28Ngkエレクトロデバイス株式会社 package
US11710718B2 (en)2015-07-102023-07-25Adeia Semiconductor Technologies LlcStructures and methods for low temperature bonding using nanoparticles
US11728313B2 (en)2018-06-132023-08-15Adeia Semiconductor Bonding Technologies Inc.Offset pads over TSV
US11735523B2 (en)2020-05-192023-08-22Adeia Semiconductor Bonding Technologies Inc.Laterally unconfined structure
US11804377B2 (en)2018-04-052023-10-31Adeia Semiconductor Bonding Technologies, Inc.Method for preparing a surface for direct-bonding
US11894326B2 (en)2017-03-172024-02-06Adeia Semiconductor Bonding Technologies Inc.Multi-metal contact structure
US11908739B2 (en)2017-06-052024-02-20Adeia Semiconductor Technologies LlcFlat metal features for microelectronics applications
US11929347B2 (en)2020-10-202024-03-12Adeia Semiconductor Technologies LlcMixed exposure for large die
US11973056B2 (en)2016-10-272024-04-30Adeia Semiconductor Technologies LlcMethods for low temperature bonding using nanoparticles
US12100676B2 (en)2018-04-112024-09-24Adeia Semiconductor Bonding Technologies Inc.Low temperature bonded structures
US12211809B2 (en)2020-12-302025-01-28Adeia Semiconductor Bonding Technologies Inc.Structure with conductive feature and method of forming same
US12381128B2 (en)2020-12-282025-08-05Adeia Semiconductor Bonding Technologies Inc.Structures with through-substrate vias and methods for forming the same

Families Citing this family (5)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US8517769B1 (en)*2012-03-162013-08-27Globalfoundries Inc.Methods of forming copper-based conductive structures on an integrated circuit device
US8673766B2 (en)2012-05-212014-03-18Globalfoundries Inc.Methods of forming copper-based conductive structures by forming a copper-based seed layer having an as-deposited thickness profile and thereafter performing an etching process and electroless copper deposition
US9082824B2 (en)*2013-05-312015-07-14Freescale Semiconductor, Inc.Method for forming an electrical connection between metal layers
US9711452B2 (en)2014-12-052017-07-18International Business Machines CorporationOptimized wires for resistance or electromigration
US10763168B2 (en)2017-11-172020-09-01Taiwan Semiconductor Manufacturing Co., Ltd.Semiconductor structure with doped via plug and method for forming the same

Citations (10)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US6117770A (en)*1998-10-082000-09-12Advanced Micro Devices, Inc.Method for implanting semiconductor conductive layers
US6426289B1 (en)*2000-03-242002-07-30Micron Technology, Inc.Method of fabricating a barrier layer associated with a conductor layer in damascene structures
US6500749B1 (en)*2001-03-192002-12-31Taiwan Semiconductor Manufacturing CompanyMethod to improve copper via electromigration (EM) resistance
US6633085B1 (en)*2001-06-202003-10-14Advanced Micro Devices, Inc.Method of selectively alloying interconnect regions by ion implantation
US6674170B1 (en)*2000-12-182004-01-06Advanced Micro Devices, Inc.Barrier metal oxide interconnect cap in integrated circuits
US6731006B1 (en)*2002-12-202004-05-04Advanced Micro Devices, Inc.Doped copper interconnects using laser thermal annealing
US6833321B2 (en)*2001-11-302004-12-21Intel CorporationMethod of making a semiconductor device that has copper damascene interconnects with enhanced electromigration reliability
US20050009331A1 (en)*2003-07-092005-01-13Park Sang KyunMethod of forming copper wiring in semiconductor device
US7074709B2 (en)*2002-06-282006-07-11Texas Instruments IncorporatedLocalized doping and/or alloying of metallization for increased interconnect performance
US7115502B2 (en)*2002-08-302006-10-03Intel CorporationStructure and manufacturing process of localized shunt to reduce electromigration failure of copper dual damascene process

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
KR100385042B1 (en)*1998-12-032003-06-18인터내셔널 비지네스 머신즈 코포레이션Method for forming electromigration-resistant structures by doping
US6464568B2 (en)*2000-12-042002-10-15Intel CorporationMethod and chemistry for cleaning of oxidized copper during chemical mechanical polishing
US6800554B2 (en)*2000-12-182004-10-05Intel CorporationCopper alloys for interconnections having improved electromigration characteristics and methods of making same
US6703308B1 (en)*2001-11-262004-03-09Advanced Micro Devices, Inc.Method of inserting alloy elements to reduce copper diffusion and bulk diffusion
TW200802703A (en)*2005-11-282008-01-01Nxp BvMethod of forming a self aligned copper capping layer

Patent Citations (10)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US6117770A (en)*1998-10-082000-09-12Advanced Micro Devices, Inc.Method for implanting semiconductor conductive layers
US6426289B1 (en)*2000-03-242002-07-30Micron Technology, Inc.Method of fabricating a barrier layer associated with a conductor layer in damascene structures
US6674170B1 (en)*2000-12-182004-01-06Advanced Micro Devices, Inc.Barrier metal oxide interconnect cap in integrated circuits
US6500749B1 (en)*2001-03-192002-12-31Taiwan Semiconductor Manufacturing CompanyMethod to improve copper via electromigration (EM) resistance
US6633085B1 (en)*2001-06-202003-10-14Advanced Micro Devices, Inc.Method of selectively alloying interconnect regions by ion implantation
US6833321B2 (en)*2001-11-302004-12-21Intel CorporationMethod of making a semiconductor device that has copper damascene interconnects with enhanced electromigration reliability
US7074709B2 (en)*2002-06-282006-07-11Texas Instruments IncorporatedLocalized doping and/or alloying of metallization for increased interconnect performance
US7115502B2 (en)*2002-08-302006-10-03Intel CorporationStructure and manufacturing process of localized shunt to reduce electromigration failure of copper dual damascene process
US6731006B1 (en)*2002-12-202004-05-04Advanced Micro Devices, Inc.Doped copper interconnects using laser thermal annealing
US20050009331A1 (en)*2003-07-092005-01-13Park Sang KyunMethod of forming copper wiring in semiconductor device

Cited By (49)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US11011418B2 (en)2005-08-112021-05-18Invensas Bonding Technologies, Inc.3D IC method and device
US11515202B2 (en)2005-08-112022-11-29Adeia Semiconductor Bonding Technologies Inc.3D IC method and device
US11289372B2 (en)2005-08-112022-03-29Invensas Bonding Technologies, Inc.3D IC method and device
US20120153479A1 (en)*2010-12-162012-06-21Globalfoundries Inc.Performance Enhancement in Metallization Systems of Microstructure Devices by Incorporating an Intermediate Barrier Layer
US11710718B2 (en)2015-07-102023-07-25Adeia Semiconductor Technologies LlcStructures and methods for low temperature bonding using nanoparticles
US11264345B2 (en)2015-08-252022-03-01Invensas Bonding Technologies, Inc.Conductive barrier direct hybrid bonding
US9953941B2 (en)*2015-08-252018-04-24Invensas Bonding Technologies, Inc.Conductive barrier direct hybrid bonding
US11830838B2 (en)2015-08-252023-11-28Adeia Semiconductor Bonding Technologies Inc.Conductive barrier direct hybrid bonding
US12381168B2 (en)2015-08-252025-08-05Adeia Semiconductor Bonding Technologies Inc.Conductive barrier direct hybrid bonding
KR20180034671A (en)*2015-08-252018-04-04인벤사스 본딩 테크놀로지스 인코포레이티드 Conductive Barrier Direct Hybrid Junction
KR102659849B1 (en)2015-08-252024-04-22아데이아 세미컨덕터 본딩 테크놀로지스 인코포레이티드Conductive barrier direct hybrid bonding
US10262963B2 (en)2015-08-252019-04-16Invensas Bonding Technologies, Inc.Conductive barrier direct hybrid bonding
KR20220083859A (en)*2015-08-252022-06-20인벤사스 본딩 테크놀로지스 인코포레이티드Conductive barrier direct hybrid bonding
KR102408487B1 (en)2015-08-252022-06-13인벤사스 본딩 테크놀로지스 인코포레이티드 Conductive barrier direct hybrid junction
US12027487B2 (en)2016-10-272024-07-02Adeia Semiconductor Technologies LlcStructures for low temperature bonding using nanoparticles
US11973056B2 (en)2016-10-272024-04-30Adeia Semiconductor Technologies LlcMethods for low temperature bonding using nanoparticles
US11894326B2 (en)2017-03-172024-02-06Adeia Semiconductor Bonding Technologies Inc.Multi-metal contact structure
WO2018190817A1 (en)*2017-04-122018-10-18Intel CorporationIntegrated circuit interconnects
US11018054B2 (en)2017-04-122021-05-25Intel CorporationIntegrated circuit interconnects
US11908739B2 (en)2017-06-052024-02-20Adeia Semiconductor Technologies LlcFlat metal features for microelectronics applications
US10840205B2 (en)2017-09-242020-11-17Invensas Bonding Technologies, Inc.Chemical mechanical polishing for hybrid bonding
US11552041B2 (en)2017-09-242023-01-10Adeia Semiconductor Bonding Technologies Inc.Chemical mechanical polishing for hybrid bonding
US12381173B2 (en)2017-09-242025-08-05Adeia Semiconductor Bonding Technologies Inc.Direct hybrid bonding of substrates having microelectronic components with different profiles and/or pitches at the bonding interface
US11804377B2 (en)2018-04-052023-10-31Adeia Semiconductor Bonding Technologies, Inc.Method for preparing a surface for direct-bonding
US12341018B2 (en)2018-04-052025-06-24Adeia Semiconductor Bonding Technologies Inc.Method for preparing a surface for direct-bonding
US12046571B2 (en)2018-04-112024-07-23Adeia Semiconductor Bonding Technologies Inc.Low temperature bonded structures
US11515279B2 (en)2018-04-112022-11-29Adeia Semiconductor Bonding Technologies Inc.Low temperature bonded structures
US12132020B2 (en)2018-04-112024-10-29Adeia Semiconductor Bonding Technologies Inc.Low temperature bonded structures
US12100676B2 (en)2018-04-112024-09-24Adeia Semiconductor Bonding Technologies Inc.Low temperature bonded structures
US10600686B2 (en)*2018-06-082020-03-24International Business Machines CorporationControlling grain boundaries in high aspect-ratio conductive regions
US12243851B2 (en)2018-06-132025-03-04Adeia Semiconductor Bonding Technologies Inc.Offset pads over TSV
US11955445B2 (en)2018-06-132024-04-09Adeia Semiconductor Bonding Technologies Inc.Metal pads over TSV
US11393779B2 (en)2018-06-132022-07-19Invensas Bonding Technologies, Inc.Large metal pads over TSV
US12205926B2 (en)2018-06-132025-01-21Adeia Semiconductor Bonding Technologies Inc.TSV as pad
US11728313B2 (en)2018-06-132023-08-15Adeia Semiconductor Bonding Technologies Inc.Offset pads over TSV
US11749645B2 (en)2018-06-132023-09-05Adeia Semiconductor Bonding Technologies Inc.TSV as pad
US11011494B2 (en)2018-08-312021-05-18Invensas Bonding Technologies, Inc.Layer structures for making direct metal-to-metal bonds at low temperatures in microelectronics
US12136605B2 (en)2018-08-312024-11-05Adeia Semiconductor Bonding Technologies Inc.Layer structures for making direct metal-to-metal bonds at low temperatures in microelectronics and method for forming the same
US11158573B2 (en)2018-10-222021-10-26Invensas Bonding Technologies, Inc.Interconnect structures
US11756880B2 (en)2018-10-222023-09-12Adeia Semiconductor Bonding Technologies Inc.Interconnect structures
US12125784B2 (en)2018-10-222024-10-22Adeia Semiconductor Bonding Technologies Inc.Interconnect structures
US11244920B2 (en)2018-12-182022-02-08Invensas Bonding Technologies, Inc.Method and structures for low temperature device bonding
US12154880B2 (en)2018-12-182024-11-26Adeia Semiconductor Bonding Technologies Inc.Method and structures for low temperature device bonding
US12033943B2 (en)2020-05-192024-07-09Adeia Semiconductor Bonding Technologies Inc.Laterally unconfined structure
US11735523B2 (en)2020-05-192023-08-22Adeia Semiconductor Bonding Technologies Inc.Laterally unconfined structure
US11929347B2 (en)2020-10-202024-03-12Adeia Semiconductor Technologies LlcMixed exposure for large die
US12381128B2 (en)2020-12-282025-08-05Adeia Semiconductor Bonding Technologies Inc.Structures with through-substrate vias and methods for forming the same
US12211809B2 (en)2020-12-302025-01-28Adeia Semiconductor Bonding Technologies Inc.Structure with conductive feature and method of forming same
JP2023060888A (en)*2021-03-192023-04-28Ngkエレクトロデバイス株式会社 package

Also Published As

Publication numberPublication date
DE102008007001A1 (en)2009-08-06
US20110124189A1 (en)2011-05-26
DE102008007001B4 (en)2016-09-22
US8329577B2 (en)2012-12-11

Similar Documents

PublicationPublication DateTitle
US8329577B2 (en)Method of forming an alloy in an interconnect structure to increase electromigration resistance
US8338293B2 (en)Method of reducing erosion of a metal cap layer during via patterning in semiconductor devices
US7745327B2 (en)Method of forming a copper-based metallization layer including a conductive cap layer by an advanced integration regime
US8084354B2 (en)Method of fabricating a metal cap layer with enhanced etch resistivity for copper-based metal regions in semiconductor devices
US20070077761A1 (en)Technique for forming a copper-based metallization layer including a conductive capping layer
US8314494B2 (en)Metal cap layer of increased electrode potential for copper-based metal regions in semiconductor devices
US8517769B1 (en)Methods of forming copper-based conductive structures on an integrated circuit device
US8193086B2 (en)Local silicidation of via bottoms in metallization systems of semiconductor devices
US8778795B2 (en)Metallization systems of semiconductor devices comprising a copper/silicon compound as a barrier material
US8673766B2 (en)Methods of forming copper-based conductive structures by forming a copper-based seed layer having an as-deposited thickness profile and thereafter performing an etching process and electroless copper deposition
TWI449089B (en)Semiconductor structure and method of forming the same
US20080206986A1 (en)Method of forming a copper-based metallization layer including a conductive cap layer by an advanced integration regime
US8039395B2 (en)Technique for forming embedded metal lines having increased resistance against stress-induced material transport
US20100052175A1 (en)Reducing leakage and dielectric breakdown in dielectric materials of metallization systems of semiconductor devices by forming recesses
US20090032961A1 (en)Semiconductor device having a locally enhanced electromigration resistance in an interconnect structure
US20100289125A1 (en)Enhanced electromigration performance of copper lines in metallization systems of semiconductor devices by surface alloying
US20100133700A1 (en)Performance enhancement in metallization systems of microstructure devices by incorporating grain size increasing metal features
US7781329B2 (en)Reducing leakage in dielectric materials including metal regions including a metal cap layer in semiconductor devices
WO2009134386A1 (en)Method of reducing erosion of a metal cap layer during via patterning in semiconductor devices
US20120153479A1 (en)Performance Enhancement in Metallization Systems of Microstructure Devices by Incorporating an Intermediate Barrier Layer
KR101458038B1 (en) Semiconductor structure with wiring including silver and method of forming the same
WO2007040860A1 (en)Technique for forming a copper-based metallization layer including a conductive capping layer

Legal Events

DateCodeTitleDescription
ASAssignment

Owner name:ADVANCED MICRO DEVICES, INC., TEXAS

Free format text:ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LEHR, MATTHIAS;MEYER, MORITZ-ANDREAS;LANGER, ECKHARD;REEL/FRAME:021233/0651

Effective date:20080227

ASAssignment

Owner name:GLOBALFOUNDRIES INC., CAYMAN ISLANDS

Free format text:AFFIRMATION OF PATENT ASSIGNMENT;ASSIGNOR:ADVANCED MICRO DEVICES, INC.;REEL/FRAME:023120/0426

Effective date:20090630

Owner name:GLOBALFOUNDRIES INC.,CAYMAN ISLANDS

Free format text:AFFIRMATION OF PATENT ASSIGNMENT;ASSIGNOR:ADVANCED MICRO DEVICES, INC.;REEL/FRAME:023120/0426

Effective date:20090630

STCBInformation on status: application discontinuation

Free format text:ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION


[8]ページ先頭

©2009-2025 Movatter.jp