RELATED APPLICATION(S)This application is a Continuation of U.S. application Ser. No. 11/117,121 filed Apr. 28, 2005, which is hereby incorporated by reference in its entirety.
TECHNICAL FIELDThis application relates generally to semiconductor devices and device fabrication.
BACKGROUNDThe semiconductor device industry has a market driven need to reduce the size of devices such as transistors. To reduce transistor size, the thickness of the silicon dioxide, SiO2, gate dielectric is reduced in proportion to the shrinkage of the gate length. A goal is to fabricate increasingly smaller and more reliable integrated circuits (ICs) for use in products such as processor chips, mobile telephones, and memory devices such as dynamic random access memories (DRAMs).
Currently, the semiconductor industry relies on the ability to reduce or scale the dimensions of its basic devices, primarily, the silicon based metal oxide semiconductor field effect transistor (MOSFET). This device scaling includes scaling the gate dielectric, which has primarily been fabricated using silicon dioxide. A thermally grown amorphous SiO2layer provides an electrically and thermodynamically stable material, where the interface of the SiO2layer with underlying silicon provides a high quality interface as well as superior electrical isolation properties. However, increased scaling and other requirements in microelectronic devices have created the need to use other dielectric materials as gate dielectrics.
An embodiment for a method of forming an electronic device includes forming a dielectric layer containing a zirconium silicon oxide film in an integrated circuit. The zirconium silicon oxide film may be formed by atomic layer deposition. Embodiments include structures for capacitors, transistors, memory devices, and electronic systems with dielectric layers containing an atomic layer deposited zirconium silicon oxide film, and methods for forming such structures.
BRIEF DESCRIPTION OF THE DRAWINGSFIG. 1 depicts an atomic layer deposition system for an embodiment of a method for fabricating a dielectric layer containing a zirconium silicon oxide film.
FIG. 2 illustrates a flow diagram of elements for an embodiment of a method to form a dielectric layer containing a zirconium silicon oxide film.
FIG. 3 illustrates a flow diagram of elements for an embodiment of a method to form a dielectric layer containing a zirconium silicon oxide film by atomic layer deposition.
FIG. 4 shows an embodiment of a configuration of a transistor having a dielectric layer containing an atomic layer deposited zirconium silicon oxide film.
FIG. 5 shows an embodiment of a configuration of a floating gate transistor having a dielectric layer containing an atomic layer deposited zirconium silicon oxide film.
FIG. 6 shows an embodiment of a configuration of a capacitor having a dielectric layer containing an atomic layer deposited zirconium silicon oxide film.
FIG. 7 depicts an embodiment of a dielectric layer including a nanolaminate having at least one layer containing an atomic layer deposited zirconium silicon oxide film.
FIG. 8 is a simplified diagram for an embodiment of a controller coupled to an electronic device, where at least one of the controller or the electronic device has a dielectric layer containing an atomic layer deposited zirconium silicon oxide film.
FIG. 9 illustrates a diagram for an embodiment of an electronic system having one or more devices with a dielectric layer containing an atomic layer deposited zirconium silicon oxide film.
DETAILED DESCRIPTIONThe following detailed description refers to the accompanying drawings that show, by way of illustration, specific aspects and embodiments in which the present invention may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the present invention. Other embodiments may be utilized and structural, logical, and electrical changes may be made without departing from the scope of the present invention. The various embodiments disclosed herein are not necessarily mutually exclusive, as some disclosed embodiments can be combined with one or more other disclosed embodiments to form new embodiments.
The terms wafer and substrate used in the following description include any structure having an exposed surface with which to form an integrated circuit (IC) structure. The term substrate is understood to include semiconductor wafers. The term substrate is also used to refer to semiconductor structures during processing, and may include other layers that have been fabricated thereupon. Both wafer and substrate include doped and undoped semiconductors, epitaxial semiconductor layers supported by a base semiconductor or insulator, as well as other semiconductor structures well known to one skilled in the art. The term conductor is understood to generally include n-type and p-type semiconductors, and the term insulator or dielectric is defined generally to include any material that is less electrically conductive than the materials referred to as conductors. The following detailed description is, therefore, not to be taken in a limiting sense, and the scope of the present invention is defined only by the appended claims, along with the full scope of equivalents to which such claims are entitled.
A gate dielectric in a transistor has both a physical gate dielectric thickness and an equivalent oxide thickness (teq). The equivalent oxide thickness quantifies the electrical properties, such as capacitance, of the gate dielectric in terms of a representative physical thickness. teqis defined as the thickness of a theoretical SiO2layer that would be required to have the same capacitance density as a given dielectric, ignoring leakage current and reliability considerations.
A SiO2layer of thickness, t, deposited on a Si surface as a gate dielectric will have a teqlarger than its thickness, t. This teqresults from the capacitance in the surface channel on which the SiO2is deposited due to the formation of a depletion/inversion region. This depletion/inversion region can result in teqbeing from 3 to 6 Angstroms (Å) larger than the SiO2thickness, t. Thus, with the semiconductor industry driving to someday scale the gate dielectric equivalent oxide thickness to under 10 Å, the physical thickness for a SiO2layer used for a gate dielectric would be need to be approximately 4 to 7 Å.
Additional requirements on a SiO2layer would depend on the gate electrode used in conjunction with the SiO2gate dielectric. Using a conventional polysilicon gate would result in an additional increase in teqfor the SiO2layer. This additional thickness may be eliminated by using a metal gate electrode. Thus, future devices would be designed towards a physical SiO2gate dielectric layer of about 5 Å or less. Such a small thickness for a SiO2oxide layer creates additional problems.
Silicon dioxide is used as a gate dielectric, in part, due to its electrical isolation properties in a SiO2—Si based structure. This electrical isolation is due to the relatively large band gap of SiO2(8.9 eV), making it a good insulator from electrical conduction. Significant reductions in its band gap would eliminate it as a material for a gate dielectric. As the thickness of a SiO2layer decreases, the number of atomic layers, or monolayers of the material in the thickness decreases. At a certain thickness, the number of monolayers will be sufficiently small that the SiO2layer will not have a complete arrangement of atoms as in a larger or bulk layer. As a result of incomplete formation relative to a bulk structure, a thin SiO2layer of only one or two monolayers will not form a full band gap. The lack of a full band gap in a SiO2gate dielectric would cause an effective short between an underlying Si channel and an overlying polysilicon gate. This undesirable property sets a limit on the physical thickness to which a SiO2layer can be scaled. The minimum thickness due to this monolayer effect is thought to be about 7-8 Å. Therefore, for future devices to have a teqless than about 10 Å, dielectrics other than SiO2need to be considered for use as a gate dielectric.
For a typical dielectric layer used as a gate dielectric, the capacitance is determined as one for a parallel plate capacitance: C=κ∈0A/t, where κ is the dielectric constant, ∈0is the permittivity of free space, A is the area of the capacitor, and t is the thickness of the dielectric. The thickness, t, of a material is related to its teqfor a given capacitance, with SiO2having a dielectric constant κox=3.9, as
t=(κ/κox)teq=(κ/3.9)teq.
Thus, materials with a dielectric constant greater than that of SiO2, 3.9, will have a physical thickness that can be considerably larger than a desired teq, while providing the desired equivalent oxide thickness. For example, an alternate dielectric material with a dielectric constant of 10 could have a thickness of about 25.6 Å to provide a teqof 10 Å, not including any depletion/inversion layer effects. Thus, a reduced equivalent oxide thickness for transistors can be realized by using dielectric materials with higher dielectric constants than SiO2.
The thinner equivalent oxide thickness required for lower transistor operating voltages and smaller transistor dimensions may be realized by a significant number of materials, but additional fabricating requirements makes determining a suitable replacement for SiO2difficult. The current view for the microelectronics industry is still for Si based devices. This requires that the gate dielectric employed be grown on a silicon substrate or silicon layer, which places significant constraints on the substitute dielectric material. During the formation of the dielectric on the silicon layer, there exists the possibility that a small layer of SiO2could be formed in addition to the desired dielectric. The result would effectively be a dielectric layer consisting of two sublayers in parallel with each other and the silicon layer on which the dielectric is formed. In such a case, the resulting capacitance would be that of two dielectrics in series. As a result, the teqof the dielectric layer would be the sum of the SiO2thickness and a multiplicative factor of the thickness, t, of the dielectric being formed, written as
teq=tSiO2+(κox/κ)t.
Thus, if a SiO2layer is formed in the process, the teqis again limited by a SiO2layer. In the event that a barrier layer is formed between the silicon layer and the desired dielectric in which the barrier layer prevents the formation of a SiO2layer, the teqwould be limited by the layer with the lowest dielectric constant. However, whether a single dielectric layer with a high dielectric constant or a barrier layer with a higher dielectric constant than SiO2is employed, the layer interfacing with the silicon layer must provide a high quality interface to maintain a high channel carrier mobility.
One of the advantages of using SiO2as a gate dielectric has been that the formation of the SiO2layer results in an amorphous gate dielectric. Having an amorphous structure for a gate dielectric provides for reducing problems of leakage current associated with grain boundaries in polycrystalline gate dielectrics that provide high leakage paths. Additionally, grain size and orientation changes throughout a polycrystalline gate dielectric can cause variations in the film's dielectric constant, along with uniformity and surface topography problems. Typically, materials having the advantage of a high dielectric constant relative to SiO2also have the disadvantage of a crystalline form, at least in a bulk configuration. The best candidates for replacing SiO2as a gate dielectric are those that can be fabricated as a thin layer with an amorphous form and that have high dielectric constants.
High-κ materials include materials having a dielectric constant greater than silicon dioxide, for example, dielectric materials having a dielectric constant greater than about twice the dielectric constant of silicon dioxide. Examples of such high-κ materials include HfO2, ZrO2, Ta2O3, La2O3, Al2O3, and Y2O3. Other materials that provide dielectric constants higher than silicon dioxide include metal silicates, though the dielectric constants of metal silicates tend to be lower than the corresponding metal oxides. One such silicate is zirconium silicate, ZrSixOyor (ZrO2)x(SiO2)1-x, which has a dielectric constant that depends on the zirconium concentration. For example, one zirconium silicate is zircon, ZrSiO4, having a dielectric constant in the 12.5 range. In addition, since zirconium oxide tends to be thermally stable in contact with a silicon substrate, zirconium silicate may provide a good interface with the silicon substrate. With low zirconium content, a zirconium silicate has a lattice compatible with silicon dioxide. With increasing zirconium content, the zirconium silicate may have significant lattice changes relative to silicon dioxide. However, as the zirconium content in a zirconium silicate film increases, its dielectric constant also increases.
Dielectric layers of zirconium silicon oxide offer a material that can provide a relatively high dielectric constant with respect to silicon oxide. A zirconium silicon oxide film may include a zirconium silicate and/or a mixture of zirconium oxide and silicon oxide, written as ZrOx/SiOy. Engineering a zirconium silicon oxide film can provide dielectric layers for electronic devices with dielectric constants that may range in value from about 3.9 for SiO2to about 25 for ZrO2.
Other characteristics for choosing a silicon oxide replacement include using materials that provide a sharp interface with silicon, which may provide a low density of interface states, a large energy barrier from the conduction band to the Fermi level of the gate electrode to maintain leakage current at acceptable levels, and structural stability with contact electrodes and substrate material during device processing steps performed after providing the dielectric layer.
Various embodiments for forming a zirconium silicon oxide film by atomic layer deposition provide a film having a zirconium silicate, a zirconium oxide/silicon oxide mixture, or a combination of a zirconium silicate and a zirconium oxide/silicon oxide mixture. Furthermore, the zirconium silicon oxide film may be a specific stoichiometric zirconium silicon oxide and/or a non-stoichiometric zirconium silicon oxide. The expression ZrSixOyis used herein to represent a stoichiometric and/or a non-stoichiometric zirconium silicate, the expression ZrOxis used herein to represent a stoichiometric and/or a non-stoichiometric zirconium oxide, and the expression SiOyis used herein to represent a stoichiometric and/or a non-stoichiometric silicon oxide. In various embodiments, both a silicon oxide and a zirconium oxide may be doped with other elements. Embodiments of dielectric layers containing an atomic layer deposited zirconium silicon oxide layer have a larger dielectric constant than silicon dioxide. Such dielectric layers provide a significantly thinner equivalent oxide thickness compared with a silicon oxide layer having the same physical thickness. Alternatively, such dielectric layers provide a significantly thicker physical thickness than a silicon oxide layer having the same equivalent oxide thickness. This increased physical thickness aids in reducing leakage current.
Another consideration for selecting the material and method for forming a dielectric layer for use in electronic devices and systems concerns the roughness of a dielectric layer on a substrate. Surface roughness of the dielectric layer has a significant effect on the electrical properties of the gate oxide, and the resulting operating characteristics of the transistor. The leakage current through a physical 1.0 nm gate oxide increases by a factor of 10 for every 0.1 increase in the root-mean-square (RMS) roughness.
During a conventional sputtering deposition process stage, particles of the material to be deposited bombard the surface at a high energy. When a particle hits the surface, some particles adhere, and other particles cause damage. High energy impacts remove body region particles, creating pits. The surface of such a deposited layer can have a rough contour due to the rough interface at the body region.
In an embodiment, a zirconium silicon oxide dielectric layer having a substantially smooth surface relative to other processing techniques is formed using atomic layer deposition (ALD). Further, forming such a dielectric layer using atomic layer deposition may control transitions between material layers. Thus, atomic layer deposited zirconium silicon oxide dielectric layers can have an engineered transition with a substrate surface.
ALD, also known as atomic layer epitaxy (ALE), is a modification of chemical vapor deposition (CVD) and is also called “alternatively pulsed-CVD.” In ALD, gaseous precursors are introduced one at a time to the substrate surface mounted within a reaction chamber (or reactor). This introduction of the gaseous precursors takes the form of pulses of each gaseous precursor. In a pulse of a precursor gas, the precursor gas is made to flow into a specific area or region for a short period of time. Between the pulses, the reaction chamber is purged with a gas and/or evacuated, where in many cases the purging gas is an inert gas.
In a chemisorption-saturated ALD (CS-ALD) process, during the first pulsing phase, reaction with the substrate occurs with the precursor saturatively chemisorbed at the substrate surface. Subsequent pulsing with a purging gas removes precursor excess from the reaction chamber.
The second pulsing phase introduces another precursor on the substrate where the growth reaction of the desired film takes place. Subsequent to the film growth reaction, reaction byproducts and precursor excess are purged from the reaction chamber. With favourable precursor chemistry where the precursors adsorb and react with each other aggressively on the substrate, one ALD cycle can be performed in less than one second in properly designed flow type reaction chambers. Typically, precursor pulse times range from about 0.5 sec to about 2 to 3 seconds.
In ALD, the saturation of all the reaction and purging phases makes the growth self-limiting. This self-limiting growth results in large area uniformity and conformality, which has important applications for such cases as planar substrates, deep trenches, and in the processing of porous silicon and high surface area silica and alumina powders. Significantly, ALD provides for controlling film thickness in a straightforward manner by controlling the number of growth cycles.
The precursors used in an ALD process may be gaseous, liquid or solid. However, liquid or solid precursors should be volatile. The vapor pressure should be high enough for effective mass transportation. Also, solid and some liquid precursors may need to be heated inside the reaction chamber and introduced through heated tubes to the substrates. The necessary vapor pressure should be reached at a temperature below the substrate temperature to avoid the condensation of the precursors on the substrate. Due to the self-limiting growth mechanisms of ALD, relatively low vapor pressure solid precursors can be used, though evaporation rates may vary somewhat during the process because of changes in their surface area.
There are several other characteristics for precursors used in ALD. The precursors should be thermally stable at the substrate temperature, because their decomposition may destroy the surface control and accordingly the advantages of the ALD method that relies on the reaction of the precursor at the substrate surface. A slight decomposition, if slow compared to the ALD growth, may be tolerated.
The precursors should chemisorb on or react with the surface, though the interaction between the precursor and the surface as well as the mechanism for the adsorption is different for different precursors. The molecules at the substrate surface should react aggressively with the second precursor to form the desired solid film. Additionally, precursors should not react with the film to cause etching, and precursors should not dissolve in the film. Using highly reactive precursors in ALD contrasts with the selection of precursors for conventional CVD.
The by-products in the reaction should be gaseous in order to allow their easy removal from the reaction chamber. Further, the by-products should not react or adsorb on the surface.
In a reaction sequence ALD (RS-ALD) process, the self-limiting process sequence involves sequential surface chemical reactions. RS-ALD relies on chemistry between a reactive surface and a reactive molecular precursor. In an RS-ALD process, molecular precursors are pulsed into the ALD reaction chamber separately. A metal precursor reaction at the substrate is typically followed by an inert gas pulse to remove excess precursor and by-products from the reaction chamber prior to pulsing the next precursor of the fabrication sequence.
By RS-ALD, films can be layered in equal metered sequences that are all identical in chemical kinetics, deposition per cycle, composition, and thickness. RS-ALD sequences generally deposit less than a full layer per cycle. Typically, a deposition or growth rate of about 0.25 to about 2.00 Å per RS-ALD cycle can be realized.
The advantages of RS-ALD include continuity at an interface avoiding poorly defined nucleating regions that are typical for chemical vapor deposition (<20 Å) and physical vapor deposition (<50 Å), conformality over a variety of substrate topologies due to its layer-by-layer deposition technique, use of low temperature and mildly oxidizing processes, lack of dependence on the reaction chamber, growth thickness dependent solely on the number of cycles performed, and ability to engineer multilayer laminate films with resolution of one to two monolayers. RS-ALD processes allow for deposition control on the order of monolayers and the ability to deposit monolayers of amorphous films.
Herein, a sequence refers to the ALD material formation based on an ALD reaction of a precursor with its reactant precursor. For example, forming zirconium oxide from a ZrI4precursor and H2O2, as its reactant precursor, forms an embodiment of a zirconium/oxygen sequence, which can also be referred to as a zirconium sequence. In various ALD processes that form an oxide or a compound that contains oxygen, a reactant precursor that contains oxygen is used to supply oxygen. Herein, a precursor that contains oxygen and that supplies oxygen to be incorporated in the ALD compound formed, which may be used in an ALD process with precursors supplying the other elements in the ALD compound, is referred to as an oxygen reactant precursor. In the above example, H2O2is an oxygen reactant precursor. A cycle of a sequence may include pulsing a precursor, pulsing a purging gas for the precursor, pulsing a reactant precursor, and pulsing the reactant precursor's purging gas. Further, in forming a layer of a metal species, an ALD sequence may deal with reacting a precursor containing the metal species with a substrate surface. A cycle for such a metal forming sequence may include pulsing a purging gas after pulsing the precursor containing the metal species. Additionally, deposition of a semiconductor material may be realized in a manner similar to forming a layer of a metal, given the appropriate precursors for the semiconductor material.
In an ALD formation of a compound having more than two elements, a cycle includes a number of sequences to provide the elements of the compound. For example, a cycle for an ALD formation of an ABOxcompound may include sequentially pulsing a first precursor/a purging gas for the first precursor/a first reactant precursor/the first reactant precursor's purging gas/a second precursor/a purging gas for the second precursor/a second reactant precursor/the second reactant precursor's purging gas, which may be viewed as a cycle having two sequences. There may be cases in which ALD formation of an ABOxcompound uses one precursor that contains the elements A and B, such that pulsing the AB containing precursor followed by its reactant precursor onto a substrate includes a reaction that deposits ABOxon the substrate to provide an AB/oxygen sequence. A cycle of an AB/oxygen sequence may include pulsing a precursor containing A and B, pulsing a purging gas for the precursor, pulsing a reactant precursor to the A/B precursor, and pulsing a purging gas for the reactant precursor. A cycle may be repeated a number of times to provide a desired thickness of the compound. In an embodiment, a layer of zirconium silicon oxide is formed on a substrate mounted in a reaction chamber using ALD in repetitive zirconium and silicon sequences using precursor gases individually pulsed into the reaction chamber. Alternatively, solid or liquid precursors can be used in an appropriately designed reaction chamber.
FIG. 1 shows an embodiment of an atomiclayer deposition system100 for processing a dielectric layer containing a zirconium silicon oxide film. InFIG. 1, asubstrate110 is located inside areaction chamber120 ofALD system100. Also located within thereaction chamber120 is aheating element130, which is thermally coupled tosubstrate110 to control the substrate temperature. A gas-distribution fixture140 introduces precursor gases to thesubstrate110. Each precursor gas originates from individual gas sources151-154 whose flow is controlled by mass-flow controllers156-159, respectively. Gas sources151-154 provide a precursor gas either by storing the precursor as a gas or by providing a location and apparatus for evaporating a solid or liquid material to form the selected precursor gas.
Also included in the ALD system are purginggas sources161,162, each of which is coupled to mass-flow controllers166,167, respectively. Furthermore, additional purging gas sources can be constructed inALD system100, one purging gas source for each precursor gas, for example. For a process that uses the same purging gas for multiple precursor gases, fewer purging gas sources are required forALD system100. Gas sources151-154 and purging gas sources161-162 are coupled by their associated mass-flow controllers to a common gas line orconduit170, which is coupled to the gas-distribution fixture140 inside thereaction chamber120.Gas conduit170 is also coupled to vacuum pump, or exhaust pump,181 by mass-flow controller186 to remove excess precursor gases, purging gases, and by-product gases from the gas conduit at the end of a purging sequence.
Vacuum pump, or exhaust pump,182 is coupled by mass-flow controller187 to remove excess precursor gases, purging gases, and by-product gases fromreaction chamber120 at the end of a purging sequence. For convenience, control displays, mounting apparatus, temperature sensing devices, substrate maneuvering apparatus, and necessary electrical connections as are known to those skilled in the art are not shown inFIG. 1. ThoughALD system100 is well suited for practicing the present invention, other commercially available ALD systems can be used.
The use, construction and fundamental operation of reaction chambers for deposition of films are understood by those of ordinary skill in the art of semiconductor fabrication. Embodiments of the present invention may be practiced on a variety of such reaction chambers without undue experimentation. Furthermore, one of ordinary skill in the art will comprehend the necessary detection, measurement, and control techniques in the art of semiconductor fabrication upon reading and studying this disclosure.
The elements ofALD system100 can be controlled by a computer. To focus on the use ofALD system100 in the various embodiments of the present invention, the computer is not shown. Those skilled in the art can appreciate that the individual elements such as pressure control, temperature control, and gas flow withinALD system100 can be under computer control.
In an embodiment, a method for forming an electronic apparatus includes forming a dielectric layer containing a zirconium silicon oxide film in an integrated circuit. The zirconium silicon oxide film may be formed by atomic layer deposition. The zirconium silicon oxide film may be a ZrOx/SiOymixture film, a ZrSixOyfilm, or a film having a combination of a ZrOx/SiOymixture and ZrSixOy. In an embodiment, the dielectric layer is formed substantially as the zirconium silicon oxide film. In an embodiment, the zirconium silicon oxide film is formed with a predetermined amount of silicon with respect to the total amount of silicon and zirconium in the zirconium silicon oxide film. In various non-limiting embodiments, the dielectric layer may be formed as a dielectric in a capacitor in an integrated circuit, as a dielectric in a capacitor of a dynamic random access memory, as a gate insulator in a silicon complementary metal oxide semiconductor (CMOS) transistor, as a tunnel gate insulator in a flash memory device, as an inter-gate insulator in a flash memory device, as a dielectric in a non-volatile read only memory (NROM) flash memory, and as a nanolaminate dielectric in a NROM flash memory. An embodiment of a dielectric layer containing a zirconium silicon oxide film may be formed as an integral part of a wide variety of electronic devices in electronic apparatus and systems.
FIG. 2 illustrates a flow diagram of elements for an embodiment of a method to form a dielectric layer containing a zirconium silicon oxide film. At210, a zirconium precursor is pulsed to deposit zirconium, silicon, and oxygen on a substrate. In an embodiment, a layer of zirconium oxide is formed on a substrate by atomic layer deposition. The layer may be formed to provide uniform coverage of the desired area of the substrate surface for forming the dielectric layer. Alternatively, coverage of a specific device area may be attained with partial coverage during a particular processing of a sequence. A number of precursors containing zirconium may be used to deposit the zirconium, and a number of precursors containing oxygen may be used. In an embodiment, a dichlorobis[bis(trimethylsilyl)amido]zirconium precursor, ZrCl2[N(SiMe3)2]2, is used for a zirconium sequence. Me is an abbreviation referring to a methyl-group having the formula, CH3. An oxidant reactant precursor to the ZrCl2[N(SiMe3)2]2precursor may include, but is not limited to, one or more of water, atomic oxygen, molecular oxygen, ozone, or hydrogen peroxide.
A zirconium sequence using ZrCl2[N(SiMe3)2]2and an oxidant precursor, such as H2O, results in the deposition of an amount of silicon in a ZrOxlayer. In an embodiment, the silicon may be distributed uniformly throughout the ZrOxlayer. The amount of silicon deposited is dependent at least on the deposition temperature. As the deposition temperature increases, the amount of silicon increases. For example, in a deposition temperature range of about 150° C. to about 350° C., the amount of incorporated silicon may vary from approximately 1% to almost 5.5%. The application of the ZrCl2[N(SiMe3)2]2precursor and H2O provides a zirconium silicon oxide film with a low silicon content (zirconium-rich). Other precursors for the zirconium sequence may include zirconium halides and oxygen precursors such as tetra-n-butyl orthosilicate (TBOS), water, atomic oxygen, molecular oxygen, ozone, or hydrogen peroxide.
At220, a silicon precursor is pulsed to the substrate. Pulsing the silicon precursor may be used to control the silicon content in the zirconium silicon oxide film. In an embodiment, a layer of silicon oxide is formed on the substrate by atomic layer deposition. The silicon oxide and the zirconium oxide are deposited to form a zirconium silicon oxide film. In an embodiment, a silicon sequence is performed to control the silicon content in the zirconium silicon oxide film to adjust or compensate for silicon deposited in the zirconium sequence using a precursor such as ZrCl2[N(SiMe3)2]2. In an embodiment, zirconium oxide is deposited before silicon oxide. In an embodiment, silicon oxide is deposited before zirconium oxide. Alternatively, zirconium and silicon may be jointly deposited using precursors that substantially do not react with each other, but react at the substrate surface. The zirconium silicon oxide film may be formed as an integral component of an electronic device in an integrated circuit.
A zirconium silicon oxide layer may be formed using a number of cycles having various permutations of zirconium/oxide sequences and silicon/oxide sequences. In an embodiment, the zirconium sequences and the silicon sequences are controlled to form the zirconium silicon oxide film with a predetermined amount of silicon with respect to the total amount of silicon and zirconium in the zirconium silicon oxide film. By controlling the content of the silicon and the zirconium in the zirconium silicon oxide film, a film may be engineered with predetermined electrical characteristics. With a high silicon content relative to zirconium, the dielectric constant of the film approaches that of silicon oxide with a low leakage current density at a given electric field strength. With a low silicon content relative to zirconium, the dielectric constant of the film approaches that of zirconium oxide but with a higher leakage current density at the same electric field strength. The silicon content may be adjusted to provide a zirconium silicon oxide film having a dielectric constant in the 8-20 range, while maintaining an acceptable range of leakage current density.
Either before or after forming the zirconium silicon film, other dielectric layers such as nitride layers and/or insulating metal oxide layers may be formed as part of the dielectric layer or dielectric stack. Depending on the application, a dielectric stack may include a silicon oxide layer. The dielectric layer may be formed as a nanolaminate. An embodiment of a nanolaminate may include a layer of zirconium oxide and the zirconium silicon oxide film. Alternatively, the dielectric layer may be formed substantially as the zirconium silicon oxide film.
In various embodiments, the structure of the interface between the dielectric layer and the substrate on which it is disposed is controlled to limit the inclusion of silicon oxide, since a silicon oxide layer would reduce the effective dielectric constant of the dielectric layer. The material composition and properties for an interface layer are typically dependent on process conditions and the condition of the substrate before forming the dielectric layer. Though the existence of an interface layer may effectively reduce the dielectric constant associated with the dielectric layer and its substrate, the interface layer, such as a silicon oxide interface layer or other composition interface layer, may improve the interface density, fixed charge density, and channel mobility of a device having this interface layer.
In the various embodiments, the thickness of a zirconium silicon oxide film is related to the number of ALD cycles performed and the growth rate associated with the selected permutations of sequences in the cycles. As can be understood by those skilled in the art, particular effective growth rates for the engineered zirconium silicon oxide film can be determined during normal initial testing of the ALD system for processing a zirconium silicon oxide dielectric for a given application without undue experimentation.
Atomic layer deposition of the individual components of the zirconium silicon oxide layer allows for individual control of each precursor pulsed into the reaction chamber. Thus, each precursor is pulsed into the reaction chamber for a predetermined period, where the predetermined period can be set separately for each precursor. In an embodiment, an ALD silicon sequence may be used to control the overall silicon content of the zirconium silicon oxide film to adjust for silicon deposited in a zirconium sequence. Additionally, for various embodiments for ALD formation of a zirconium silicon oxide layer, each precursor can be pulsed into the reaction under separate environmental conditions. The substrate can be maintained at a selected temperature and the reaction chamber maintained at a selected pressure independently for pulsing each precursor. Appropriate temperatures and pressures may be maintained, whether the precursor is a single precursor or a mixture of precursors. During atomic layer deposition, the pulsing of the precursor gases is separated by purging the reaction chamber with a purging gas following each pulsing of a precursor. In an embodiment, nitrogen gas is used as the purging gas following the pulsing of each precursor used in a cycle to form a film of zirconium silicon oxide. Additionally, excess gases and byproducts may be removed from the reaction chamber by purging and/or evacuating the reaction chamber.
FIG. 3 illustrates a flow diagram of elements for an embodiment of a method to form a dielectric layer containing an atomic layer deposited zirconium silicon oxide layer. This embodiment can be implemented with the atomiclayer deposition system100 ofFIG. 1. At305, asubstrate110 is prepared. The substrate used for forming a transistor is typically a silicon or silicon containing material. In other embodiments, germanium, gallium arsenide, silicon-on-sapphire substrates, or other suitable substrates may be used. This preparation process may include cleaningsubstrate110 and forming layers and regions of the substrate, such as drains and sources of a metal oxide semiconductor (MOS) transistor, prior to forming a gate dielectric. Alternatively, these active regions may be formed after forming the dielectric layer, depending on the overall fabrication process implemented. In an embodiment, the substrate is cleaned to provide an initial substrate depleted of its native oxide. In an embodiment, the initial substrate is cleaned also to provide a hydrogen-terminated surface. In an embodiment, a silicon substrate undergoes a final hydrofluoric (HF) rinse prior to ALD processing to provide the silicon substrate with a hydrogen-terminated surface without a native silicon oxide layer.
Cleaning immediately preceding atomic layer deposition aids in reducing an occurrence of silicon oxide as an interface between a silicon based substrate and a zirconium silicon oxide dielectric formed using the atomic layer deposition process. The material composition and properties of an interface layer are typically dependent on process conditions and the condition of the substrate before forming the dielectric layer. Though the existence of an interface layer may effectively reduce the dielectric constant associated with the dielectric layer and its substrate, the interface layer, such as a SiO2interface layer or other composition interface layer, may improve the interface density, fixed charge density, and channel mobility of a device having this interface layer.
The sequencing of the formation of the regions of the transistor being processed may follow typical sequencing that is generally performed in the fabrication of a MOS transistor as is well known to those skilled in the art. Prior to forming a gate dielectric, masking of substrate regions to be protected during the gate dielectric formation, as is typically performed in MOS fabrication, may be included in the processing. In this exemplary embodiment, the unmasked region includes a body region of a transistor; however, one skilled in the art will recognize that other semiconductor device structures may utilize this process. Additionally, thesubstrate110 in its ready-for-processing form is conveyed into a position inreaction chamber120 for ALD processing.
At310, a precursor containing zirconium, such as a ZrCl2[N(SiMe3)2]2precursor, is pulsed intoreaction chamber120. The ZrCl2[N(SiMe3)2]2may be pulsed intoreaction chamber120 through the gas-distribution fixture140 ontosubstrate110. The flow of the ZrCl2[N(SiMe3)2]2may be controlled by mass-flow controller156 fromgas source151, where the ZrCl2[N(SiMe3)2]2is maintained. In an embodiment, the substrate temperature is maintained at temperature ranging from about 150° C. to about 500° C. byheating element130. ZrCl2[N(SiMe3)2]2may be thermally stable up to about 120° C. with partial decomposition above 150° C. during evaporation. The evaporation temperature of the ZrCl2[N(SiMe3)2]2may be maintained at about 100° C. The ZrCl2[N(SiMe3)2]2reacts with the surface of thesubstrate110 in the desired region defined by the unmasked areas of thesubstrate110. A precursor containing zirconium may include zirconium halides and/or zirconium alkylamide precursors.
At315, a first purging gas is pulsed into thereaction chamber120. In an embodiment, an inert gas is used as a purging gas and a carrier gas. The inert gas flow is controlled by mass-flow controller166 from the purginggas source161 into thegas conduit170. Using the inert gas purge avoids overlap of the precursor pulses and possible gas phase reactions. In an embodiment, nitrogen, argon gas or other inert gases may be used as the purging gas. Following the purge, a first oxygen-containing precursor is pulsed into thereaction chamber120, at320.
For a zirconium sequence using ZrCl2[N(SiMe3)2]2as the precursor, water vapor may be selected as the precursor acting as a reactant to deposit zirconium, silicon, and oxygen on thesubstrate110. The H2O vapor is pulsed into thereaction chamber120 throughgas conduit170 fromgas source152 by mass-flow controller157. The water vapor aggressively reacts at the surface ofsubstrate110.
Following the pulsing of the first oxygen-containing precursor, a second purging gas is injected into thereaction chamber120, at325. An inert gas may be used to purge the reaction chamber after pulsing each precursor gas in the zirconium/oxygen sequence. In an embodiment, nitrogen, argon gas or other inert gases may be used as the purging gas. Excess precursor gas and reaction by-products are removed from the system by the purge gas, in conjunction with the exhausting of thereaction chamber120 usingvacuum pump182 through mass-flow controller187, and exhausting of thegas conduit170 by thevacuum pump181 through mass-flow controller186.
In an embodiment, the zirconium sequence may be performed a number of times before proceeding to pulse a precursor containing silicon intoreaction chamber120. Various growth rates for zirconium oxide may be attained, including a growth rate of about 1.1 Å/sequence cycle at about 250° C.
At330, a precursor containing silicon is pulsed intoreaction chamber120. In an embodiment, SiCl4is used as the silicon-containing precursor. Other silicon halides, such as SiI4, may be used. The SiCl4may be pulsed to the surface of thesubstrate110 through gas-distribution fixture140 fromgas source153 by mass-flow controller158. In an embodiment, during pulsing of the SiCl4, the substrate may be held between about 340° C. and about 375° C. by theheating element130.
At335, a third purging gas is introduced into the system. In an embodiment following a SiCl4precursor, an inert gas may be used as a purging and carrier gas. In various embodiments, nitrogen, argon, or other inert gases may be used as a purging gas. The flow of the third purging gas is controlled by mass-flow controller167 from the purginggas source162 into thegas conduit170 and subsequently into thereaction chamber120.
At340, a second oxygen-containing precursor is pulsed into thereaction chamber120. For a silicon sequence using SiCl4as the precursor, oxygen, in the form of O2or O3, may be used as the precursor acting as an oxidizing reactant to interact at thesubstrate110. The oxygen is pulsed into thereaction chamber120 throughgas conduit170 fromgas source154 by mass-flow controller159. The oxygen reacts aggressively at the surface ofsubstrate110. In an embodiment, during the oxygen pulsing,substrate110 may be raised to a temperature significantly higher than the temperature used during the pulsing of the precursor containing silicon. In an embodiment, the temperature forsubstrate110 is at about 550° C. during the oxygen pulsing.
At345, a fourth purging gas is injected into thereaction chamber120. In an embodiment, an inert gas is used as the fourth purging gas to purge the reaction chamber. In various embodiments, nitrogen, argon, or other inert gases may be used as the fourth purging gas. Excess precursor gas and reaction by-products are removed from the system by the purge gas, in conjunction with the exhausting of thereaction chamber120 usingvacuum pump182 through mass-flow controller187, and exhausting of thegas conduit170 by thevacuum pump181 through mass-flow controller186.
At350, it is determined whether the zirconium silicon oxide film is of the desired thickness, t. The thickness of a zirconium silicon oxide film after one cycle is determined by the pulsing periods used in the zirconium sequences and the silicon sequences at the given temperatures. Typically, at a given temperature, the pulsing periods can vary over a significant range above some minimum pulse time for the precursors, without substantially altering the growth rate. Once a set of periods for one cycle is determined, the growth rate for the zirconium silicon oxide film will be set at a value such as N nm/cycle. For a desired zirconium silicon oxide film thickness in an application such as forming a gate dielectric of a MOS transistor, the ALD process should be repeated for t/N cycles.
The desired thickness should be completed after t/N cycles. If less than t/N cycles have been completed, the process starts over at310 with the pulsing of the precursor containing zirconium. If t/N cycles have completed, no further ALD processing is required and the zirconium silicon oxide film is completed. Once the total number of cycles to form the desired thickness has been completed, the dielectric film containing the zirconium silicon oxide layer may optionally be annealed. In an embodiment, the zirconium silicon oxide layer is annealed in a dry oxygen atmosphere. Alternatively, the zirconium silicon oxide layer is annealed in a nitrogen atmosphere.
At360, after forming the zirconium silicon oxide layer, processing the device having the dielectric layer containing zirconium silicon oxide layer is completed. In an embodiment, completing the device includes further processing of the dielectric layer to include layers of other dielectric materials. In an embodiment, completing the device includes completing the formation of a transistor. In another embodiment, completing the device includes completing the formation of a capacitor. Alternatively, completing the process includes completing the construction of a memory device having an array with access transistors formed with gate dielectrics containing atomic layer deposited zirconium silicon oxide layers. In an embodiment, completing the process includes the formation of an electronic system such as an information handling device that uses electronic devices with transistors formed with dielectric films containing an atomic layer deposited zirconium silicon oxide layer.
Embodiments for methods having elements similar to the embodiment ofFIG. 3 may include numerous permutations for forming the zirconium silicon oxide layer. In an embodiment, the silicon sequence is conducted before the zirconium sequence. In an embodiment, a zirconium/silicon cycle may include a number, x, of zirconium sequences and a number, y, of silicon sequences. The number of sequences x, y may be selected to engineer the relative amounts of silicon to zirconium. In an embodiment, the number of sequences x and y, along with associated pulsing periods and times, is selected to form a zirconium silicon oxide with substantially equal amounts of zirconium and silicon. In an embodiment, the number of sequences is selected with x=y. In an embodiment, the number of sequences x and y are selected to form a zirconium-rich zirconium silicon oxide. Alternatively, the number of sequences x and y are selected to form a silicon-rich zirconium silicon oxide. In an embodiment of a method that includes forming a zirconium silicon oxide film, an atomic layer deposition sequence includes forming an atomic layer of zirconium oxide followed by forming an atomic layer of silicon oxide.
Various embodiments provide an atomic layer deposited zirconium silicon oxide film that are amorphous and have smooth interfaces with other layers relative to a zirconium silicon oxide film formed by other methods such as chemical vapor deposition, sputtering, sol gel, pulsed-laser deposition and reactive magnetron radio frequency sputtering. Processing a zirconium silicon oxide film by atomic layer deposition allows for the fabrication of an amorphous dielectric layer, which may avoid increased leakage current through grain boundaries that typically may accompany formation of polycrystalline films. Various embodiments provide a process for growing a dielectric film having a wide range of useful equivalent oxide thickness, teq, associated with a dielectric constant in the range from about 3.9 to about 25. Forming dielectric layers with dielectric constants at the higher range may allow the formation of layers with a teqranging from about 5 Å to about 20 Å. In an embodiment, a dielectric layer containing a zirconium silicon oxide layer may have a teqof less than 5 Å. For applications relating to lower leakage current densities, zirconium silicon oxide films may be formed with lower dielectric constants. Zirconium silicon oxide films with dielectric constants around 12 may provide dielectrics with relatively low leakage current densities. Lower leakage current densities may be attained with zirconium silicon oxide films having dielectric constants less than 10. The dielectric constant and leakage current density characteristics of a dielectric layer containing a zirconium silicon oxide film may be controlled by selectively controlling the silicon content in the zirconium silicon oxide film. Additionally, the novel process can be implemented to form transistors, capacitors, memory devices, and other electronic systems including information handling devices.
Atransistor400 as depicted inFIG. 4 may be constructed by forming asource region420 and adrain region430 in a silicon basedsubstrate410 where source and drainregions420,430 are separated by abody region432.Body region432 defines a channel having achannel length434. Agate450 is formed over and contacts gate dielectric440 disposed onsubstrate410. In an embodiment,gate dielectric440 contains a zirconium silicon oxide film.Gate dielectric440 may be realized as a dielectric layer formed substantially of a zirconium silicon oxide film.Gate dielectric440 may be a dielectric layer containing one or more layers of dielectric material in which at least one layer is a zirconium silicon oxide film. The zirconium silicon oxide film may be a zirconium silicon oxide film structured as monolayers of zirconium silicon oxide formed according to the teaching herein.
Aninterfacial layer433 may form betweenbody region432 andgate dielectric440. In an embodiment,interfacial layer433 may be limited to a relatively small thickness compared togate dielectric440, or to a thickness significantly less than gate dielectric440 as to be effectively eliminated. In an embodiment,interfacial layer433 is substantially without a silicon oxide layer. Forming the substrate, gate, and the source and drain regions may be performed using standard processes known to those skilled in the art. Additionally, the sequencing of the various elements of the process for forming a transistor may be conducted with standard fabrication processes, as known to those skilled in the art. In an embodiment,gate dielectric440 may be realized as a gate insulator in a silicon CMOS transistor. Use of such a gate dielectric including a zirconium silicon oxide is not limited to silicon based substrates, but may be used with a variety of semiconductor substrates.
FIG. 5 shows an embodiment of a configuration of a floatinggate transistor500 having an insulating layer containing a zirconium silicon oxide film.Transistor500 includes a silicon basedsubstrate510 with asource520 and adrain530 separated by abody region532.Body region532 betweensource520 and drain530 defines a channel region having achannel length534. Located abovebody region532 is astack555 including agate dielectric540, a floatinggate552, a floatinggate dielectric542, and acontrol gate550. In an embodiment, floatinggate552 is formed over andcontacts gate dielectric540. Aninterfacial layer533 may form betweenbody region532 andgate dielectric540. In an embodiment,interfacial layer533 may be limited to a relatively small thickness compared togate dielectric540, or to a thickness significantly less than gate dielectric540 as to be effectively eliminated. In an embodiment,interfacial layer533 is substantially without a silicon oxide layer.
In an embodiment,gate dielectric540 includes a dielectric containing an atomic layer deposited zirconium silicon oxide film.Gate dielectric540 may be realized as a dielectric layer formed substantially of zirconium silicon oxide.Gate dielectric540 may include multiple layers in which at least one layer is substantially zirconium silicon oxide. In an embodiment,gate dielectric540 may include multiple layers where a substantially zirconium silicon oxide filmcontacts body region532.
In an embodiment, floatinggate dielectric542 includes a dielectric layer having an atomic layer deposited zirconium silicon oxide film formed in embodiments similar to those described herein. Floatinggate dielectric542 may be realized as a dielectric layer formed substantially of zirconium silicon oxide. Floatinggate dielectric542 may include multiple layers in which at least one layer is substantially zirconium silicon oxide. In an embodiment,control gate550 is formed over and contacts floatinggate dielectric542.
Alternatively, bothgate dielectric540 and floatinggate dielectric542 may be formed as dielectric layers including a zirconium silicon oxide film.Gate dielectric540, and floatinggate dielectric542 may be realized by embodiments similar to those described herein, with the remaining elements of thetransistor500 formed using processes known to those skilled in the art.
In an embodiment, gate dielectric540 forms a tunnel gate insulator and floating gate dielectric542 forms an inter-gate insulator in flash memory devices, wheregate dielectric540 and/or floatinggate dielectric542 include an insulating layer having an atomic layer deposited zirconium silicon oxide. Use of dielectric layers configured in various embodiments is not limited to silicon based substrates, but may be used with a variety of semiconductor substrates.
The embodiments of methods for forming dielectric layers containing a zirconium silicon oxide film may also be applied to forming capacitors in various integrated circuits, memory devices, and electronic systems. In an embodiment for acapacitor600 illustrated inFIG. 6, a method includes forming a firstconductive layer610, forming adielectric layer620 containing a zirconium silicon oxide film formed by atomic layer deposition on firstconductive layer610, and forming a secondconductive layer630 ondielectric layer620.Dielectric layer620, including an insulating layer having a zirconium silicon oxide film, may be formed using any of the embodiments described herein.
Aninterfacial layer615 may form between firstconductive layer610 anddielectric layer620. In an embodiment,interfacial layer615 may be limited to a relatively small thickness compared todielectric layer620, or to a thickness significantly less thandielectric layer620 as to be effectively eliminated. In an embodiment,interfacial layer615 is substantially without a silicon oxide layer.
Dielectric layer620 may be realized as a dielectric layer formed substantially of zirconium silicon oxide.Dielectric layer620 may include multiple layers in which at least one layer is substantially zirconium silicon oxide. In an embodiment,dielectric layer620 may include multiple layers where a substantially zirconium silicon oxide film contacts firstconductive layer610. Embodiments fordielectric layer620 in a capacitor include, but are not limited to, dielectrics in DRAM capacitors and dielectrics in capacitors in analog, radio frequency (RF), and mixed signal integrated circuits.
Various embodiments for a dielectric layer containing a zirconium silicon oxide film formed by atomic layer deposition may provide for enhanced device performance by providing devices with reduced leakage current. In an embodiment, such improvements in leakage current characteristics may be attained by forming one or more layers of an atomic layer deposited zirconium silicon oxide in a nanolaminate structure with other dielectric layers including other metal oxides such as zirconium oxide. The transition from one layer of the nanolaminate to another layer of the nanolaminate provides further disruption to a tendency for an ordered structure in the nanolaminate stack. The term “nanolaminate” means a composite film of ultra thin layers of two or more materials in a layered stack. Typically, each layer in a nanolaminate has a thickness of an order of magnitude in the nanometer range. Further, each individual material layer of the nanolaminate can have a thickness as low as a monolayer of the material or as high as 20 nanometers. In an embodiment, a ZrOx/ZrSiOxnanolaminate contains alternating layers of a zirconium oxide and a zirconium silicon oxide.
FIG. 7 depicts ananolaminate structure700 for an embodiment of a dielectric structure including an atomic layer deposited zirconium silicon oxide film. In an embodiment,nanolaminate structure700 includes a plurality of layers705-1,705-2 to705-N, where at least one layer contains a zirconium silicon oxide film formed according to an embodiment herein. The other layers may be other dielectric layers such as, but not limited to, dielectric metal oxides, insulating nitrides, and insulating oxynitrides. The sequencing of the layers depends on the application. In an embodiment, an atomic layer deposited zirconium silicon oxide film is the first layer formed on a substrate. In an embodiment,nanolaminate structure700 contains an atomic layer deposited zirconium silicon oxide film in contact withconductive contact710 and/orconductive contact720. The effective dielectric constant associated withnanolaminate structure700 is that attributable to N capacitors in series, where each capacitor has a thickness defined by the thickness of the corresponding layer. By selecting each thickness and the composition of each layer, a nanolaminate structure can be engineered to have a predetermined dielectric constant. Embodiments for structures such asnanolaminate structure700 may be used as nanolaminate dielectrics in NROM flash memory devices as well as other integrated circuits. In an embodiment, a layer of thenanolaminate structure700 is used to store charge in the NROM device. The charge storage layer of ananolaminate structure700 in an NROM device may be a silicon oxide layer.
Transistors, capacitors, and other devices having dielectric films containing an atomic layer deposited zirconium silicon oxide film formed by the methods described above may be implemented into memory devices and electronic systems including information handling devices. Embodiments of these information handling devices may include wireless systems, telecommunication systems, and computers. Further, embodiments of electronic devices having dielectric films containing a zirconium silicon oxide film may be realized as integrated circuits.
FIG. 8 illustrates a diagram for anelectronic system800 having one or more devices having a dielectric layer containing an atomic layer deposited zirconium silicon oxide film fabricated according to various embodiments. In an embodiment, such a dielectric layer is formed substantially as a zirconium silicon oxide film.Electronic system800 includes acontroller805, abus815, and anelectronic device825, wherebus815 provides electrical conductivity betweencontroller805 andelectronic device825. In various embodiments,controller805 and/orelectronic device825 include an embodiment for a dielectric layer having a zirconium silicon oxide film formed by atomic layer deposition as previously discussed herein.Electronic system800 may include, but is not limited to, information handling devices, wireless systems, telecommunication systems, fiber optic systems, electro-optic systems, and computers.
FIG. 9 depicts a diagram of an embodiment of asystem900 having acontroller905 and amemory925.Controller905 and/ormemory925 may include a dielectric layer having an atomic layer deposited zirconium silicon oxide film fabricated according to various embodiments. In an embodiment, such a dielectric layer is formed substantially as a zirconium silicon oxide film.System900 also includes anelectronic apparatus935, and a bus915, where bus915 provides electrical conductivity betweencontroller905 andelectronic apparatus935, and betweencontroller905 andmemory925. Bus915 may include an address, a data bus, and a control bus, each independently configured. Alternatively, bus915 may use common conductive lines for providing address, data, and/or control, the use of which is regulated bycontroller905. In an embodiment,electronic apparatus935 may be additional memory configured in a manner similar tomemory925. An embodiment may include an additional peripheral device ordevices945 coupled to bus915. In an embodiment,controller905 is a processor. Any ofcontroller905,memory925, bus915,electronic apparatus935, and peripheral device ordevices945 may include a dielectric layer including a zirconium silicon oxide film formed according to various embodiments. In an embodiment, such a dielectric layer is formed substantially as a zirconium silicon oxide film.System900 may include, but is not limited to, information handling devices, telecommunication systems, and computers.
Peripheral devices945 may include displays, additional storage memory, or other control devices that may operate in conjunction withcontroller905. Alternatively,peripheral devices945 may include displays, additional storage memory, or other control devices that may operate in conjunction withcontroller905 and/ormemory925.
Memory925 may be realized as a memory device containing a dielectric layer including a zirconium silicon oxide film formed according to various embodiments. In an embodiment, such a dielectric layer is formed substantially as a zirconium silicon oxide film. It will be understood that embodiments are equally applicable to any size and type of memory circuit and are not intended to be limited to a particular type of memory device. Memory types include a DRAM, SRAM (Static Random Access Memory) or Flash memories. Additionally, the DRAM could be a synchronous DRAM commonly referred to as SGRAM (Synchronous Graphics Random Access Memory), SDRAM (Synchronous Dynamic Random Access Memory), SDRAM II, and DDR SDRAM (Double Data Rate SDRAM), as well as Synchlink or Rambus DRAMs and other emerging DRAM technologies.
Formation of dielectric layers containing a zirconium silicon oxide film formed by atomic layer deposition, processed in relatively low temperatures, may be amorphous and possess smooth surfaces. Such zirconium silicon oxide films can provide enhanced electrical properties due to their smoother surface, resulting in reduced leakage current. Additionally, such dielectric layers provide a significantly thicker physical thickness than a silicon oxide layer having the same equivalent oxide thickness, where the increased thickness would also reduce leakage current. These properties of embodiments of dielectric layers allow for application as dielectric layers in numerous electronic devices and systems.
Capacitors, transistors, higher level ICs or devices including memory devices, and electronic systems are constructed utilizing the novel process for forming a dielectric film having an ultra thin equivalent oxide thickness, teq. Gate dielectric layers or films including an atomic layer deposited zirconium silicon oxide film may be formed having a dielectric constant (K) substantially higher than that of silicon oxide. These dielectric films are capable of a teqthinner than SiO2gate dielectrics of the same physical thickness. Alternatively, the high dielectric constant relative to silicon dioxide allows the use of much larger physical thickness of these high-κ dielectric materials for the same teqof SiO2. Forming the relatively larger thickness aids in processing gate dielectrics and other dielectric layers in electronic devices and systems.
Although specific embodiments have been illustrated and described herein, it will be appreciated by those of ordinary skill in the art that any arrangement that is calculated to achieve the same purpose may be substituted for the specific embodiments shown. It is to be understood that the above description is intended to be illustrative, and not restrictive, and that the phraseology or terminology employed herein is for the purpose of description and not of limitation. Combinations of the above embodiments and other embodiments will be apparent to those of skill in the art upon studying the above description.