Movatterモバイル変換


[0]ホーム

URL:


US20080028136A1 - Method and apparatus for refresh management of memory modules - Google Patents

Method and apparatus for refresh management of memory modules
Download PDF

Info

Publication number
US20080028136A1
US20080028136A1US11/828,181US82818107AUS2008028136A1US 20080028136 A1US20080028136 A1US 20080028136A1US 82818107 AUS82818107 AUS 82818107AUS 2008028136 A1US2008028136 A1US 2008028136A1
Authority
US
United States
Prior art keywords
interface circuit
memory
refresh
memory devices
interface
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/828,181
Inventor
Keith Schakel
Suresh Rajan
Michael John Smith
David Wang
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Google LLC
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US11/461,439external-prioritypatent/US7580312B2/en
Priority claimed from US11/524,811external-prioritypatent/US7590796B2/en
Priority to US11/828,181priorityCriticalpatent/US20080028136A1/en
Application filed by IndividualfiledCriticalIndividual
Assigned to METARAM, INC.reassignmentMETARAM, INC.ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS).Assignors: RAJAN, SURESH NATARAJAN, SCHAKEL, KEITH R., SMITH, MICHAEL JOHN SEBASTIAN, WANG, DAVID T.
Priority to US11/929,655prioritypatent/US20080109598A1/en
Priority to US11/929,631prioritypatent/US8566516B2/en
Publication of US20080028136A1publicationCriticalpatent/US20080028136A1/en
Assigned to GOOGLE INC.reassignmentGOOGLE INC.ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS).Assignors: METARAM, INC.
Priority to US13/620,645prioritypatent/US20130132661A1/en
Priority to US14/090,342prioritypatent/US9171585B2/en
Priority to US14/922,388prioritypatent/US9507739B2/en
Priority to US15/358,335prioritypatent/US10013371B2/en
Assigned to GOOGLE LLCreassignmentGOOGLE LLCCHANGE OF NAME (SEE DOCUMENT FOR DETAILS).Assignors: GOOGLE INC.
Abandonedlegal-statusCriticalCurrent

Links

Images

Classifications

Definitions

Landscapes

Abstract

One embodiment sets forth an interface circuit configured to manage refresh command sequences that includes a system interface adapted to receive a refresh command from a memory controller, clock frequency detection circuitry configured to determine the timing for issuing staggered refresh commands to two or more memory devices coupled to the interface circuit based on the refresh command received from the memory controller, and at least two refresh command sequence outputs configured to generate the staggered refresh commands for the two or more memory devices

Description

Claims (22)

US11/828,1812005-06-242007-07-25Method and apparatus for refresh management of memory modulesAbandonedUS20080028136A1 (en)

Priority Applications (7)

Application NumberPriority DateFiling DateTitle
US11/828,181US20080028136A1 (en)2006-07-312007-07-25Method and apparatus for refresh management of memory modules
US11/929,631US8566516B2 (en)2006-07-312007-10-30Refresh management of memory modules
US11/929,655US20080109598A1 (en)2006-07-312007-10-30Method and apparatus for refresh management of memory modules
US13/620,645US20130132661A1 (en)2006-07-312012-09-14Method and apparatus for refresh management of memory modules
US14/090,342US9171585B2 (en)2005-06-242013-11-26Configurable memory circuit system and method
US14/922,388US9507739B2 (en)2005-06-242015-10-26Configurable memory circuit system and method
US15/358,335US10013371B2 (en)2005-06-242016-11-22Configurable memory circuit system and method

Applications Claiming Priority (5)

Application NumberPriority DateFiling DateTitle
US11/461,439US7580312B2 (en)2006-07-312006-07-31Power saving system and method for use with a plurality of memory circuits
US82322906P2006-08-222006-08-22
US11/524,811US7590796B2 (en)2006-07-312006-09-20System and method for power management in memory systems
US11/584,179US7581127B2 (en)2006-07-312006-10-20Interface circuit system and method for performing power saving operations during a command-related latency
US11/828,181US20080028136A1 (en)2006-07-312007-07-25Method and apparatus for refresh management of memory modules

Related Parent Applications (1)

Application NumberTitlePriority DateFiling Date
US11/584,179Continuation-In-PartUS7581127B2 (en)2005-06-242006-10-20Interface circuit system and method for performing power saving operations during a command-related latency

Related Child Applications (2)

Application NumberTitlePriority DateFiling Date
US11/929,631ContinuationUS8566516B2 (en)2006-07-312007-10-30Refresh management of memory modules
US11/929,655ContinuationUS20080109598A1 (en)2005-06-242007-10-30Method and apparatus for refresh management of memory modules

Publications (1)

Publication NumberPublication Date
US20080028136A1true US20080028136A1 (en)2008-01-31

Family

ID=38987739

Family Applications (4)

Application NumberTitlePriority DateFiling Date
US11/828,181AbandonedUS20080028136A1 (en)2005-06-242007-07-25Method and apparatus for refresh management of memory modules
US11/929,655AbandonedUS20080109598A1 (en)2005-06-242007-10-30Method and apparatus for refresh management of memory modules
US11/929,631Active2028-01-16US8566516B2 (en)2006-07-312007-10-30Refresh management of memory modules
US13/620,645AbandonedUS20130132661A1 (en)2005-06-242012-09-14Method and apparatus for refresh management of memory modules

Family Applications After (3)

Application NumberTitlePriority DateFiling Date
US11/929,655AbandonedUS20080109598A1 (en)2005-06-242007-10-30Method and apparatus for refresh management of memory modules
US11/929,631Active2028-01-16US8566516B2 (en)2006-07-312007-10-30Refresh management of memory modules
US13/620,645AbandonedUS20130132661A1 (en)2005-06-242012-09-14Method and apparatus for refresh management of memory modules

Country Status (1)

CountryLink
US (4)US20080028136A1 (en)

Cited By (51)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US20070058471A1 (en)*2005-09-022007-03-15Rajan Suresh NMethods and apparatus of stacking DRAMs
US20070143031A1 (en)*2003-08-302007-06-21Istech Co., Ltd.Method of analyzing a bio chip
US20070195613A1 (en)*2006-02-092007-08-23Rajan Suresh NMemory module with memory stack and interface with enhanced capabilities
US20070204075A1 (en)*2006-02-092007-08-30Rajan Suresh NSystem and method for reducing command scheduling constraints of memory circuits
US20080010435A1 (en)*2005-06-242008-01-10Michael John Sebastian SmithMemory systems and memory modules
US20080028137A1 (en)*2006-07-312008-01-31Schakel Keith RMethod and Apparatus For Refresh Management of Memory Modules
US20080027703A1 (en)*2006-07-312008-01-31Metaram, Inc.Memory circuit simulation system and method with refresh capabilities
US20080025108A1 (en)*2006-07-312008-01-31Metaram, Inc.System and method for delaying a signal communicated from a system to at least one of a plurality of memory circuits
US20080056014A1 (en)*2006-07-312008-03-06Suresh Natarajan RajanMemory device with emulated characteristics
US20080062773A1 (en)*2006-07-312008-03-13Suresh Natarajan RajanSystem and method for simulating an aspect of a memory circuit
US20080086588A1 (en)*2006-10-052008-04-10Metaram, Inc.System and Method for Increasing Capacity, Performance, and Flexibility of Flash Storage
US20080109597A1 (en)*2006-07-312008-05-08Schakel Keith RMethod and apparatus for refresh management of memory modules
US20080115006A1 (en)*2006-07-312008-05-15Michael John Sebastian SmithSystem and method for adjusting the timing of signals associated with a memory system
US20080239857A1 (en)*2006-07-312008-10-02Suresh Natarajan RajanInterface circuit system and method for performing power management operations in conjunction with only a portion of a memory circuit
US20090285031A1 (en)*2005-06-242009-11-19Suresh Natarajan RajanSystem and method for simulating an aspect of a memory circuit
US7730338B2 (en)2006-07-312010-06-01Google Inc.Interface circuit system and method for autonomously performing power management operations in conjunction with a plurality of memory circuits
US20110095783A1 (en)*2009-06-092011-04-28Google Inc.Programming of dimm termination resistance values
US8077535B2 (en)2006-07-312011-12-13Google Inc.Memory refresh apparatus and method
US8080874B1 (en)2007-09-142011-12-20Google Inc.Providing additional space between an integrated circuit and a circuit board for positioning a component therebetween
US8081474B1 (en)2007-12-182011-12-20Google Inc.Embossed heat spreader
US8111566B1 (en)2007-11-162012-02-07Google, Inc.Optimal channel design for memory devices for providing a high-speed memory interface
US8130560B1 (en)2006-11-132012-03-06Google Inc.Multi-rank partial width memory modules
US8209479B2 (en)2007-07-182012-06-26Google Inc.Memory circuit system and method
US8244971B2 (en)2006-07-312012-08-14Google Inc.Memory circuit system and method
EP2377127A4 (en)*2008-12-302012-10-31Micron Technology Inc DEVICES AND METHODS FOR REFRESHING VARIABLE MEMORY
US8335894B1 (en)2008-07-252012-12-18Google Inc.Configurable memory system with interface circuit
US8386722B1 (en)2008-06-232013-02-26Google Inc.Stacked DIMM memory interface
US8397013B1 (en)2006-10-052013-03-12Google Inc.Hybrid memory module
US8438328B2 (en)2008-02-212013-05-07Google Inc.Emulation of abstracted DIMMs using abstracted DRAMs
US8588017B2 (en)2010-10-202013-11-19Samsung Electronics Co., Ltd.Memory circuits, systems, and modules for performing DRAM refresh operations and methods of operating the same
US8796830B1 (en)2006-09-012014-08-05Google Inc.Stackable low-profile lead frame package
US20140365597A1 (en)*2013-06-072014-12-11International Business Machines CorporationProcessing Element Data Sharing
US8930647B1 (en)2011-04-062015-01-06P4tents1, LLCMultiple class memory systems
US20150046625A1 (en)*2012-11-202015-02-12Thstyme Bermuda LimitedSolid state drive architectures
US8972673B2 (en)2006-07-312015-03-03Google Inc.Power management of memory circuits by virtual memory simulation
US9158546B1 (en)2011-04-062015-10-13P4tents1, LLCComputer program product for fetching from a first physical memory between an execution of a plurality of threads associated with a second physical memory
US9164679B2 (en)2011-04-062015-10-20Patents1, LlcSystem, method and computer program product for multi-thread operation involving first memory of a first memory class and second memory of a second memory class
US9171585B2 (en)2005-06-242015-10-27Google Inc.Configurable memory circuit system and method
US9170744B1 (en)2011-04-062015-10-27P4tents1, LLCComputer program product for controlling a flash/DRAM/embedded DRAM-equipped system
US9176671B1 (en)2011-04-062015-11-03P4tents1, LLCFetching data between thread execution in a flash/DRAM/embedded DRAM-equipped system
US9417754B2 (en)2011-08-052016-08-16P4tents1, LLCUser interface system, method, and computer program product
US9507739B2 (en)2005-06-242016-11-29Google Inc.Configurable memory circuit system and method
US9632929B2 (en)2006-02-092017-04-25Google Inc.Translating an address associated with a command communicated between a system and memory circuits
US9870814B2 (en)2012-10-222018-01-16Hewlett Packard Enterprise Development LpRefreshing a group of memory cells in response to potential disturbance
KR101872297B1 (en)*2011-05-112018-07-02에스케이하이닉스 주식회사Semiconductor memory apparatus
US10013371B2 (en)2005-06-242018-07-03Google LlcConfigurable memory circuit system and method
US20190172537A1 (en)*2012-11-202019-06-06Thstyme Bermuda LimitedSolid state drive architectures
US10679722B2 (en)2016-08-262020-06-09Sandisk Technologies LlcStorage system with several integrated components and method for use therewith
CN112185442A (en)*2019-07-032021-01-05美光科技公司Memory with programmable die refresh stagger
US11468960B2 (en)2019-12-312022-10-11Micron Technology, Inc.Semiconductor device with selective command delay and associated methods and systems
US11775457B1 (en)*2021-02-232023-10-03Xilinx, Inc.Command pattern sequencer for memory calibration

Families Citing this family (32)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
KR101377305B1 (en)*2005-06-242014-03-25구글 인코포레이티드An integrated memory core and memory interface circuit
US8572320B1 (en)2009-01-232013-10-29Cypress Semiconductor CorporationMemory devices and systems including cache devices for memory modules
WO2010148359A1 (en)2009-06-182010-12-23Cypress Semiconductor CorporationMemory devices and systems including multi-speed access of memory modules
US9128632B2 (en)2009-07-162015-09-08Netlist, Inc.Memory module with distributed data buffers and method of operation
US8549217B2 (en)*2009-11-172013-10-01International Business Machines CorporationSpacing periodic commands to a volatile memory for increased performance and decreased collision
US8484410B2 (en)2010-04-122013-07-09Intel CorporationMethod to stagger self refreshes
US8775725B2 (en)*2010-12-062014-07-08Intel CorporationMemory device refresh commands on the fly
US9324433B2 (en)*2011-04-252016-04-26Microsoft Technology Licensing, LlcIntelligent flash reprogramming
US8705307B2 (en)2011-11-172014-04-22International Business Machines CorporationMemory system with dynamic refreshing
US10355001B2 (en)*2012-02-152019-07-16Micron Technology, Inc.Memories and methods to provide configuration information to controllers
US10324841B2 (en)2013-07-272019-06-18Netlist, Inc.Memory module with local synchronization
KR102094309B1 (en)2013-12-302020-03-27에스케이하이닉스 주식회사Stacked semiconductor appatus to generate refresh signal
US9123441B1 (en)2014-04-042015-09-01Inphi CorporationBackward compatible dynamic random access memory device and method of testing therefor
US9490002B2 (en)2014-07-242016-11-08Rambus Inc.Reduced refresh power
KR102304928B1 (en)*2015-05-132021-09-27삼성전자 주식회사Semiconductor Memory Device For De-concentrating Refresh Commands and System Including The Same
US10198187B1 (en)2015-10-162019-02-05Rambus Inc.Buffering device with status communication method for memory controller
US9734887B1 (en)2016-03-212017-08-15International Business Machines CorporationPer-die based memory refresh control based on a master controller
KR20180002939A (en)2016-06-292018-01-09삼성전자주식회사Memory device, memory package including the same, and memory module including the same
US20180096719A1 (en)*2016-09-302018-04-05Intel CorporationStaggering initiation of refresh in a group of memory devices
US9857978B1 (en)2017-03-092018-01-02Toshiba Memory CorporationOptimization of memory refresh rates using estimation of die temperature
US11055226B2 (en)*2018-06-292021-07-06Intel CorporationMitigation of cache-latency based side-channel attacks
KR20210131392A (en)2019-02-222021-11-02마이크론 테크놀로지, 인크. Memory device interfaces and methods
KR102727931B1 (en)*2019-07-112024-11-12삼성전자주식회사Memory device and memory system including the same
EP4081954A4 (en)2019-12-272023-04-05Micron Technology, Inc.Neuromorphic memory device and method
US11635910B2 (en)2019-12-302023-04-25Micron Technology, Inc.Memory device interface and method
WO2021138408A1 (en)2019-12-312021-07-08Micron Technology, Inc.Memory module mutiple port buffer techniques
US11520659B2 (en)2020-01-132022-12-06International Business Machines CorporationRefresh-hiding memory system staggered refresh
US11200119B2 (en)2020-01-132021-12-14International Business Machines CorporationLow latency availability in degraded redundant array of independent memory
US20220121393A1 (en)*2020-10-212022-04-21Brent KeethBuffer management of memory refresh
KR102668499B1 (en)*2022-03-102024-05-30주식회사 피델릭스Semiconductor memory device for determining operation mode with detecting the period of input clock signal and period detection circuit included therein
KR102685828B1 (en)*2022-08-292024-07-17주식회사 피델릭스Semiconductor memory device for determining operation state with detecting frequency of input clock signal
US20250278481A2 (en)*2023-08-042025-09-04Micron Technology, Inc.Row hammer mitigation for stacked memory architectures

Citations (93)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US4069452A (en)*1976-09-151978-01-17Dana Laboratories, Inc.Apparatus for automatically detecting values of periodically time varying signals
US4566082A (en)*1983-03-231986-01-21Tektronix, Inc.Memory pack addressing system
US4646128A (en)*1980-09-161987-02-24Irvine Sensors CorporationHigh-density electronic processing package--structure and fabrication
US4796232A (en)*1987-10-201989-01-03Contel CorporationDual port memory controller
US4807191A (en)*1988-01-041989-02-21Motorola, Inc.Redundancy for a block-architecture memory
US4899107A (en)*1988-09-301990-02-06Micron Technology, Inc.Discrete die burn-in for nonpackaged die
US4982265A (en)*1987-06-241991-01-01Hitachi, Ltd.Semiconductor integrated circuit device and method of manufacturing the same
US4983533A (en)*1987-10-281991-01-08Irvine Sensors CorporationHigh-density electronic modules - process and product
US5083266A (en)*1986-12-261992-01-21Kabushiki Kaisha ToshibaMicrocomputer which enters sleep mode for a predetermined period of time on response to an activity of an input/output device
US5278796A (en)*1991-04-121994-01-11Micron Technology, Inc.Temperature-dependent DRAM refresh circuit
US5282177A (en)*1992-04-081994-01-25Micron Technology, Inc.Multiple register block write method and circuit for video DRAMs
US5384745A (en)*1992-04-271995-01-24Mitsubishi Denki Kabushiki KaishaSynchronous semiconductor memory device
US5388265A (en)*1992-03-061995-02-07Intel CorporationMethod and apparatus for placing an integrated circuit chip in a reduced power consumption state
US5390334A (en)*1990-10-291995-02-14International Business Machines CorporationWorkstation power management by page placement control
US5392251A (en)*1993-07-131995-02-21Micron Semiconductor, Inc.Controlling dynamic memory refresh cycle time
US5483497A (en)*1993-08-241996-01-09Fujitsu LimitedSemiconductor memory having a plurality of banks usable in a plurality of bank configurations
US5598376A (en)*1994-12-231997-01-28Micron Technology, Inc.Distributed write data drivers for burst access memories
US5604714A (en)*1995-11-301997-02-18Micron Technology, Inc.DRAM having multiple column address strobe operation
US5606710A (en)*1994-12-201997-02-25National Semiconductor CorporationMultiple chip package processor having feed through paths on one die
US5706247A (en)*1994-12-231998-01-06Micron Technology, Inc.Self-enabling pulse-trapping circuit
US5717654A (en)*1995-02-101998-02-10Micron Technology, Inc.Burst EDO memory device with maximized write cycle timing
USRE35733E (en)*1991-11-261998-02-17Circuit Components IncorporatedDevice for interconnecting integrated circuit packages to circuit boards
US5721859A (en)*1994-12-231998-02-24Micron Technology, Inc.Counter control circuit in a burst memory
US5859792A (en)*1996-05-151999-01-12Micron Electronics, Inc.Circuit for on-board programming of PRD serial EEPROMs
US5860106A (en)*1995-07-131999-01-12Intel CorporationMethod and apparatus for dynamically adjusting power/performance characteristics of a memory subsystem
US5870347A (en)*1997-03-111999-02-09Micron Technology, Inc.Multi-bank memory input/output line selection
US5875142A (en)*1997-06-171999-02-23Micron Technology, Inc.Integrated circuit with temperature detector
US5959923A (en)*1990-06-191999-09-28Dell Usa, L.P.Digital computer having a system for sequentially refreshing an expandable dynamic RAM memory circuit
US6014339A (en)*1997-04-032000-01-11Fujitsu LimitedSynchronous DRAM whose power consumption is minimized
US6016282A (en)*1998-05-282000-01-18Micron Technology, Inc.Clock vernier adjustment
US6026050A (en)*1997-07-092000-02-15Micron Technology, Inc.Method and apparatus for adaptively adjusting the timing of a clock signal used to latch digital signals, and memory device using same
US6029250A (en)*1998-09-092000-02-22Micron Technology, Inc.Method and apparatus for adaptively adjusting the timing offset between a clock signal and digital signals transmitted coincident with that clock signal, and memory device and system using same
US6032215A (en)*1990-04-182000-02-29Rambus Inc.Synchronous memory device utilizing two external clocks
US6181640B1 (en)*1997-06-242001-01-30Hyundai Electronics Industries Co., Ltd.Control circuit for semiconductor memory device
US6336174B1 (en)*1999-08-092002-01-01Maxtor CorporationHardware assisted memory backup system and method
US20020002662A1 (en)*1998-07-132002-01-03Olarig Sompong PaulMethod and apparatus for supporting heterogeneous memory in computer systems
US6338113B1 (en)*1998-06-102002-01-08Mitsubishi Denki Kabushiki KaishaMemory module system having multiple memory modules
US6338108B1 (en)*1997-04-152002-01-08Nec CorporationCoprocessor-integrated packet-type memory LSI, packet-type memory/coprocessor bus, and control method thereof
US6341347B1 (en)*1999-05-112002-01-22Sun Microsystems, Inc.Thread switch logic in a multiple-thread processor
US6343019B1 (en)*1997-12-222002-01-29Micron Technology, Inc.Apparatus and method of stacking die on a substrate
US6343042B1 (en)*1997-10-102002-01-29Rambus, Inc.DRAM core refresh with reduced spike current
US20020019961A1 (en)*1998-08-282002-02-14Blodgett Greg A.Device and method for repairing a semiconductor memory
US20030002262A1 (en)*2001-07-022003-01-02Martin BenisekElectronic printed circuit board having a plurality of identically designed, housing-encapsulated semiconductor memories
US20030011993A1 (en)*2001-06-282003-01-16Intel CorporationHeat transfer apparatus
US6510097B2 (en)*2001-02-152003-01-21Oki Electric Industry Co., Ltd.DRAM interface circuit providing continuous access across row boundaries
US6510503B2 (en)*1998-07-272003-01-21Mosaid Technologies IncorporatedHigh bandwidth memory interface
US20030016550A1 (en)*2001-07-202003-01-23Yoo Chang-SikSemiconductor memory systems, methods, and devices for controlling active termination
US6512392B2 (en)*1998-04-172003-01-28International Business Machines CorporationMethod for testing semiconductor devices
US20030021175A1 (en)*2001-07-272003-01-30Jong Tae KwakLow power type Rambus DRAM
US20030026155A1 (en)*2001-08-012003-02-06Mitsubishi Denki Kabushiki KaishaSemiconductor memory module and register buffer device for use in the same
US6521984B2 (en)*2000-11-072003-02-18Mitsubishi Denki Kabushiki KaishaSemiconductor module with semiconductor devices attached to upper and lower surface of a semiconductor substrate
US20030035312A1 (en)*2000-09-182003-02-20Intel CorporationMemory module having buffer for isolating stacked memory devices
US6526473B1 (en)*1999-04-072003-02-25Samsung Electronics Co., Ltd.Memory module system for controlling data input and output by connecting selected memory modules to a data line
US6526484B1 (en)*1998-11-162003-02-25Infineon Technologies AgMethods and apparatus for reordering of the memory requests to achieve higher average utilization of the command and data bus
US6526471B1 (en)*1998-09-182003-02-25Digeo, Inc.Method and apparatus for a high-speed memory subsystem
US20030039158A1 (en)*1998-04-102003-02-27Masashi HoriguchiSemiconductor device, such as a synchronous dram, including a control circuit for reducing power consumption
US6683372B1 (en)*1999-11-182004-01-27Sun Microsystems, Inc.Memory expansion module with stacked memory packages and a serial storage unit
US6690191B2 (en)*2001-12-212004-02-10Sun Microsystems, Inc.Bi-directional output buffer
US20040027902A1 (en)*2000-05-242004-02-12Mitsubishi Denki Kabushiki KaishaSemiconductor device with reduced current consumption in standby state
US20040034732A1 (en)*2002-08-152004-02-19Network Appliance, Inc.Apparatus and method for placing memory into self-refresh state
US20040037133A1 (en)*2002-08-232004-02-26Park Myun-JooSemiconductor memory system having multiple system data buses
US6839290B2 (en)*2000-01-132005-01-04Intel CorporationMethod, apparatus, and system for high speed data transfer using source synchronous data strobe
US6845027B2 (en)*2000-06-302005-01-18Infineon Technologies AgSemiconductor chip
US6845055B1 (en)*2003-11-062005-01-18Fujitsu LimitedSemiconductor memory capable of transitioning from a power-down state in a synchronous mode to a standby state in an asynchronous mode without setting by a control register
US6844754B2 (en)*2002-06-202005-01-18Renesas Technology Corp.Data bus
US6847582B2 (en)*2003-03-112005-01-25Micron Technology, Inc.Low skew clock input buffer and method
US20050018495A1 (en)*2004-01-292005-01-27Netlist, Inc.Arrangement of integrated circuits in a memory module
US20050021874A1 (en)*2003-07-252005-01-27Georgiou Christos J.Single chip protocol converter
US6850449B2 (en)*2002-10-112005-02-01Nec Electronics Corp.Semiconductor memory device having mode storing one bit data in two memory cells and method of controlling same
US20050024963A1 (en)*2003-07-082005-02-03Infineon Technologies AgSemiconductor memory module
US20050028038A1 (en)*2003-07-302005-02-03Pomaranski Ken GaryPersistent volatile memory fault tracking
US20050027928A1 (en)*2003-07-312005-02-03M-Systems Flash Disk Pioneers, Ltd.SDRAM memory device with an embedded NAND flash controller
US6854043B2 (en)*2002-07-052005-02-08Hewlett-Packard Development Company, L.P.System and method for multi-modal memory controller system operation
US20050034004A1 (en)*2003-08-082005-02-10Bunker Michael S.Method and apparatus for sending data
US20050036350A1 (en)*2003-08-132005-02-17So Byung-SeMemory module
US20050044305A1 (en)*2003-07-082005-02-24Infineon Technologies AgSemiconductor memory module
US20050041504A1 (en)*2000-01-052005-02-24Perego Richard E.Method of operating a memory system including an integrated circuit buffer device
US20060002201A1 (en)*2002-11-202006-01-05Micron Technology, Inc.Active termination control
US6986118B2 (en)*2002-09-272006-01-10Infineon Technologies AgMethod for controlling semiconductor chips and control apparatus
US20060010339A1 (en)*2004-06-242006-01-12Klein Dean AMemory system and method having selective ECC during low power refresh
US6992950B2 (en)*1994-10-062006-01-31Mosaid Technologies IncorporatedDelay locked loop implementation in a synchronous dynamic random access memory
US6992501B2 (en)*2004-03-152006-01-31Staktek Group L.P.Reflection-control system and method
US20060026484A1 (en)*2001-06-082006-02-02Broadcom CorporationSystem and method for interleaving data in a communication device
US20060038597A1 (en)*2004-08-202006-02-23Eric BeckerDelay circuit with reset-based forward path static delay
US7317250B2 (en)*2004-09-302008-01-08Kingston Technology CorporationHigh density memory card assembly
US20080025108A1 (en)*2006-07-312008-01-31Metaram, Inc.System and method for delaying a signal communicated from a system to at least one of a plurality of memory circuits
US20080025137A1 (en)*2005-06-242008-01-31Metaram, Inc.System and method for simulating an aspect of a memory circuit
US20080027697A1 (en)*2006-07-312008-01-31Metaram, Inc.Memory circuit simulation system and method with power saving capabilities
US20080025136A1 (en)*2006-07-312008-01-31Metaram, Inc.System and method for storing at least a portion of information received in association with a first operation for use in performing a second operation
US20080025122A1 (en)*2006-07-312008-01-31Metaram, Inc.Memory refresh system and method
US7480147B2 (en)*2006-10-132009-01-20Dell Products L.P.Heat dissipation apparatus utilizing empty component slot
US20100005218A1 (en)*2008-07-012010-01-07International Business Machines CorporationEnhanced cascade interconnected memory system
US20100020585A1 (en)*2005-09-022010-01-28Rajan Suresh NMethods and apparatus of stacking drams

Family Cites Families (588)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US19509A (en)*1858-03-02Machine for cutting- barrel-heads
US3800292A (en)*1972-10-051974-03-26Honeywell Inf SystemsVariable masking for segmented memory
IT1109655B (en)1978-06-281985-12-23Cselt Centro Studi Lab Telecom SOLID STATE GROUND MEMORY ORGANIZED WITH SELF-CORRECTIVE BIT AND RECONFIGURABLE FOR A REGISTERED PROGRAM CONTROL SYSTEM
JPS5847793B2 (en)1979-11-121983-10-25富士通株式会社 semiconductor storage device
US4334307A (en)1979-12-281982-06-08Honeywell Information Systems Inc.Data processing system with self testing and configuration mapping capability
US4323965A (en)1980-01-081982-04-06Honeywell Information Systems Inc.Sequential chip select decode apparatus and method
US4525921A (en)1981-07-131985-07-02Irvine Sensors CorporationHigh-density electronic processing package-structure and fabrication
JPS59200327A (en)1983-04-261984-11-13Nec CorpControl system of peripheral device
US4592019A (en)1983-08-311986-05-27At&T Bell LaboratoriesBus oriented LIFO/FIFO memory
US4698748A (en)1983-10-071987-10-06Essex Group, Inc.Power-conserving control system for turning-off the power and the clocking for data transactions upon certain system inactivity
US4780843A (en)1983-11-071988-10-25Motorola, Inc.Wait mode power reduction system and method for data processor
KR890004820B1 (en)1984-03-281989-11-27인터내셔널 비지네스 머신즈 코포레이션 Memory module and board with double storage density and method of forming the same
ATE71762T1 (en)1985-07-121992-02-15Anamartic Ltd DISK AREA CIRCUIT MEMORY.
CA1269726A (en)1985-09-111990-05-29Pilkington Micro-Electronics LimitedSemi-conductor integrated circuits/systems
US4794597A (en)1986-03-281988-12-27Mitsubishi Denki Kabushiki KaishaMemory device equipped with a RAS circuit
US4710903A (en)1986-03-311987-12-01Wang Laboratories, Inc.Pseudo-static memory subsystem
US4862347A (en)1986-04-221989-08-29International Business Machine CorporationSystem for simulating memory arrays in a logic simulation machine
US4706166A (en)1986-04-251987-11-10Irvine Sensors CorporationHigh-density electronic modules--process and product
US4764846A (en)1987-01-051988-08-16Irvine Sensors CorporationHigh density electronic package comprising stacked sub-modules
US4922451A (en)1987-03-231990-05-01International Business Machines CorporationMemory re-mapping in a microcomputer system
US4888687A (en)1987-05-041989-12-19Prime Computer, Inc.Memory control system
US5025364A (en)1987-06-291991-06-18Hewlett-Packard CompanyMicroprocessor emulation system with memory mapping using variable definition and addressing of memory space
JPS6484496A (en)*1987-09-261989-03-29Mitsubishi Electric CorpSemiconductor memory
US4887240A (en)1987-12-151989-12-12National Semiconductor CorporationStaggered refresh for dram array
US4937791A (en)1988-06-021990-06-26The California Institute Of TechnologyHigh performance dynamic ram interface
US5408190A (en)*1991-06-041995-04-18Micron Technology, Inc.Testing apparatus having substrate interconnect for discrete die burn-in for nonpackaged die
US4956694A (en)1988-11-041990-09-11Dense-Pac Microsystems, Inc.Integrated circuit chip stacking
US5430681A (en)1989-05-081995-07-04Hitachi Maxell, Ltd.Memory cartridge and its memory control method
US5369749A (en)1989-05-171994-11-29Ibm CorporationMethod and apparatus for the direct transfer of information between application programs running on distinct processors without utilizing the services of one or both operating systems
US5104820A (en)*1989-07-071992-04-14Irvine Sensors CorporationMethod of fabricating electronic circuitry unit containing stacked IC layers having lead rerouting
EP0407697A1 (en)*1989-07-101991-01-16Seiko Epson CorporationMemory apparatus
US5907512A (en)1989-08-141999-05-25Micron Technology, Inc.Mask write enablement for memory devices which permits selective masked enablement of plural segments
US6751696B2 (en)1990-04-182004-06-15Rambus Inc.Memory device having a programmable register
US6324120B2 (en)1990-04-182001-11-27Rambus Inc.Memory device having a variable data output length
US5995443A (en)1990-04-181999-11-30Rambus Inc.Synchronous memory device
SG52794A1 (en)1990-04-261998-09-28Hitachi LtdSemiconductor device and method for manufacturing same
US5396635A (en)1990-06-011995-03-07Vadem CorporationPower conservation apparatus having multiple power reduction levels dependent upon the activity of the computer system
US5252807A (en)1990-07-021993-10-12George ChizinskyHeated plate rapid thermal processor
US5544347A (en)*1990-09-241996-08-06Emc CorporationData storage system controlled remote data mirroring with respectively maintained data indices
US5257233A (en)1990-10-311993-10-26Micron Technology, Inc.Low power memory module using restricted RAM activation
US5193072A (en)*1990-12-211993-03-09Vlsi Technology, Inc.Hidden refresh of a dynamic random access memory
JPH0511876A (en)1990-12-251993-01-22Mitsubishi Electric Corp Digital circuit device
US5302891A (en)1991-06-041994-04-12Micron Technology, Inc.Discrete die burn-in for non-packaged die
DE69226150T2 (en)1991-11-051999-02-18Hsu Fu Chieh Redundancy architecture for circuit module
JPH05298134A (en)*1991-12-161993-11-12Internatl Business Mach Corp <Ibm>Method and mechanism for processing of processing error in computer system
US6222762B1 (en)1992-01-142001-04-24Sandisk CorporationMulti-state memory
US5559990A (en)1992-02-141996-09-24Advanced Micro Devices, Inc.Memories with burst mode access
US5222014A (en)1992-03-021993-06-22Motorola, Inc.Three-dimensional multi-chip pad array carrier
US5241266A (en)1992-04-101993-08-31Micron Technology, Inc.Built-in test circuit connection for wafer level burnin and testing of individual dies
US5629876A (en)1992-07-101997-05-13Lsi Logic CorporationMethod and apparatus for interim in-situ testing of an electronic system with an inchoate ASIC
JPH06194415A (en)*1992-09-301994-07-15American Teleph & Telegr Co <Att>Method and device for testing logic circuit
US5519832A (en)*1992-11-131996-05-21Digital Equipment CorporationMethod and apparatus for displaying module diagnostic results
US5347428A (en)1992-12-031994-09-13Irvine Sensors CorporationModule comprising IC memory stack dedicated to and structurally combined with an IC microprocessor chip
US5644161A (en)1993-03-291997-07-01Staktek CorporationUltra-high density warp-resistant memory module
JP3354937B2 (en)1993-04-232002-12-09イルビン センサーズ コーポレーション An electronic module including a stack of IC chips each interacting with an IC chip fixed to the surface of the stack.
DE69432634D1 (en)1993-08-132003-06-12Irvine Sensors Corp IC STACK AS REPLACEMENT FOR INDIVIDUAL IC
US5502667A (en)1993-09-131996-03-26International Business Machines CorporationIntegrated multichip memory module structure
US5561622A (en)1993-09-131996-10-01International Business Machines CorporationIntegrated memory cube structure
US5467455A (en)1993-11-031995-11-14Motorola, Inc.Data processing system and method for performing dynamic bus termination
US6295572B1 (en)1994-01-242001-09-25Advanced Micro Devices, Inc.Integrated SCSI and ethernet controller on a PCI local bus
US6026027A (en)*1994-01-312000-02-15Norand CorporationFlash memory system having memory cache
US20010052062A1 (en)1994-03-012001-12-13G. Jack LipovskiParallel computer within dynamic random access memory
US5502333A (en)*1994-03-301996-03-26International Business Machines CorporationSemiconductor stack structures and fabrication/sparing methods utilizing programmable spare circuit
JP3694729B2 (en)1994-04-262005-09-14株式会社 日立製作所 Manufacturing method of semiconductor integrated circuit device
US5834339A (en)1996-03-071998-11-10Tessera, Inc.Methods for providing void-free layers for semiconductor assemblies
US5448511A (en)1994-06-011995-09-05Storage Technology CorporationMemory stack with an integrated interconnect and mounting structure
US5696917A (en)1994-06-031997-12-09Intel CorporationMethod and apparatus for performing burst read operations in an asynchronous nonvolatile memory
JP3304893B2 (en)1994-06-282002-07-22日本電気株式会社 Memory selection circuit and semiconductor memory device
US5654204A (en)1994-07-201997-08-05Anderson; James C.Die sorter
US5530836A (en)1994-08-121996-06-25International Business Machines CorporationMethod and apparatus for multiple memory bank selection
US5798961A (en)1994-08-231998-08-25Emc CorporationNon-volatile memory module
US6047073A (en)*1994-11-022000-04-04Advanced Micro Devices, Inc.Digital wavetable audio synthesizer with delay-based effects processing
JPH08278916A (en)*1994-11-301996-10-22Hitachi Ltd Multi-channel memory system, transfer information synchronization method and signal transfer circuit
US5513135A (en)*1994-12-021996-04-30International Business Machines CorporationSynchronous memory packaged in single/dual in-line memory module and method of fabrication
US6421754B1 (en)*1994-12-222002-07-16Texas Instruments IncorporatedSystem management mode circuits, systems and methods
US5682354A (en)1995-11-061997-10-28Micron Technology, Inc.CAS recognition in burst extended data out DRAM
US5729503A (en)1994-12-231998-03-17Micron Technology, Inc.Address transition detection on a synchronous design
US5526320A (en)1994-12-231996-06-11Micron Technology Inc.Burst EDO memory device
US5610864A (en)*1994-12-231997-03-11Micron Technology, Inc.Burst EDO memory device with maximized write cycle timing
US5668773A (en)1994-12-231997-09-16Micron Technology, Inc.Synchronous burst extended data out DRAM
US5675549A (en)1994-12-231997-10-07Micron Technology, Inc.Burst EDO memory device address counter
US5652724A (en)1994-12-231997-07-29Micron Technology, Inc.Burst EDO memory device having pipelined output buffer
EP0809825A1 (en)1995-02-141997-12-03Vlsi Technology, Inc.Method and apparatus for reducing power consumption in digital electronic circuits
US5731945A (en)1995-02-221998-03-24International Business Machines CorporationMultichip semiconductor structures with consolidated circuitry and programmable ESD protection for input/output nodes
US5608262A (en)*1995-02-241997-03-04Lucent Technologies Inc.Packaging multi-chip modules without wire-bond interconnection
US5737748A (en)1995-03-151998-04-07Texas Instruments IncorporatedMicroprocessor unit having a first level write-through cache memory and a smaller second-level write-back cache memory
US5901105A (en)1995-04-051999-05-04Ong; Adrian EDynamic random access memory having decoding circuitry for partial memory blocks
US5692121A (en)1995-04-141997-11-25International Business Machines CorporationRecovery unit for mirrored processors
JP3607407B2 (en)1995-04-262005-01-05株式会社日立製作所 Semiconductor memory device
US5850368A (en)1995-06-011998-12-15Micron Technology, Inc.Burst EDO memory address counter
US6053948A (en)*1995-06-072000-04-25Synopsys, Inc.Method and apparatus using a memory model
US5819065A (en)1995-06-281998-10-06Quickturn Design Systems, Inc.System and method for emulating memory
US5752045A (en)1995-07-141998-05-12United Microelectronics CorporationPower conservation in synchronous SRAM cache memory blocks of a computer system
JP2701802B2 (en)1995-07-171998-01-21日本電気株式会社 Printed circuit board for bare chip mounting
FR2737592B1 (en)1995-08-031997-10-17Sgs Thomson Microelectronics HDLC CIRCUIT WITH SHARED INTERNAL BUS
FR2737591B1 (en)1995-08-031997-10-17Sgs Thomson Microelectronics DEVICE FOR ORGANIZING ACCESS TO A MEMORY BUS
US5724288A (en)1995-08-301998-03-03Micron Technology, Inc.Data communication for memory
US5696929A (en)1995-10-031997-12-09Intel CorporationFlash EEPROM main memory in a computer system
US5924111A (en)1995-10-171999-07-13Huang; Chu-KaiMethod and system for interleaving data in multiple memory bank partitions
US6035369A (en)1995-10-192000-03-07Rambus Inc.Method and apparatus for providing a memory with write enable information
US5748914A (en)1995-10-191998-05-05Rambus, Inc.Protocol for communication with dynamic memory
US5590071A (en)1995-11-161996-12-31International Business Machines CorporationMethod and apparatus for emulating a high capacity DRAM
US5729504A (en)1995-12-141998-03-17Micron Technology, Inc.Continuous burst edo memory device
KR970051229A (en)1995-12-221997-07-29김광호 Semiconductor memory device using asynchronous generation signal
US5692202A (en)1995-12-291997-11-25Intel CorporationSystem, apparatus, and method for managing power in a computer system
US5966724A (en)1996-01-111999-10-12Micron Technology, Inc.Synchronous memory device with dual page and burst mode operations
US5627791A (en)1996-02-161997-05-06Micron Technology, Inc.Multiple bank memory with auto refresh to specified bank
US5680342A (en)1996-04-101997-10-21International Business Machines CorporationMemory module package with address bus buffering
US6001671A (en)1996-04-181999-12-14Tessera, Inc.Methods for manufacturing a semiconductor package having a sacrificial layer
US5781766A (en)1996-05-131998-07-14National Semiconductor CorporationProgrammable compensating device to optimize performance in a DRAM controller chipset
US5748547A (en)*1996-05-241998-05-05Shau; Jeng-JyeHigh performance semiconductor memory devices having multiple dimension bit lines
US5802395A (en)1996-07-081998-09-01International Business Machines CorporationHigh density memory modules with improved data bus performance
JP3761635B2 (en)1996-07-122006-03-29株式会社ダックス Memory board, memory access method, and memory access device
US5991850A (en)1996-08-151999-11-23Micron Technology, Inc.Synchronous DRAM modules including multiple clock out signals for increasing processing speed
US5761703A (en)1996-08-161998-06-02Unisys CorporationApparatus and method for dynamic memory refresh
US5760478A (en)1996-08-201998-06-02International Business Machines CorporationClock skew minimization system and method for integrated circuits
US6047361A (en)*1996-08-212000-04-04International Business Machines CorporationMemory control device, with a common synchronous interface coupled thereto, for accessing asynchronous memory devices and different synchronous devices
US5838165A (en)1996-08-211998-11-17Chatter; MukeshHigh performance self modifying on-the-fly alterable logic FPGA, architecture and method
US5787457A (en)1996-10-181998-07-28International Business Machines CorporationCached synchronous DRAM architecture allowing concurrent DRAM operations
US5917758A (en)1996-11-041999-06-29Micron Technology, Inc.Adjustable output driver circuit
US5949254A (en)1996-11-261999-09-07Micron Technology, Inc.Adjustable output driver circuit
US5923611A (en)1996-12-201999-07-13Micron Technology, Inc.Memory having a plurality of external clock signal inputs
US6279069B1 (en)1996-12-262001-08-21Intel CorporationInterface for flash EEPROM memory arrays
KR100231605B1 (en)1996-12-311999-11-15김영환 Device for preventing power consumption of semiconductor memory devices
US5838177A (en)1997-01-061998-11-17Micron Technology, Inc.Adjustable output driver circuit having parallel pull-up and pull-down elements
US6429029B1 (en)1997-01-152002-08-06Formfactor, Inc.Concurrent design and subsequent partitioning of product and test die
US6708144B1 (en)1997-01-272004-03-16Unisys CorporationSpreadsheet driven I/O buffer synthesis process
US5929650A (en)1997-02-041999-07-27Motorola, Inc.Method and apparatus for performing operative testing on an integrated circuit
US5953263A (en)1997-02-101999-09-14Rambus Inc.Synchronous memory device having a programmable register and method of controlling same
DE69809398T2 (en)*1997-02-202003-06-12Alcoa Inc., Pittsburgh METHOD AND DEVICE FOR ELECTROMAGNETIC CONSTRUCTION OF MELT LIQUID
JPH10247388A (en)1997-03-051998-09-14Toshiba Corp Storage device
KR100268429B1 (en)1997-03-182000-11-01윤종용Synchronous memory device
US6381668B1 (en)1997-03-212002-04-30International Business Machines CorporationAddress mapping for system memory
KR100253282B1 (en)1997-04-012000-05-01김영환Auto power down circuit of memory device
JP2964983B2 (en)1997-04-021999-10-18日本電気株式会社 Three-dimensional memory module and semiconductor device using the same
US5915167A (en)1997-04-041999-06-22Elm Technology CorporationThree dimensional structure memory
US5903500A (en)1997-04-111999-05-11Intel Corporation1.8 volt output buffer on flash memories
US5870350A (en)*1997-05-211999-02-09International Business Machines CorporationHigh performance, high bandwidth memory bus architecture utilizing SDRAMs
JPH1125678A (en)1997-06-271999-01-29Samsung Electron Co Ltd Output driver and semiconductor memory device
JP2006236388A (en)1997-06-272006-09-07Renesas Technology CorpMemory module and data processing system
US5995424A (en)1997-07-161999-11-30Tanisys Technology, Inc.Synchronous memory test system
US6073223A (en)1997-07-212000-06-06Hewlett-Packard CompanyMemory controller and method for intermittently activating and idling a clock signal for a synchronous memory
JP3790021B2 (en)1997-08-132006-06-28株式会社東芝 Semiconductor memory device
US6134638A (en)1997-08-132000-10-17Compaq Computer CorporationMemory controller supporting DRAM circuits with different operating speeds
US5963429A (en)1997-08-201999-10-05Sulzer Intermedics Inc.Printed circuit substrate with cavities for encapsulating integrated circuits
JP3092557B2 (en)1997-09-162000-09-25日本電気株式会社 Semiconductor storage device
US6263448B1 (en)1997-10-102001-07-17Rambus Inc.Power control system for synchronous memory device
US6075730A (en)1997-10-102000-06-13Rambus IncorporatedHigh performance cost optimized memory with delayed memory writes
US6226709B1 (en)1997-10-242001-05-01Compaq Computer CorporationMemory refresh control system
KR100252048B1 (en)1997-11-182000-05-01윤종용 Data Masking Circuit and Data Masking Method of Semiconductor Memory Device
US5953215A (en)1997-12-011999-09-14Karabatsos; ChrisApparatus and method for improving computer memory speed and capacity
US5835435A (en)1997-12-021998-11-10Intel CorporationMethod and apparatus for dynamically placing portions of a memory in a reduced power consumtion state
DE69836437T2 (en)1997-12-052007-09-27Intel Corporation, Santa Clara STORAGE SYSTEM WITH MEMORY MODULE WITH A MEMORY MODULE CONTROL UNIT
US20040236877A1 (en)1997-12-172004-11-25Lee A. BurtonSwitch/network adapter port incorporating shared memory resources selectively accessible by a direct execution logic element and one or more dense logic devices in a fully buffered dual in-line memory module format (FB-DIMM)
US5956233A (en)1997-12-191999-09-21Texas Instruments IncorporatedHigh density single inline memory module
US6058451A (en)1997-12-222000-05-02Emc CorporationMethod and apparatus for refreshing a non-clocked memory
US6298426B1 (en)1997-12-312001-10-02Intel CorporationController configurable for use with multiple memory organizations
JP3335898B2 (en)1998-01-082002-10-21株式会社東芝 Private branch exchange system and its private branch exchange.
US6222739B1 (en)1998-01-202001-04-24Viking ComponentsHigh-density computer module with stacked parallel-plane packaging
US6970968B1 (en)1998-02-132005-11-29Intel CorporationMemory module controller for providing an interface between a system memory controller and a plurality of memory devices on a memory module
US6742098B1 (en)2000-10-032004-05-25Intel CorporationDual-port buffer-to-memory interface
US7024518B2 (en)*1998-02-132006-04-04Intel CorporationDual-port buffer-to-memory interface
US6968419B1 (en)1998-02-132005-11-22Intel CorporationMemory module having a memory module controller controlling memory transactions for a plurality of memory devices
US5963464A (en)1998-02-261999-10-05International Business Machines CorporationStackable memory card
JP3490887B2 (en)1998-03-052004-01-26シャープ株式会社 Synchronous semiconductor memory device
US6154821A (en)1998-03-102000-11-28Rambus Inc.Method and apparatus for initializing dynamic random access memory (DRAM) devices by levelizing a read domain
JP3285815B2 (en)1998-03-122002-05-27松下電器産業株式会社 Lead frame, resin-encapsulated semiconductor device and method of manufacturing the same
US6233650B1 (en)1998-04-012001-05-15Intel CorporationUsing FET switches for large memory arrays
US6173382B1 (en)1998-04-282001-01-09International Business Machines CorporationDynamic configuration of memory module using modified presence detect data
US6199151B1 (en)1998-06-052001-03-06Intel CorporationApparatus and method for storing a device row indicator for use in a subsequent page-miss memory cycle
US6226730B1 (en)1998-06-052001-05-01Intel CorporationAchieving page hit memory cycles on a virtual address reference
JP3109479B2 (en)1998-06-122000-11-13日本電気株式会社 Heat radiator and memory module equipped with heat radiator
US6557071B2 (en)*1998-06-222003-04-29Intel CorporationMemory system including a memory controller having a data strobe generator and method for accesing a memory using a data storage
US5978304A (en)1998-06-301999-11-02Lsi Logic CorporationHierarchical, adaptable-configuration dynamic random access memory
US6154370A (en)1998-07-212000-11-28Lucent Technologies Inc.Recessed flip-chip package
JP4156721B2 (en)1998-09-182008-09-24富士通株式会社 Semiconductor integrated circuit device
US6618267B1 (en)1998-09-222003-09-09International Business Machines CorporationMulti-level electronic package and method for making same
US6668242B1 (en)1998-09-252003-12-23Infineon Technologies North America Corp.Emulator chip package that plugs directly into the target system
US6587912B2 (en)1998-09-302003-07-01Intel CorporationMethod and apparatus for implementing multiple memory buses on a memory module
US6438670B1 (en)1998-10-022002-08-20International Business Machines CorporationMemory controller with programmable delay counter for tuning performance based on timing parameter of controlled memory storage device
US6101612A (en)1998-10-302000-08-08Micron Technology, Inc.Apparatus for aligning clock and data signals received from a RAM
US6108795A (en)1998-10-302000-08-22Micron Technology, Inc.Method for aligning clock and data signals received from a RAM
US6480929B1 (en)1998-10-312002-11-12Advanced Micro Devices Inc.Pseudo-concurrency between a volatile memory and a non-volatile memory on a same data bus
US6038673A (en)1998-11-032000-03-14Intel CorporationComputer system with power management scheme for DRAM devices
US6442698B2 (en)1998-11-042002-08-27Intel CorporationMethod and apparatus for power management in a memory subsystem
US6392304B1 (en)1998-11-122002-05-21United Memories, Inc.Multi-chip memory apparatus and associated method
JP3549751B2 (en)1998-11-302004-08-04富士通株式会社 Semiconductor integrated circuit device
US6044032A (en)1998-12-032000-03-28Micron Technology, Inc.Addressing scheme for a double data rate SDRAM
KR100355226B1 (en)1999-01-122002-10-11삼성전자 주식회사DRAM performable selectively self-refresh operation for memory bank
US6324071B2 (en)1999-01-142001-11-27Micron Technology, Inc.Stacked printed circuit board memory module
US6657634B1 (en)1999-02-252003-12-02Ati International SrlDynamic graphics and/or video memory power reducing circuit and method
US6178133B1 (en)1999-03-012001-01-23Micron Technology, Inc.Method and system for accessing rows in multiple memory banks within an integrated circuit
KR100304705B1 (en)1999-03-032001-10-29윤종용SDRAM having posted CAS latency and CAS latency control method therefor
WO2000052889A1 (en)1999-03-052000-09-08Allayer Technologies CorporationPacket switching fabric having a segmented ring with token based resource control protocol and output queuing control
US6389514B1 (en)1999-03-252002-05-14Hewlett-Packard CompanyMethod and computer system for speculatively closing pages in memory
US6625692B1 (en)1999-04-142003-09-23Micron Technology, Inc.Integrated semiconductor memory chip with presence detect data capability
US6327664B1 (en)1999-04-302001-12-04International Business Machines CorporationPower management on a memory card having a signal processing element
US6414868B1 (en)1999-06-072002-07-02Sun Microsystems, Inc.Memory expansion module including multiple memory banks and a bank control circuit
JP3420120B2 (en)1999-06-292003-06-23日本電気株式会社 Synchronous semiconductor memory system
US6453402B1 (en)1999-07-132002-09-17Micron Technology, Inc.Method for synchronizing strobe and data signals from a RAM
US6111812A (en)1999-07-232000-08-29Micron Technology, Inc.Method and apparatus for adjusting control signal timing in a memory device
US7243185B2 (en)2004-04-052007-07-10Super Talent Electronics, Inc.Flash memory system with a high-speed flash controller
JP2001052479A (en)1999-08-062001-02-23Mitsubishi Electric Corp Memory device
US6307769B1 (en)1999-09-022001-10-23Micron Technology, Inc.Semiconductor devices having mirrored terminal arrangements, devices including same, and methods of testing such semiconductor devices
US6572387B2 (en)1999-09-242003-06-03Staktek Group, L.P.Flexible circuit connector for stacked chip module
KR100344927B1 (en)1999-09-272002-07-19삼성전자 주식회사Stack package and method for manufacturing the same
US6473831B1 (en)1999-10-012002-10-29Avido Systems CorporationMethod and system for providing universal memory bus and module
US6166991A (en)1999-11-032000-12-26Cypress Semiconductor Corp.Circuit, architecture and method for reducing power consumption in a synchronous integrated circuit
TW451193B (en)1999-11-302001-08-21Via Tech IncA method to determine the timing setting value of dynamic random access memory
KR100336573B1 (en)1999-11-302002-05-16박종섭Rambus DRAM
US6317381B1 (en)1999-12-072001-11-13Micron Technology, Inc.Method and system for adaptively adjusting control signal timing in a memory device
US6457095B1 (en)1999-12-132002-09-24Intel CorporationMethod and apparatus for synchronizing dynamic random access memory exiting from a low power state
KR100421774B1 (en)1999-12-162004-03-10앰코 테크놀로지 코리아 주식회사semiconductor package and its manufacturing method
GB2357602A (en)1999-12-222001-06-27Nokia Mobile Phones LtdMemory controller for a memory array comprising different memory types
US6274395B1 (en)1999-12-232001-08-14Lsi Logic CorporationMethod and apparatus for maintaining test data during fabrication of a semiconductor wafer
US7404032B2 (en)2000-01-052008-07-22Rambus Inc.Configurable width buffered module having switch elements
US7363422B2 (en)*2000-01-052008-04-22Rambus Inc.Configurable width buffered module
US7356639B2 (en)2000-01-052008-04-08Rambus Inc.Configurable width buffered module having a bypass circuit
US6502161B1 (en)2000-01-052002-12-31Rambus Inc.Memory system including a point-to-point linked memory subsystem
US6652871B1 (en)*2000-01-212003-11-25Joseph A. KingDelivery system and method of making article
US6766469B2 (en)2000-01-252004-07-20Hewlett-Packard Development Company, L.P.Hot-replace of memory
JP3940539B2 (en)2000-02-032007-07-04株式会社日立製作所 Semiconductor integrated circuit
JP4569913B2 (en)2000-03-102010-10-27エルピーダメモリ株式会社 Memory module
JP3745185B2 (en)2000-03-132006-02-15沖電気工業株式会社 Dynamic random access memory
US6731009B1 (en)2000-03-202004-05-04Cypress Semiconductor CorporationMulti-die assembly
US6826104B2 (en)2000-03-242004-11-30Kabushiki Kaisha ToshibaSynchronous semiconductor memory
US6522018B1 (en)2000-05-162003-02-18Micron Technology, Inc.Ball grid array chip packages having improved testing and stacking characteristics
US7247932B1 (en)2000-05-192007-07-24Megica CorporationChip package with capacitor
US6466491B2 (en)2000-05-192002-10-15Fujitsu LimitedMemory system and memory controller with reliable data latch operation
TWI228259B (en)2000-05-222005-02-21Samsung Electronics Co LtdMethod and circuit for inputting and outputting data, and system using semiconductor memory device including the same
US6434660B1 (en)2000-05-232002-08-13Centennial Technologies, Inc.Emulating one tape protocol of flash memory to a different type protocol of flash memory
GB0012420D0 (en)2000-05-242000-07-12IbmMicrocard interposer
US6356105B1 (en)2000-06-282002-03-12Intel CorporationImpedance control system for a center tapped termination bus
US7104804B2 (en)*2000-07-032006-09-12Advanced Interconnect SolutionsMethod and apparatus for memory module circuit interconnection
JP4345204B2 (en)2000-07-042009-10-14エルピーダメモリ株式会社 Semiconductor memory device
US20020004897A1 (en)*2000-07-052002-01-10Min-Cheng KaoData processing apparatus for executing multiple instruction sets
JP3902909B2 (en)2000-07-192007-04-11沖電気工業株式会社 Low power consumption dynamic random access memory
US6523089B2 (en)2000-07-192003-02-18Rambus Inc.Memory controller with power management logic
FR2812417A1 (en)2000-07-272002-02-01St Microelectronics Sa DSP PROCESSOR WITH PARALLEL ARCHITECTURE
US6445591B1 (en)2000-08-102002-09-03Nortel Networks LimitedMultilayer circuit board
US6757751B1 (en)2000-08-112004-06-29Harrison GeneHigh-speed, multiple-bank, stacked, and PCB-mounted memory module
US6711043B2 (en)2000-08-142004-03-23Matrix Semiconductor, Inc.Three-dimensional memory cache system
US6356500B1 (en)2000-08-232002-03-12Micron Technology, Inc.Reduced power DRAM device and method
TW473965B (en)*2000-09-042002-01-21Siliconware Precision Industries Co LtdThin type semiconductor device and the manufacturing method thereof
JP4497683B2 (en)2000-09-112010-07-07ローム株式会社 Integrated circuit device
JP2002093164A (en)2000-09-122002-03-29Seiko Epson Corp Semiconductor device, refresh method therefor, memory system and electronic device
KR100360408B1 (en)2000-09-162002-11-13삼성전자 주식회사Semiconductor memory device having data masking pin for outputting the same signal as data strobe signal during read operation and memory system including the same
US6862653B1 (en)2000-09-182005-03-01Intel CorporationSystem and method for controlling data flow direction in a memory system
US6820163B1 (en)2000-09-182004-11-16Intel CorporationBuffering data transfer between a chipset and memory modules
US6317352B1 (en)2000-09-182001-11-13Intel CorporationApparatus for implementing a buffered daisy chain connection between a memory controller and memory modules
US6553450B1 (en)2000-09-182003-04-22Intel CorporationBuffer to multiply memory interface
US6492726B1 (en)2000-09-222002-12-10Chartered Semiconductor Manufacturing Ltd.Chip scale packaging with multi-layer flip chip arrangement and ball grid array interconnection
US6618791B1 (en)2000-09-292003-09-09Intel CorporationSystem and method for controlling power states of a memory device via detection of a chip select signal
US6697888B1 (en)2000-09-292004-02-24Intel CorporationBuffering and interleaving data transfer between a chipset and memory modules
US6349050B1 (en)2000-10-102002-02-19Rambus, Inc.Methods and systems for reducing heat flux in memory systems
US6658530B1 (en)2000-10-122003-12-02Sun Microsystems, Inc.High-performance memory module
KR100402391B1 (en)2000-10-262003-10-22삼성전자주식회사Memory card system
JP2002157883A (en)2000-11-202002-05-31Fujitsu Ltd Synchronous semiconductor device and method of latching input signal in synchronous semiconductor device
US6590827B2 (en)2000-11-212003-07-08Via Technologies, Inc.Clock device for supporting multiplicity of memory module types
KR100374641B1 (en)2000-11-242003-03-04삼성전자주식회사Semiconductor memory device including control circuit for reducing power consumption of delay locked loop in standby mode and power down control method therefore
US6434033B1 (en)2000-11-302002-08-13Pien ChienDRAM module and method of using SRAM to replace damaged DRAM cell
US6954463B1 (en)2000-12-112005-10-11Cisco Technology, Inc.Distributed packet processing architecture for network access servers
US6898683B2 (en)2000-12-192005-05-24Fujitsu LimitedClock synchronized dynamic memory and clock synchronized integrated circuit
US6785767B2 (en)2000-12-262004-08-31Intel CorporationHybrid mass storage system and method with two different types of storage medium
US20020089831A1 (en)2001-01-092002-07-11Forthun John A.Module with one side stacked memory
EP1466326A2 (en)2001-01-172004-10-13Honeywell International Inc.Enhanced memory module architecture
JP4817510B2 (en)2001-02-232011-11-16キヤノン株式会社 Memory controller and memory control device
JP3436253B2 (en)*2001-03-012003-08-11松下電器産業株式会社 Resin-sealed semiconductor device and method of manufacturing the same
JP3436254B2 (en)*2001-03-012003-08-11松下電器産業株式会社 Lead frame and manufacturing method thereof
US6631456B2 (en)2001-03-062003-10-07Lance LeighnorHypercache RAM based disk emulation and method
TW588235B (en)2001-04-022004-05-21Via Tech IncMotherboard with less power consumption
DE10116861A1 (en)2001-04-042002-10-31Infineon Technologies Ag Program controlled unit
DE10116914B4 (en)2001-04-052005-08-04Infineon Technologies Ag Circuit arrangement with a memory field
JP4212257B2 (en)2001-04-262009-01-21株式会社東芝 Semiconductor integrated circuit
US6560158B2 (en)2001-04-272003-05-06Samsung Electronics Co., Ltd.Power down voltage control method and apparatus
US6978352B2 (en)2001-05-032005-12-20Hewlett-Packard Development Company, L.P.Memory controller emulator for controlling memory devices in a memory system
US6590822B2 (en)2001-05-072003-07-08Samsung Electronics Co., Ltd.System and method for performing partial array self-refresh operation in a semiconductor memory device
SG103832A1 (en)2001-05-082004-05-26Micron Technology IncInterposer, packages including the interposer, and methods
US6779075B2 (en)2001-05-152004-08-17Leadtek Research Inc.DDR and QDR converter and interface card, motherboard and memory module interface using the same
SG95651A1 (en)2001-05-212003-04-23Micron Technology IncMethod for encapsulating intermediate conductive elements connecting a semiconductor die to a substrate and semiconductor devices so packaged
JP2002353398A (en)2001-05-252002-12-06Nec Kyushu LtdSemiconductor device
JP2002358231A (en)2001-05-312002-12-13Fujitsu Ltd Memory control system
JP2002367369A (en)2001-06-052002-12-20Nec Corp Semiconductor storage device
JP4049297B2 (en)2001-06-112008-02-20株式会社ルネサステクノロジ Semiconductor memory device
US6914786B1 (en)2001-06-142005-07-05Lsi Logic CorporationConverter device
US6801989B2 (en)2001-06-282004-10-05Micron Technology, Inc.Method and system for adjusting the timing offset between a clock signal and respective digital signals transmitted along with that clock signal, and memory device and computer system using same
US6563337B2 (en)2001-06-282003-05-13Intel CorporationDriver impedance control mechanism
US6438057B1 (en)*2001-07-062002-08-20Infineon Technologies AgDRAM refresh timing adjustment device, system and method
US6731527B2 (en)2001-07-112004-05-04Micron Technology, Inc.Architecture for a semiconductor memory device for minimizing interference and cross-coupling between control signal lines and power lines
US6912778B2 (en)2001-07-192005-07-05Micron Technology, Inc.Methods of fabricating full-wafer silicon probe cards for burn-in and testing of semiconductor devices
WO2003012795A2 (en)*2001-07-312003-02-13Infineon Technologies AgFuse programmable i/o organization
US6577097B2 (en)*2001-08-132003-06-10Delphi Technologies, Inc.Method and system for controlling a synchronous machine using a changeable cycle-conduction angle
US6476476B1 (en)2001-08-162002-11-05Amkor Technology, Inc.Integrated circuit package including pin and barrel interconnects
US20030041295A1 (en)*2001-08-242003-02-27Chien-Tzu HouMethod of defects recovery and status display of dram
SG111919A1 (en)2001-08-292005-06-29Micron Technology IncPackaged microelectronic devices and methods of forming same
US6820169B2 (en)2001-09-252004-11-16Intel CorporationMemory control with lookahead power management
US6785793B2 (en)2001-09-272004-08-31Intel CorporationMethod and apparatus for memory access scheduling to reduce memory access latency
US6684292B2 (en)*2001-09-282004-01-27Hewlett-Packard Development Company, L.P.Memory module resync
TW533413B (en)2001-10-112003-05-21Cascade Semiconductor CorpAsynchronous hidden refresh of semiconductor memory
US6754132B2 (en)2001-10-192004-06-22Samsung Electronics Co., Ltd.Devices and methods for controlling active termination resistors in a memory system
US7209996B2 (en)2001-10-222007-04-24Sun Microsystems, Inc.Multi-core multi-thread processor
US7668276B2 (en)2001-10-222010-02-23Rambus Inc.Phase adjustment apparatus and method for a memory device signaling system
KR100393232B1 (en)2001-10-232003-07-31삼성전자주식회사Semiconductor memory device capable of implementing first or second memory architecture and memory system using the same
US6665227B2 (en)2001-10-242003-12-16Hewlett-Packard Development Company, L.P.Method and apparatus for reducing average power in RAMs by dynamically changing the bias on PFETs contained in memory cells
US7053478B2 (en)2001-10-262006-05-30Staktek Group L.P.Pitch change and chip scale stacking system
US7026708B2 (en)2001-10-262006-04-11Staktek Group L.P.Low profile chip scale stacking system and method
JP3883126B2 (en)2001-10-262007-02-21富士通株式会社 Semiconductor integrated circuit device, electronic device incorporating the same, and power consumption reduction method
JP2003141204A (en)2001-10-302003-05-16Oki Electric Ind Co LtdMethod and device for generating logical simulation model, recording medium and program
US6950910B2 (en)*2001-11-082005-09-27Freescale Semiconductor, Inc.Mobile wireless communication device architectures and methods therefor
TWI245293B (en)2001-11-262005-12-11Winbond Electronics CorpMethod of testing memory with continuous, varying data
US6816991B2 (en)2001-11-272004-11-09Sun Microsystems, Inc.Built-in self-testing for double data rate input/output
US20030105932A1 (en)2001-11-302003-06-05David Howard S.Emulation of memory clock enable pin and use of chip select for memory power control
US7007095B2 (en)*2001-12-072006-02-28Redback Networks Inc.Method and apparatus for unscheduled flow control in packet form
US6910092B2 (en)2001-12-102005-06-21International Business Machines CorporationChip to chip interface for interconnecting chips
US6714891B2 (en)2001-12-142004-03-30Intel CorporationMethod and apparatus for thermal management of a power supply to a high performance processor in a computer system
KR100408723B1 (en)2001-12-212003-12-11주식회사 하이닉스반도체Power-up signal generator of semiconductor memory device
KR100406543B1 (en)2001-12-242003-11-20주식회사 하이닉스반도체Pipe-latch control circuit in synchronous memory
US6981089B2 (en)2001-12-312005-12-27Intel CorporationMemory bus termination with memory unit having termination control
CA2366397A1 (en)2001-12-312003-06-30Tropic Networks Inc.An interface for data transfer between integrated circuits
US6799241B2 (en)2002-01-032004-09-28Intel CorporationMethod for dynamically adjusting a memory page closing policy
US6490161B1 (en)2002-01-082002-12-03International Business Machines CorporationPeripheral land grid array package with improved thermal performance
JP2003204015A (en)2002-01-102003-07-18Oki Electric Ind Co LtdSemiconductor device, method for manufacturing the same and method for manufacturing interposer substrate
US6754129B2 (en)2002-01-242004-06-22Micron Technology, Inc.Memory module with integrated bus termination
KR100475433B1 (en)2002-01-252005-03-10삼성전자주식회사System comprising dynamic random access memory devices and refresh method thereof
US6771526B2 (en)2002-02-112004-08-03Micron Technology, Inc.Method and apparatus for data transfer
US20030158995A1 (en)2002-02-152003-08-21Ming-Hsien LeeMethod for DRAM control with adjustable page size
US6968416B2 (en)2002-02-152005-11-22International Business Machines CorporationMethod, system, and program for processing transaction requests during a pendency of a delayed read request in a system including a bus, a target device and devices capable of accessing the target device over the bus
US6933610B2 (en)2002-02-202005-08-23Silicon Pipe, Inc.Method of bonding a semiconductor die without an ESD circuit and a separate ESD circuit to an external lead, and a semiconductor device made thereby
US6773959B2 (en)2002-03-012004-08-10Sampson Taiwan Ltd.Method for stacking semiconductor package units and stacked package
SG111935A1 (en)2002-03-042005-06-29Micron Technology IncInterposer configured to reduce the profiles of semiconductor device assemblies and packages including the same and methods
JP2003258154A (en)2002-03-052003-09-12Fujitsu Ltd Semiconductor element mounting structure
US6751113B2 (en)2002-03-072004-06-15Netlist, Inc.Arrangement of integrated circuits in a memory module
US6707756B2 (en)2002-03-122004-03-16Smart Modular Technologies, Inc.System and method for translation of SDRAM and DDR signals
US6798711B2 (en)2002-03-192004-09-28Micron Technology, Inc.Memory with address management
US6795899B2 (en)2002-03-222004-09-21Intel CorporationMemory system with burst length shorter than prefetch length
US20030183934A1 (en)2002-03-292003-10-02Barrett Joseph C.Method and apparatus for stacking multiple die in a flip chip semiconductor package
US6687172B2 (en)2002-04-052004-02-03Intel CorporationIndividual memory page activity timing method and system
US7103730B2 (en)2002-04-092006-09-05Intel CorporationMethod, system, and apparatus for reducing power consumption of a memory
US6781911B2 (en)2002-04-092004-08-24Intel CorporationEarly power-down digital memory device and method
US6838331B2 (en)2002-04-092005-01-04Micron Technology, Inc.Method and system for dynamically operating memory in a power-saving error correction mode
JP2003308246A (en)2002-04-172003-10-31Fujitsu Ltd Clock control device and method for memory controller
US7143298B2 (en)2002-04-182006-11-28Ge Fanuc Automation North America, Inc.Methods and apparatus for backing up a memory device
US6730540B2 (en)2002-04-182004-05-04Tru-Si Technologies, Inc.Clock distribution networks and conductive lines in semiconductor integrated circuits
US6545895B1 (en)2002-04-222003-04-08High Connection Density, Inc.High capacity SDRAM memory module with stacked printed circuit boards
US7028215B2 (en)2002-05-032006-04-11Hewlett-Packard Development Company, L.P.Hot mirroring in a computer system with redundant memory subsystems
US6795361B2 (en)2002-05-062004-09-21Micron Technology, Inc.Low power consumption memory device having row-to-column short
US6819602B2 (en)2002-05-102004-11-16Samsung Electronics Co., Ltd.Multimode data buffer and method for controlling propagation delay time
KR100415092B1 (en)2002-05-132004-01-13주식회사 하이닉스반도체A semiconductor memory device with a mode register, and method for controlling deep power down mode thereof
US7028200B2 (en)2002-05-152006-04-11Broadcom CorporationMethod and apparatus for adaptive power management of memory subsystem
US6807655B1 (en)2002-05-172004-10-19Lsi Logic CorporationAdaptive off tester screening method based on intrinsic die parametric measurements
US7003686B2 (en)2002-05-202006-02-21Hitachi Ltd.Interface circuit
US6665224B1 (en)2002-05-222003-12-16Infineon Technologies AgPartial refresh for synchronous dynamic random access memory (SDRAM) circuits
US6807650B2 (en)2002-06-032004-10-19International Business Machines CorporationDDR-II driver impedance adjustment control algorithm and interface circuits
KR100450677B1 (en)2002-06-042004-10-01삼성전자주식회사Semiconductor memory device with data bus scheme for reducing high frequency noise
US6731548B2 (en)2002-06-072004-05-04Micron Technology, Inc.Reduced power registered memory module and method
US6667929B1 (en)2002-06-142003-12-23International Business Machines CorporationPower governor for dynamic RAM
US6741515B2 (en)2002-06-182004-05-25Nanoamp Solutions, Inc.DRAM with total self refresh and control circuit
US7043599B1 (en)2002-06-202006-05-09Rambus Inc.Dynamic memory supporting simultaneous refresh and data-access transactions
US7089438B2 (en)2002-06-252006-08-08Micron Technology, Inc.Circuit, system and method for selectively turning off internal clock drivers
US6639820B1 (en)2002-06-272003-10-28Intel CorporationMemory buffer arrangement
US6906415B2 (en)2002-06-272005-06-14Micron Technology, Inc.Semiconductor device assemblies and packages including multiple semiconductor devices and methods
US7573136B2 (en)2002-06-272009-08-11Micron Technology, Inc.Semiconductor device assemblies and packages including multiple semiconductor device components
US7082495B2 (en)2002-06-272006-07-25Microsoft CorporationMethod and apparatus to reduce power consumption and improve read/write performance of hard disk drives using non-volatile memory
US7149824B2 (en)2002-07-102006-12-12Micron Technology, Inc.Dynamically setting burst length of memory device by applying signal to at least one external pin during a read or write transaction
US6650594B1 (en)2002-07-122003-11-18Samsung Electronics Co., Ltd.Device and method for selecting power down exit
US6659512B1 (en)2002-07-182003-12-09Hewlett-Packard Development Company, L.P.Integrated circuit package employing flip-chip technology and method of assembly
US7010736B1 (en)2002-07-222006-03-07Advanced Micro Devices, Inc.Address sequencer within BIST (Built-in-Self-Test) system
US6631086B1 (en)2002-07-222003-10-07Advanced Micro Devices, Inc.On-chip repair of defective address of core flash memory cells
KR100437454B1 (en)2002-07-302004-06-23삼성전자주식회사Asynchronous memory using source synchronous transfer fashion and system comprising the same
US6851032B2 (en)2002-08-162005-02-01Micron Technology, Inc.Latency reduction using negative clock edge and read flags
US6930949B2 (en)2002-08-262005-08-16Micron Technology, Inc.Power savings in active standby mode
US7194559B2 (en)2002-08-292007-03-20Intel CorporationSlave I/O driver calibration using error-nulling master reference
US7764715B2 (en)2002-08-302010-07-27Finisar CorporationCircuits and methods for data multiplexing
US6713856B2 (en)2002-09-032004-03-30Ultratera CorporationStacked chip package with enhanced thermal conductivity
US20040049624A1 (en)*2002-09-062004-03-11Oak Technology, Inc.Network to computer internal interface
JP4499982B2 (en)2002-09-112010-07-14株式会社日立製作所 Memory system
US7028234B2 (en)2002-09-272006-04-11Infineon Technologies AgMethod of self-repairing dynamic random access memory
US6910106B2 (en)2002-10-042005-06-21Microsoft CorporationMethods and mechanisms for proactive memory management
US6952794B2 (en)2002-10-102005-10-04Ching-Hung LuMethod, system and apparatus for scanning newly added disk drives and automatically updating RAID configuration and rebuilding RAID data
US20040083324A1 (en)2002-10-242004-04-29Josef RabinovitzLarge array of mass data storage devices connected to a computer by a serial link
JP3742051B2 (en)2002-10-312006-02-01エルピーダメモリ株式会社 Memory module, memory chip, and memory system
US7035150B2 (en)2002-10-312006-04-25Infineon Technologies AgMemory device with column select being variably delayed
US7549066B2 (en)*2002-11-152009-06-16Intel CorporationAutomatic power savings stand-by control for non-volatile memory
KR100464437B1 (en)2002-11-202004-12-31삼성전자주식회사On-Die Termination circuit and method for reducing on-chip DC current and memory system including memory device having the same
US7093101B2 (en)2002-11-212006-08-15Microsoft CorporationDynamic data structures for tracking file system free space in a flash memory device
EP1422717B1 (en)2002-11-212007-07-25Infineon Technologies AGMemory system and memory subsystem
SG114585A1 (en)2002-11-222005-09-28Micron Technology IncPackaged microelectronic component assemblies
WO2004049168A1 (en)2002-11-282004-06-10Renesas Technology Corp.Memory module, memory system, and information device
CA2447204C (en)2002-11-292010-03-23Memory Management Services Ltd.Error correction scheme for memory
DE10255872B4 (en)2002-11-292004-09-30Infineon Technologies Ag Memory module and method for operating a memory module in a data storage system
KR20050085359A (en)2002-12-042005-08-29코닌클리케 필립스 일렉트로닉스 엔.브이.Portable media player with adaptative playback buffer control
US7043611B2 (en)2002-12-112006-05-09Lsi Logic CorporationReconfigurable memory controller
US7089509B2 (en)2002-12-232006-08-08Sun Microsystems, Inc.Controlling the propagation of a control signal by means of variable I/O delay compensation using a programmable delay circuit and detection sequence
KR100520219B1 (en)2003-01-032005-10-11삼성전자주식회사memory module device for use in high frequency operation
US6971034B2 (en)2003-01-092005-11-29Intel CorporationPower/performance optimized memory controller considering processor power states
DE10300781B4 (en)2003-01-112014-02-06Qimonda Ag Memory module, test system and method for testing one or more memory modules
KR100510515B1 (en)2003-01-172005-08-26삼성전자주식회사Semiconductor memory device comprising duty cycle correction circuit correcting the duty cycle of clock signal according to process variation
US6705877B1 (en)2003-01-172004-03-16High Connection Density, Inc.Stackable memory module with variable bandwidth
DE10302128B3 (en)2003-01-212004-09-09Infineon Technologies AgBuffer amplifier system for buffer storage of signals runs several DRAM chips in parallel and has two output buffer amplifiers in parallel feeding reference and signal networks with capacitors and DRAMs
KR100468783B1 (en)2003-02-112005-01-29삼성전자주식회사Clothespin typed apparatus for dissipating heat generated from semiconductor module
KR100510521B1 (en)2003-03-042005-08-26삼성전자주식회사Double data rate synchronous dynamic random access memory semiconductor device
US7054874B2 (en)2003-03-052006-05-30Sun Microsystems, Inc.Modeling overlapping of memory references in a queueing system model
DE10309919B4 (en)2003-03-072008-09-25Qimonda Ag Buffer block and memory modules
US6917219B2 (en)2003-03-122005-07-12Xilinx, Inc.Multi-chip programmable logic device having configurable logic circuitry and configuration data storage on different dice
US7480774B2 (en)*2003-04-012009-01-20International Business Machines CorporationMethod for performing a command cancel function in a DRAM
KR100518564B1 (en)2003-04-032005-10-04삼성전자주식회사Ouput multiplexing circuit and method for double data rate synchronous memory device
US7117309B2 (en)2003-04-142006-10-03Hewlett-Packard Development Company, L.P.Method of detecting sequential workloads to increase host read throughput
US7234099B2 (en)2003-04-142007-06-19International Business Machines CorporationHigh reliability memory module with a fault tolerant address and command bus
DE10317370B4 (en)2003-04-152010-05-12Infineon Technologies Ag Scheduler for reporting an expiry time
JP4419049B2 (en)2003-04-212010-02-24エルピーダメモリ株式会社 Memory module and memory system
US6968440B2 (en)2003-05-092005-11-22Hewlett-Packard Development Company, L.P.Systems and methods for processor memory allocation
KR100541045B1 (en)2003-05-132006-01-10삼성전자주식회사 Dual bank system, memory for use in this system, and on-die termination method of this memory
KR100543915B1 (en)2003-05-162006-01-23주식회사 하이닉스반도체 Data input device of memory device
US7120727B2 (en)2003-06-192006-10-10Micron Technology, Inc.Reconfigurable memory module and method
US7428644B2 (en)2003-06-202008-09-23Micron Technology, Inc.System and method for selective memory module power management
JP4462852B2 (en)2003-06-232010-05-12株式会社日立製作所 Storage system and storage system connection method
US6961269B2 (en)2003-06-242005-11-01Micron Technology, Inc.Memory device having data paths with multiple speeds
US7016249B2 (en)2003-06-302006-03-21Intel CorporationReference voltage generator
US6908314B2 (en)2003-07-152005-06-21AlcatelTailored interconnect module
DE10334779B4 (en)2003-07-302005-09-29Infineon Technologies Ag Semiconductor memory module
US20050044302A1 (en)*2003-08-062005-02-24Pauley Robert S.Non-standard dual in-line memory modules with more than two ranks of memory per module and multiple serial-presence-detect devices to simulate multiple modules
US7210059B2 (en)*2003-08-192007-04-24Micron Technology, Inc.System and method for on-board diagnostics of memory modules
JP4450586B2 (en)2003-09-032010-04-14株式会社ルネサステクノロジ Semiconductor integrated circuit
US6961281B2 (en)2003-09-122005-11-01Sun Microsystems, Inc.Single rank memory module for use in a two-rank memory module system
US6953891B2 (en)2003-09-162005-10-11Micron Technology, Inc.Moisture-resistant electronic device package and methods of assembly
US7353329B2 (en)2003-09-292008-04-01Intel CorporationMemory buffer device integrating refresh logic
US7386765B2 (en)2003-09-292008-06-10Intel CorporationMemory device having error checking and correction
JP4205553B2 (en)2003-11-062009-01-07エルピーダメモリ株式会社 Memory module and memory system
US7243276B2 (en)2003-11-062007-07-10International Business Machines CorporationMethod for performing a burn-in test
US20050108460A1 (en)*2003-11-142005-05-19Intel CorporationPartial bank DRAM refresh
WO2005059764A1 (en)*2003-12-092005-06-30Thomson LicensingMemory controller
US7127566B2 (en)2003-12-182006-10-24Intel CorporationSynchronizing memory copy operations with memory accesses
US7127567B2 (en)2003-12-182006-10-24Intel CorporationPerforming memory RAS operations over a point-to-point interconnect
US20050138267A1 (en)2003-12-232005-06-23Bains Kuljit S.Integral memory buffer and serial presence detect capability for fully-buffered memory modules
US7023700B2 (en)2003-12-242006-04-04Super Talent Electronics, Inc.Heat sink riveted to memory module with upper slots and open bottom edge for air flow
JP3896112B2 (en)2003-12-252007-03-22エルピーダメモリ株式会社 Semiconductor integrated circuit device
US7085152B2 (en)2003-12-292006-08-01Intel CorporationMemory system segmented power supply and control
US7173863B2 (en)2004-03-082007-02-06Sandisk CorporationFlash controller cache architecture
US7111143B2 (en)2003-12-302006-09-19Infineon Technologies AgBurst mode implementation in a memory device
US7133960B1 (en)2003-12-312006-11-07Intel CorporationLogical to physical address mapping of chip selects
US8250295B2 (en)2004-01-052012-08-21Smart Modular Technologies, Inc.Multi-rank memory module that emulates a memory module having a different number of ranks
TWI252399B (en)2004-01-142006-04-01Sunplus Technology Co LtdMemory control device capable of estimating the memory power consumption
US7234081B2 (en)2004-02-042007-06-19Hewlett-Packard Development Company, L.P.Memory module with testing logic
JP4205613B2 (en)2004-03-012009-01-07エルピーダメモリ株式会社 Semiconductor device
US20050195629A1 (en)2004-03-022005-09-08Leddige Michael W.Interchangeable connection arrays for double-sided memory module placement
JP3910598B2 (en)2004-03-042007-04-25松下電器産業株式会社 Resin-sealed semiconductor device and manufacturing method thereof
US7289386B2 (en)*2004-03-052007-10-30Netlist, Inc.Memory module decoder
US7532537B2 (en)2004-03-052009-05-12Netlist, Inc.Memory module with a circuit providing load isolation and memory domain translation
US7286436B2 (en)2004-03-052007-10-23Netlist, Inc.High-density memory module utilizing low-density memory components
US7020818B2 (en)2004-03-082006-03-28Intel CorporationMethod and apparatus for PVT controller for programmable on die termination
US20050204111A1 (en)2004-03-102005-09-15Rohit NatarajanCommand scheduling for dual-data-rate two (DDR2) memory devices
KR100558065B1 (en)2004-03-152006-03-10삼성전자주식회사 Semiconductor Module with Heat Sink
KR100564621B1 (en)2004-04-082006-03-28삼성전자주식회사 Buffered memory module packages and buffered memory module stack packages containing them
US7254036B2 (en)2004-04-092007-08-07Netlist, Inc.High density memory module using stacked printed circuit boards
KR100642414B1 (en)2004-04-202006-11-03주식회사 하이닉스반도체 Control circuit of semiconductor memory device
US7269708B2 (en)2004-04-202007-09-11Rambus Inc.Memory controller for non-homogenous memory system
US7075175B2 (en)2004-04-222006-07-11Qualcomm IncorporatedSystems and methods for testing packaged dies
KR100596443B1 (en)2004-04-272006-07-05주식회사 하이닉스반도체 Refresh Control Circuit and Method for Multiple Bank Structure DRAM
KR100567065B1 (en)*2004-04-282006-04-04주식회사 하이닉스반도체 Input circuit for memory device
US7412614B2 (en)2004-04-292008-08-12Hewlett-Packard Development Company, L.P.Power management using a pre-determined thermal characteristic of a memory module
JP2005322109A (en)2004-05-112005-11-17Renesas Technology CorpIc card module
US7079446B2 (en)2004-05-212006-07-18Integrated Device Technology, Inc.DRAM interface circuits having enhanced skew, slew rate and impedance control
US8151030B2 (en)2004-05-262012-04-03Ocz Technology Group, Inc.Method of increasing DDR memory bandwidth in DDR SDRAM modules
US7126399B1 (en)2004-05-272006-10-24Altera CorporationMemory interface phase-shift circuitry to support multiple frequency ranges
KR100640580B1 (en)2004-06-082006-10-31삼성전자주식회사 Semiconductor package whose side is encapsulated with encapsulant and manufacturing method
US7079396B2 (en)2004-06-142006-07-18Sun Microsystems, Inc.Memory module cooling
JP2006004108A (en)2004-06-162006-01-05Oki Electric Ind Co LtdSemiconductor integrated circuit and method for controlling power saving of the same
JP2006004079A (en)2004-06-162006-01-05Sony CorpStorage device
US6980021B1 (en)2004-06-182005-12-27Inphi CorporationOutput buffer with time varying source impedance for driving capacitively-terminated transmission lines
TWI299497B (en)2004-06-242008-08-01Via Tech IncMethod and related apparatus for accessing memory apparatus
JP4662740B2 (en)2004-06-282011-03-30日本電気株式会社 Stacked semiconductor memory device
US7318130B2 (en)2004-06-292008-01-08Intel CorporationSystem and method for thermal throttling of memory modules
JP4534132B2 (en)2004-06-292010-09-01エルピーダメモリ株式会社 Stacked semiconductor memory device
US7149145B2 (en)2004-07-192006-12-12Micron Technology, Inc.Delay stage-interweaved analog DLL/PLL
US7224595B2 (en)2004-07-302007-05-29International Business Machines Corporation276-Pin buffered memory module with enhanced fault tolerance
US7539800B2 (en)2004-07-302009-05-26International Business Machines CorporationSystem, method and storage medium for providing segment level sparing
US7669027B2 (en)2004-08-192010-02-23Micron Technology, Inc.Memory command delay balancing in a daisy-chained memory topology
US7437497B2 (en)2004-08-232008-10-14Apple Inc.Method and apparatus for encoding memory control signals to reduce pin count
US7289383B2 (en)2004-08-232007-10-30Apple Inc.Reducing the number of power and ground pins required to drive address signals to memory modules
US7061823B2 (en)2004-08-242006-06-13Promos Technologies Inc.Limited output address register technique providing selectively variable write latency in DDR2 (double data rate two) integrated circuit memory devices
US7205789B1 (en)2004-08-262007-04-17Chris KarabatsosTermination arrangement for high speed data rate multi-drop data bit connections
US6965537B1 (en)2004-08-312005-11-15Micron Technology, Inc.Memory system and method using ECC to achieve low power refresh
US7200062B2 (en)*2004-08-312007-04-03Micron Technology, Inc.Method and system for reducing the peak current in refreshing dynamic random access memory devices
US7046538B2 (en)2004-09-012006-05-16Micron Technology, Inc.Memory stacking system and method
US7606049B2 (en)2004-09-032009-10-20Entorian Technologies, LpModule thermal management system and method
US7301831B2 (en)*2004-09-152007-11-27Rambus Inc.Memory systems with variable delays for write data signals
US7305518B2 (en)2004-10-202007-12-04Hewlett-Packard Development Company, L.P.Method and system for dynamically adjusting DRAM refresh rate
US7490197B2 (en)2004-10-212009-02-10Microsoft CorporationUsing external memory devices to improve system performance
DE102004051345B9 (en)*2004-10-212014-01-02Qimonda Ag Semiconductor device, method for inputting and / or outputting test data, and memory module
KR100564635B1 (en)2004-10-252006-03-28삼성전자주식회사 Memory system and method for controlling interface timing in memory module
DE102004053316A1 (en)2004-11-042006-05-18Infineon Technologies AgOperating parameters e.g. operating temperatures, reading and selecting method for e.g. dynamic RAM, involves providing memory with registers to store parameters, where read and write access on register takes place similar to access on cell
US7433992B2 (en)2004-11-182008-10-07Intel CorporationCommand controlling different operations in different chips
US20060112219A1 (en)2004-11-192006-05-25Gaurav ChawlaFunctional partitioning method for providing modular data storage systems
TW200617955A (en)2004-11-242006-06-01Cheerteck IncMethod for applying downgraded dram to the electronic device and the electronic device thereof
US20060117160A1 (en)2004-12-012006-06-01Intel CorporationMethod to consolidate memory usage to reduce power consumption
US7082073B2 (en)2004-12-032006-07-25Micron Technology, Inc.System and method for reducing power consumption during extended refresh periods of dynamic random access memory devices
US7334150B2 (en)2004-12-032008-02-19Infineon Technologies AgMemory module with a clock signal regeneration circuit and a register circuit for temporarily storing the incoming command and address signals
DE102004058528B3 (en)*2004-12-042006-05-04Hyperstone AgMemory system for reading and writing logical sector, has logical sectors for communication with host system are buffered in sector buffers and assigned by direct-flash-access-units between sector buffers and flash memory chips
US20060118933A1 (en)2004-12-072006-06-08Tessera, Inc.Stackable frames for packaging microelectronic devices
US7266639B2 (en)2004-12-102007-09-04Infineon Technologies AgMemory rank decoder for a multi-rank Dual Inline Memory Module (DIMM)
US7200021B2 (en)2004-12-102007-04-03Infineon Technologies AgStacked DRAM memory chip for a dual inline memory module (DIMM)
US20060129712A1 (en)2004-12-102006-06-15Siva RaghuramBuffer chip for a multi-rank dual inline memory module (DIMM)
US20060129740A1 (en)2004-12-132006-06-15Hermann RuckerbauerMemory device, memory controller and method for operating the same
US20060136791A1 (en)2004-12-162006-06-22Klaus NierleTest method, control circuit and system for reduced time combined write window and retention testing
US7342841B2 (en)2004-12-212008-03-11Intel CorporationMethod, apparatus, and system for active refresh management
US7366931B2 (en)2004-12-302008-04-29Intel CorporationMemory modules that receive clock information and are placed in a low power state
KR100691583B1 (en)2004-12-312007-03-09학교법인 포항공과대학교 Multi-drop bus structure memory system with multiple termination resistors
US7138823B2 (en)2005-01-202006-11-21Micron Technology, Inc.Apparatus and method for independent control of on-die termination for output buffers of a memory device
US20060195631A1 (en)2005-01-312006-08-31Ramasubramanian RajamaniMemory buffers for merging local data from memory modules
US7321950B2 (en)2005-02-032008-01-22International Business Machines CorporationMethod and apparatus for managing write-to-read turnarounds in an early read after write memory system
US7079441B1 (en)2005-02-042006-07-18Infineon Technologies AgMethods and apparatus for implementing a power down in a memory device
US20060174431A1 (en)*2005-02-092006-08-10Dr. Fresh, Inc.Electric toothbrush
US7337293B2 (en)*2005-02-092008-02-26International Business Machines CorporationStreaming reads for early processing in a cascaded memory subsystem with buffered memory devices
US7421598B2 (en)2005-02-092008-09-02International Business Machines CorporationDynamic power management via DIMM read operation limiter
US7426649B2 (en)2005-02-092008-09-16International Business Machines CorporationPower management via DIMM read operation limiter
US7167401B2 (en)2005-02-102007-01-23Micron Technology, Inc.Low power chip select (CS) latency option
US7099215B1 (en)2005-02-112006-08-29North Carolina State UniversitySystems, methods and devices for providing variable-latency write operations in memory devices
US20060180926A1 (en)2005-02-112006-08-17Rambus, Inc.Heat spreader clamping mechanism for semiconductor modules
US7053470B1 (en)2005-02-192006-05-30Azul Systems, Inc.Multi-chip package having repairable embedded memories on a system chip with an EEPROM chip storing repair information
JP4824936B2 (en)2005-03-102011-11-30株式会社日立製作所 Inspection method for dynamic random access memory device
US8301938B2 (en)2005-03-212012-10-30Hewlett-Packard Development Company, L.P.Managing memory health
JP4309368B2 (en)2005-03-302009-08-05エルピーダメモリ株式会社 Semiconductor memory device
US7620773B2 (en)2005-04-152009-11-17Microsoft CorporationIn-line non volatile memory disk read cache and write buffer
US7543102B2 (en)2005-04-182009-06-02University Of MarylandSystem and method for performing multi-rank command scheduling in DDR SDRAM memory systems
US7218566B1 (en)2005-04-282007-05-15Network Applicance, Inc.Power management of memory via wake/sleep cycles
US7033861B1 (en)2005-05-182006-04-25Staktek Group L.P.Stacked module systems and method
US20060277355A1 (en)2005-06-012006-12-07Mark EllsberryCapacity-expanding memory device
US8244971B2 (en)*2006-07-312012-08-14Google Inc.Memory circuit system and method
US8060774B2 (en)*2005-06-242011-11-15Google Inc.Memory systems and memory modules
US20080082763A1 (en)2006-10-022008-04-03Metaram, Inc.Apparatus and method for power management of memory circuits by a system or component thereof
US7386656B2 (en)2006-07-312008-06-10Metaram, Inc.Interface circuit system and method for performing power management operations in conjunction with only a portion of a memory circuit
US9542352B2 (en)2006-02-092017-01-10Google Inc.System and method for reducing command scheduling constraints of memory circuits
US20060294295A1 (en)2005-06-242006-12-28Yukio FukuzoDRAM chip device well-communicated with flash memory chip and multi-chip package comprising such a device
US7392338B2 (en)2006-07-312008-06-24Metaram, Inc.Interface circuit system and method for autonomously performing power management operations in conjunction with a plurality of memory circuits
US20080028136A1 (en)*2006-07-312008-01-31Schakel Keith RMethod and apparatus for refresh management of memory modules
US8055833B2 (en)2006-10-052011-11-08Google Inc.System and method for increasing capacity, performance, and flexibility of flash storage
US7580312B2 (en)*2006-07-312009-08-25Metaram, Inc.Power saving system and method for use with a plurality of memory circuits
US8041881B2 (en)2006-07-312011-10-18Google Inc.Memory device with emulated characteristics
US7472220B2 (en)2006-07-312008-12-30Metaram, Inc.Interface circuit system and method for performing power management operations utilizing power management signals
KR101377305B1 (en)2005-06-242014-03-25구글 인코포레이티드An integrated memory core and memory interface circuit
US8327104B2 (en)2006-07-312012-12-04Google Inc.Adjusting the timing of signals associated with a memory system
US8089795B2 (en)2006-02-092012-01-03Google Inc.Memory module with memory stack and interface with enhanced capabilities
US7590796B2 (en)*2006-07-312009-09-15Metaram, Inc.System and method for power management in memory systems
US8438328B2 (en)2008-02-212013-05-07Google Inc.Emulation of abstracted DIMMs using abstracted DRAMs
US8090897B2 (en)2006-07-312012-01-03Google Inc.System and method for simulating an aspect of a memory circuit
US20080126690A1 (en)2006-02-092008-05-29Rajan Suresh NMemory module with memory stack
US7454639B2 (en)*2005-06-302008-11-18Intel CorporationVarious apparatuses and methods for reduced power states in system memory
US7441064B2 (en)2005-07-112008-10-21Via Technologies, Inc.Flexible width data protocol
DE102005036528B4 (en)2005-07-292012-01-26Qimonda Ag Memory module and method for operating a memory module
US7414917B2 (en)2005-07-292008-08-19Infineon TechnologiesRe-driving CAwD and rD signal lines
US7307863B2 (en)2005-08-022007-12-11Inphi CorporationProgrammable strength output buffer for RDIMM address register
US7464225B2 (en)2005-09-262008-12-09Rambus Inc.Memory module including a plurality of integrated circuit memory devices and a plurality of buffer devices in a matrix topology
US7496777B2 (en)*2005-10-122009-02-24Sun Microsystems, Inc.Power throttling in a memory system
US7549034B2 (en)2005-11-102009-06-16International Business Machines CorporationRedistribution of memory to reduce computer system power consumption
US7409491B2 (en)2005-12-142008-08-05Sun Microsystems, Inc.System memory board subsystem using DRAM with stacked dedicated high speed point to point links
US8914557B2 (en)2005-12-162014-12-16Microsoft CorporationOptimizing write and wear performance for a memory
DE102006002090A1 (en)2006-01-172007-07-26Infineon Technologies AgMemory module radiator box for use in fully buffered dual inline memory module to remove heat produced in memory module, has even metal plate, at which memory module is provided, where metal plate at the outer edge has reinforcing element
US9632929B2 (en)2006-02-092017-04-25Google Inc.Translating an address associated with a command communicated between a system and memory circuits
US7411283B2 (en)2006-02-142008-08-12Sun Microsystems, Inc.Interconnect design for reducing radiated emissions
CN100482060C (en)2006-02-222009-04-22富准精密工业(深圳)有限公司Heat radiator
US7479799B2 (en)2006-03-142009-01-20Inphi CorporationOutput buffer with switchable output impedance
JP4863749B2 (en)2006-03-292012-01-25株式会社日立製作所 Storage device using flash memory, erase number leveling method thereof, and erase number level program
US20070247194A1 (en)2006-04-242007-10-25Inphi CorporationOutput buffer to drive AC-coupled terminated transmission lines
US7486104B2 (en)2006-06-022009-02-03Rambus Inc.Integrated circuit with graduated on-die termination
US7716411B2 (en)2006-06-072010-05-11Microsoft CorporationHybrid memory device with single interface
US7506098B2 (en)2006-06-082009-03-17Bitmicro Networks, Inc.Optimized placement policy for solid state storage devices
US7620784B2 (en)2006-06-092009-11-17Microsoft CorporationHigh speed nonvolatile memory device using parallel writing among a plurality of interfaces
US20080002447A1 (en)*2006-06-292008-01-03Smart Modular Technologies, Inc.Memory supermodule utilizing point to point serial data links
US7379361B2 (en)*2006-07-242008-05-27Kingston Technology Corp.Fully-buffered memory-module with redundant memory buffer in serializing advanced-memory buffer (AMB) for repairing DRAM
US20080028137A1 (en)*2006-07-312008-01-31Schakel Keith RMethod and Apparatus For Refresh Management of Memory Modules
US20080028135A1 (en)*2006-07-312008-01-31Metaram, Inc.Multiple-component memory interface system and method
US7870459B2 (en)2006-10-232011-01-11International Business Machines CorporationHigh density high reliability memory module with power gating and a fault tolerant address and command bus
US20080126624A1 (en)2006-11-272008-05-29Edoardo PreteMemory buffer and method for buffering data
JP4946423B2 (en)2006-12-222012-06-06日本電気株式会社 Memory controller, computer, and data reading method
KR100881393B1 (en)2006-12-282009-02-02주식회사 하이닉스반도체 Semiconductor memory device with a mirror function
US7945840B2 (en)2007-02-122011-05-17Micron Technology, Inc.Memory array error correction apparatus, systems, and methods
US7660952B2 (en)2007-03-012010-02-09International Business Machines CorporationData bus bandwidth scheduling in an FBDIMM memory system operating in variable latency mode
US7408393B1 (en)2007-03-082008-08-05Inphi CorporationMaster-slave flip-flop and clocking scheme
US7865660B2 (en)2007-04-162011-01-04Montage Technology Group Ltd.Calibration of read/write memory access via advanced memory buffer
US20080282341A1 (en)2007-05-092008-11-13Sony Computer Entertainment Inc.Methods and apparatus for random number generation in a multiprocessor system
US7958371B2 (en)2007-05-092011-06-07Sony Computer Entertainment Inc.Methods and apparatus for secure operating system distribution in a multiprocessor system
US8209479B2 (en)*2007-07-182012-06-26Google Inc.Memory circuit system and method
US8006095B2 (en)*2007-08-312011-08-23Standard Microsystems CorporationConfigurable signature for authenticating data or program code
US7984329B2 (en)*2007-09-042011-07-19International Business Machines CorporationSystem and method for providing DRAM device-level repair via address remappings external to the device
JP5087347B2 (en)*2007-09-062012-12-05株式会社日立製作所 Semiconductor memory device and method for controlling semiconductor memory device
US7861053B2 (en)2007-09-282010-12-28Intel CorporationSupporting un-buffered memory modules on a platform configured for registered memory modules
US8116144B2 (en)*2008-10-152012-02-14Hewlett-Packard Development Company, L.P.Memory module having a memory device configurable to different data pin configurations
US7990797B2 (en)2009-02-112011-08-02Stec, Inc.State of health monitored flash backed dram module

Patent Citations (99)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US4069452A (en)*1976-09-151978-01-17Dana Laboratories, Inc.Apparatus for automatically detecting values of periodically time varying signals
US4646128A (en)*1980-09-161987-02-24Irvine Sensors CorporationHigh-density electronic processing package--structure and fabrication
US4566082A (en)*1983-03-231986-01-21Tektronix, Inc.Memory pack addressing system
US5083266A (en)*1986-12-261992-01-21Kabushiki Kaisha ToshibaMicrocomputer which enters sleep mode for a predetermined period of time on response to an activity of an input/output device
US4982265A (en)*1987-06-241991-01-01Hitachi, Ltd.Semiconductor integrated circuit device and method of manufacturing the same
US4796232A (en)*1987-10-201989-01-03Contel CorporationDual port memory controller
US4983533A (en)*1987-10-281991-01-08Irvine Sensors CorporationHigh-density electronic modules - process and product
US4807191A (en)*1988-01-041989-02-21Motorola, Inc.Redundancy for a block-architecture memory
US4899107A (en)*1988-09-301990-02-06Micron Technology, Inc.Discrete die burn-in for nonpackaged die
US6697295B2 (en)*1990-04-182004-02-24Rambus Inc.Memory device having a programmable register
US6182184B1 (en)*1990-04-182001-01-30Rambus Inc.Method of operating a memory device having a variable data input length
US6032214A (en)*1990-04-182000-02-29Rambus Inc.Method of operating a synchronous memory device having a variable data output length
US6032215A (en)*1990-04-182000-02-29Rambus Inc.Synchronous memory device utilizing two external clocks
US5959923A (en)*1990-06-191999-09-28Dell Usa, L.P.Digital computer having a system for sequentially refreshing an expandable dynamic RAM memory circuit
US5390334A (en)*1990-10-291995-02-14International Business Machines CorporationWorkstation power management by page placement control
US5278796A (en)*1991-04-121994-01-11Micron Technology, Inc.Temperature-dependent DRAM refresh circuit
USRE35733E (en)*1991-11-261998-02-17Circuit Components IncorporatedDevice for interconnecting integrated circuit packages to circuit boards
US5388265A (en)*1992-03-061995-02-07Intel CorporationMethod and apparatus for placing an integrated circuit chip in a reduced power consumption state
US5282177A (en)*1992-04-081994-01-25Micron Technology, Inc.Multiple register block write method and circuit for video DRAMs
US5384745A (en)*1992-04-271995-01-24Mitsubishi Denki Kabushiki KaishaSynchronous semiconductor memory device
US5392251A (en)*1993-07-131995-02-21Micron Semiconductor, Inc.Controlling dynamic memory refresh cycle time
US5483497A (en)*1993-08-241996-01-09Fujitsu LimitedSemiconductor memory having a plurality of banks usable in a plurality of bank configurations
US6992950B2 (en)*1994-10-062006-01-31Mosaid Technologies IncorporatedDelay locked loop implementation in a synchronous dynamic random access memory
US5606710A (en)*1994-12-201997-02-25National Semiconductor CorporationMultiple chip package processor having feed through paths on one die
US5706247A (en)*1994-12-231998-01-06Micron Technology, Inc.Self-enabling pulse-trapping circuit
US5721859A (en)*1994-12-231998-02-24Micron Technology, Inc.Counter control circuit in a burst memory
US5598376A (en)*1994-12-231997-01-28Micron Technology, Inc.Distributed write data drivers for burst access memories
US5717654A (en)*1995-02-101998-02-10Micron Technology, Inc.Burst EDO memory device with maximized write cycle timing
US5860106A (en)*1995-07-131999-01-12Intel CorporationMethod and apparatus for dynamically adjusting power/performance characteristics of a memory subsystem
US5604714A (en)*1995-11-301997-02-18Micron Technology, Inc.DRAM having multiple column address strobe operation
US5859792A (en)*1996-05-151999-01-12Micron Electronics, Inc.Circuit for on-board programming of PRD serial EEPROMs
US5870347A (en)*1997-03-111999-02-09Micron Technology, Inc.Multi-bank memory input/output line selection
US6014339A (en)*1997-04-032000-01-11Fujitsu LimitedSynchronous DRAM whose power consumption is minimized
US6338108B1 (en)*1997-04-152002-01-08Nec CorporationCoprocessor-integrated packet-type memory LSI, packet-type memory/coprocessor bus, and control method thereof
US5875142A (en)*1997-06-171999-02-23Micron Technology, Inc.Integrated circuit with temperature detector
US6181640B1 (en)*1997-06-242001-01-30Hyundai Electronics Industries Co., Ltd.Control circuit for semiconductor memory device
US6026050A (en)*1997-07-092000-02-15Micron Technology, Inc.Method and apparatus for adaptively adjusting the timing of a clock signal used to latch digital signals, and memory device using same
US6343042B1 (en)*1997-10-102002-01-29Rambus, Inc.DRAM core refresh with reduced spike current
US6343019B1 (en)*1997-12-222002-01-29Micron Technology, Inc.Apparatus and method of stacking die on a substrate
US20030039158A1 (en)*1998-04-102003-02-27Masashi HoriguchiSemiconductor device, such as a synchronous dram, including a control circuit for reducing power consumption
US6512392B2 (en)*1998-04-172003-01-28International Business Machines CorporationMethod for testing semiconductor devices
US6016282A (en)*1998-05-282000-01-18Micron Technology, Inc.Clock vernier adjustment
US6338113B1 (en)*1998-06-102002-01-08Mitsubishi Denki Kabushiki KaishaMemory module system having multiple memory modules
US20020002662A1 (en)*1998-07-132002-01-03Olarig Sompong PaulMethod and apparatus for supporting heterogeneous memory in computer systems
US6510503B2 (en)*1998-07-272003-01-21Mosaid Technologies IncorporatedHigh bandwidth memory interface
US20020019961A1 (en)*1998-08-282002-02-14Blodgett Greg A.Device and method for repairing a semiconductor memory
US6029250A (en)*1998-09-092000-02-22Micron Technology, Inc.Method and apparatus for adaptively adjusting the timing offset between a clock signal and digital signals transmitted coincident with that clock signal, and memory device and system using same
US6526471B1 (en)*1998-09-182003-02-25Digeo, Inc.Method and apparatus for a high-speed memory subsystem
US6526484B1 (en)*1998-11-162003-02-25Infineon Technologies AgMethods and apparatus for reordering of the memory requests to achieve higher average utilization of the command and data bus
US6526473B1 (en)*1999-04-072003-02-25Samsung Electronics Co., Ltd.Memory module system for controlling data input and output by connecting selected memory modules to a data line
US6341347B1 (en)*1999-05-112002-01-22Sun Microsystems, Inc.Thread switch logic in a multiple-thread processor
US6336174B1 (en)*1999-08-092002-01-01Maxtor CorporationHardware assisted memory backup system and method
US6683372B1 (en)*1999-11-182004-01-27Sun Microsystems, Inc.Memory expansion module with stacked memory packages and a serial storage unit
US20050041504A1 (en)*2000-01-052005-02-24Perego Richard E.Method of operating a memory system including an integrated circuit buffer device
US20050044303A1 (en)*2000-01-052005-02-24Perego Richard E.Memory system including an integrated circuit buffer device
US6839290B2 (en)*2000-01-132005-01-04Intel CorporationMethod, apparatus, and system for high speed data transfer using source synchronous data strobe
US20040027902A1 (en)*2000-05-242004-02-12Mitsubishi Denki Kabushiki KaishaSemiconductor device with reduced current consumption in standby state
US6845027B2 (en)*2000-06-302005-01-18Infineon Technologies AgSemiconductor chip
US20030035312A1 (en)*2000-09-182003-02-20Intel CorporationMemory module having buffer for isolating stacked memory devices
US6521984B2 (en)*2000-11-072003-02-18Mitsubishi Denki Kabushiki KaishaSemiconductor module with semiconductor devices attached to upper and lower surface of a semiconductor substrate
US6510097B2 (en)*2001-02-152003-01-21Oki Electric Industry Co., Ltd.DRAM interface circuit providing continuous access across row boundaries
US20060026484A1 (en)*2001-06-082006-02-02Broadcom CorporationSystem and method for interleaving data in a communication device
US20030011993A1 (en)*2001-06-282003-01-16Intel CorporationHeat transfer apparatus
US20030002262A1 (en)*2001-07-022003-01-02Martin BenisekElectronic printed circuit board having a plurality of identically designed, housing-encapsulated semiconductor memories
US20030016550A1 (en)*2001-07-202003-01-23Yoo Chang-SikSemiconductor memory systems, methods, and devices for controlling active termination
US20030021175A1 (en)*2001-07-272003-01-30Jong Tae KwakLow power type Rambus DRAM
US20030026155A1 (en)*2001-08-012003-02-06Mitsubishi Denki Kabushiki KaishaSemiconductor memory module and register buffer device for use in the same
US6690191B2 (en)*2001-12-212004-02-10Sun Microsystems, Inc.Bi-directional output buffer
US6844754B2 (en)*2002-06-202005-01-18Renesas Technology Corp.Data bus
US6854043B2 (en)*2002-07-052005-02-08Hewlett-Packard Development Company, L.P.System and method for multi-modal memory controller system operation
US20040034732A1 (en)*2002-08-152004-02-19Network Appliance, Inc.Apparatus and method for placing memory into self-refresh state
US20040037133A1 (en)*2002-08-232004-02-26Park Myun-JooSemiconductor memory system having multiple system data buses
US6986118B2 (en)*2002-09-272006-01-10Infineon Technologies AgMethod for controlling semiconductor chips and control apparatus
US6850449B2 (en)*2002-10-112005-02-01Nec Electronics Corp.Semiconductor memory device having mode storing one bit data in two memory cells and method of controlling same
US20060002201A1 (en)*2002-11-202006-01-05Micron Technology, Inc.Active termination control
US6847582B2 (en)*2003-03-112005-01-25Micron Technology, Inc.Low skew clock input buffer and method
US20050024963A1 (en)*2003-07-082005-02-03Infineon Technologies AgSemiconductor memory module
US20050044305A1 (en)*2003-07-082005-02-24Infineon Technologies AgSemiconductor memory module
US20050021874A1 (en)*2003-07-252005-01-27Georgiou Christos J.Single chip protocol converter
US20050028038A1 (en)*2003-07-302005-02-03Pomaranski Ken GaryPersistent volatile memory fault tracking
US20050027928A1 (en)*2003-07-312005-02-03M-Systems Flash Disk Pioneers, Ltd.SDRAM memory device with an embedded NAND flash controller
US20050034004A1 (en)*2003-08-082005-02-10Bunker Michael S.Method and apparatus for sending data
US20050036350A1 (en)*2003-08-132005-02-17So Byung-SeMemory module
US6845055B1 (en)*2003-11-062005-01-18Fujitsu LimitedSemiconductor memory capable of transitioning from a power-down state in a synchronous mode to a standby state in an asynchronous mode without setting by a control register
US20050018495A1 (en)*2004-01-292005-01-27Netlist, Inc.Arrangement of integrated circuits in a memory module
US6992501B2 (en)*2004-03-152006-01-31Staktek Group L.P.Reflection-control system and method
US20060010339A1 (en)*2004-06-242006-01-12Klein Dean AMemory system and method having selective ECC during low power refresh
US20060038597A1 (en)*2004-08-202006-02-23Eric BeckerDelay circuit with reset-based forward path static delay
US7317250B2 (en)*2004-09-302008-01-08Kingston Technology CorporationHigh density memory card assembly
US20080025137A1 (en)*2005-06-242008-01-31Metaram, Inc.System and method for simulating an aspect of a memory circuit
US20080027702A1 (en)*2005-06-242008-01-31Metaram, Inc.System and method for simulating a different number of memory circuits
US20100020585A1 (en)*2005-09-022010-01-28Rajan Suresh NMethods and apparatus of stacking drams
US20080025108A1 (en)*2006-07-312008-01-31Metaram, Inc.System and method for delaying a signal communicated from a system to at least one of a plurality of memory circuits
US20080027697A1 (en)*2006-07-312008-01-31Metaram, Inc.Memory circuit simulation system and method with power saving capabilities
US20080025136A1 (en)*2006-07-312008-01-31Metaram, Inc.System and method for storing at least a portion of information received in association with a first operation for use in performing a second operation
US20080025122A1 (en)*2006-07-312008-01-31Metaram, Inc.Memory refresh system and method
US20080027703A1 (en)*2006-07-312008-01-31Metaram, Inc.Memory circuit simulation system and method with refresh capabilities
US7480147B2 (en)*2006-10-132009-01-20Dell Products L.P.Heat dissipation apparatus utilizing empty component slot
US20100005218A1 (en)*2008-07-012010-01-07International Business Machines CorporationEnhanced cascade interconnected memory system

Cited By (172)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US20070143031A1 (en)*2003-08-302007-06-21Istech Co., Ltd.Method of analyzing a bio chip
US20090285031A1 (en)*2005-06-242009-11-19Suresh Natarajan RajanSystem and method for simulating an aspect of a memory circuit
US8359187B2 (en)2005-06-242013-01-22Google Inc.Simulating a different number of memory circuit devices
US9507739B2 (en)2005-06-242016-11-29Google Inc.Configurable memory circuit system and method
US20080010435A1 (en)*2005-06-242008-01-10Michael John Sebastian SmithMemory systems and memory modules
US8386833B2 (en)2005-06-242013-02-26Google Inc.Memory systems and memory modules
US9171585B2 (en)2005-06-242015-10-27Google Inc.Configurable memory circuit system and method
US8060774B2 (en)2005-06-242011-11-15Google Inc.Memory systems and memory modules
US20080027702A1 (en)*2005-06-242008-01-31Metaram, Inc.System and method for simulating a different number of memory circuits
US8773937B2 (en)2005-06-242014-07-08Google Inc.Memory refresh apparatus and method
US8615679B2 (en)2005-06-242013-12-24Google Inc.Memory modules with reliability and serviceability functions
US8949519B2 (en)2005-06-242015-02-03Google Inc.Simulating a memory circuit
US10013371B2 (en)2005-06-242018-07-03Google LlcConfigurable memory circuit system and method
US8582339B2 (en)2005-09-022013-11-12Google Inc.System including memory stacks
US8213205B2 (en)2005-09-022012-07-03Google Inc.Memory system including multiple memory stacks
US8811065B2 (en)2005-09-022014-08-19Google Inc.Performing error detection on DRAMs
US20070058471A1 (en)*2005-09-022007-03-15Rajan Suresh NMethods and apparatus of stacking DRAMs
US8619452B2 (en)2005-09-022013-12-31Google Inc.Methods and apparatus of stacking DRAMs
US9542353B2 (en)2006-02-092017-01-10Google Inc.System and method for reducing command scheduling constraints of memory circuits
US20070195613A1 (en)*2006-02-092007-08-23Rajan Suresh NMemory module with memory stack and interface with enhanced capabilities
US9542352B2 (en)2006-02-092017-01-10Google Inc.System and method for reducing command scheduling constraints of memory circuits
US8566556B2 (en)2006-02-092013-10-22Google Inc.Memory module with memory stack and interface with enhanced capabilities
US8797779B2 (en)2006-02-092014-08-05Google Inc.Memory module with memory stack and interface with enhanced capabilites
US9632929B2 (en)2006-02-092017-04-25Google Inc.Translating an address associated with a command communicated between a system and memory circuits
US20070204075A1 (en)*2006-02-092007-08-30Rajan Suresh NSystem and method for reducing command scheduling constraints of memory circuits
US9727458B2 (en)2006-02-092017-08-08Google Inc.Translating an address associated with a command communicated between a system and memory circuits
US8089795B2 (en)2006-02-092012-01-03Google Inc.Memory module with memory stack and interface with enhanced capabilities
US8340953B2 (en)2006-07-312012-12-25Google, Inc.Memory circuit simulation with power saving capabilities
US20080109597A1 (en)*2006-07-312008-05-08Schakel Keith RMethod and apparatus for refresh management of memory modules
US20080028137A1 (en)*2006-07-312008-01-31Schakel Keith RMethod and Apparatus For Refresh Management of Memory Modules
US20080027703A1 (en)*2006-07-312008-01-31Metaram, Inc.Memory circuit simulation system and method with refresh capabilities
US8090897B2 (en)2006-07-312012-01-03Google Inc.System and method for simulating an aspect of a memory circuit
US20080025108A1 (en)*2006-07-312008-01-31Metaram, Inc.System and method for delaying a signal communicated from a system to at least one of a plurality of memory circuits
US8112266B2 (en)2006-07-312012-02-07Google Inc.Apparatus for simulating an aspect of a memory circuit
US20080056014A1 (en)*2006-07-312008-03-06Suresh Natarajan RajanMemory device with emulated characteristics
US9047976B2 (en)2006-07-312015-06-02Google Inc.Combined signal delay and power saving for use with a plurality of memory circuits
US8154935B2 (en)2006-07-312012-04-10Google Inc.Delaying a signal communicated from a system to at least one of a plurality of memory circuits
US8972673B2 (en)2006-07-312015-03-03Google Inc.Power management of memory circuits by virtual memory simulation
US20080062773A1 (en)*2006-07-312008-03-13Suresh Natarajan RajanSystem and method for simulating an aspect of a memory circuit
US8041881B2 (en)2006-07-312011-10-18Google Inc.Memory device with emulated characteristics
US8244971B2 (en)2006-07-312012-08-14Google Inc.Memory circuit system and method
US8280714B2 (en)2006-07-312012-10-02Google Inc.Memory circuit simulation system and method with refresh capabilities
US20080103753A1 (en)*2006-07-312008-05-01Rajan Suresh NMemory device with emulated characteristics
US8327104B2 (en)2006-07-312012-12-04Google Inc.Adjusting the timing of signals associated with a memory system
US8631220B2 (en)2006-07-312014-01-14Google Inc.Adjusting the timing of signals associated with a memory system
US8019589B2 (en)2006-07-312011-09-13Google Inc.Memory apparatus operable to perform a power-saving operation
US8868829B2 (en)2006-07-312014-10-21Google Inc.Memory circuit system and method
US20080109598A1 (en)*2006-07-312008-05-08Schakel Keith RMethod and apparatus for refresh management of memory modules
US20080115006A1 (en)*2006-07-312008-05-15Michael John Sebastian SmithSystem and method for adjusting the timing of signals associated with a memory system
US20100271888A1 (en)*2006-07-312010-10-28Google Inc.System and Method for Delaying a Signal Communicated from a System to at Least One of a Plurality of Memory Circuits
US8077535B2 (en)2006-07-312011-12-13Google Inc.Memory refresh apparatus and method
US20080126688A1 (en)*2006-07-312008-05-29Suresh Natarajan RajanMemory device with emulated characteristics
US8745321B2 (en)2006-07-312014-06-03Google Inc.Simulating a memory standard
US8566516B2 (en)2006-07-312013-10-22Google Inc.Refresh management of memory modules
US7761724B2 (en)2006-07-312010-07-20Google Inc.Interface circuit system and method for performing power management operations in conjunction with only a portion of a memory circuit
US7730338B2 (en)2006-07-312010-06-01Google Inc.Interface circuit system and method for autonomously performing power management operations in conjunction with a plurality of memory circuits
US8671244B2 (en)2006-07-312014-03-11Google Inc.Simulating a memory standard
US8595419B2 (en)2006-07-312013-11-26Google Inc.Memory apparatus operable to perform a power-saving operation
US8601204B2 (en)2006-07-312013-12-03Google Inc.Simulating a refresh operation latency
US7724589B2 (en)2006-07-312010-05-25Google Inc.System and method for delaying a signal communicated from a system to at least one of a plurality of memory circuits
US20080239857A1 (en)*2006-07-312008-10-02Suresh Natarajan RajanInterface circuit system and method for performing power management operations in conjunction with only a portion of a memory circuit
US8796830B1 (en)2006-09-012014-08-05Google Inc.Stackable low-profile lead frame package
US20080086588A1 (en)*2006-10-052008-04-10Metaram, Inc.System and Method for Increasing Capacity, Performance, and Flexibility of Flash Storage
US8751732B2 (en)2006-10-052014-06-10Google Inc.System and method for increasing capacity, performance, and flexibility of flash storage
US8370566B2 (en)2006-10-052013-02-05Google Inc.System and method for increasing capacity, performance, and flexibility of flash storage
US8977806B1 (en)2006-10-052015-03-10Google Inc.Hybrid memory module
US8397013B1 (en)2006-10-052013-03-12Google Inc.Hybrid memory module
US8055833B2 (en)2006-10-052011-11-08Google Inc.System and method for increasing capacity, performance, and flexibility of flash storage
US8760936B1 (en)2006-11-132014-06-24Google Inc.Multi-rank partial width memory modules
US8130560B1 (en)2006-11-132012-03-06Google Inc.Multi-rank partial width memory modules
US8446781B1 (en)2006-11-132013-05-21Google Inc.Multi-rank partial width memory modules
US8209479B2 (en)2007-07-182012-06-26Google Inc.Memory circuit system and method
US8080874B1 (en)2007-09-142011-12-20Google Inc.Providing additional space between an integrated circuit and a circuit board for positioning a component therebetween
US8675429B1 (en)2007-11-162014-03-18Google Inc.Optimal channel design for memory devices for providing a high-speed memory interface
US8111566B1 (en)2007-11-162012-02-07Google, Inc.Optimal channel design for memory devices for providing a high-speed memory interface
US8081474B1 (en)2007-12-182011-12-20Google Inc.Embossed heat spreader
US8730670B1 (en)2007-12-182014-05-20Google Inc.Embossed heat spreader
US8705240B1 (en)2007-12-182014-04-22Google Inc.Embossed heat spreader
US8438328B2 (en)2008-02-212013-05-07Google Inc.Emulation of abstracted DIMMs using abstracted DRAMs
US8631193B2 (en)2008-02-212014-01-14Google Inc.Emulation of abstracted DIMMS using abstracted DRAMS
US8386722B1 (en)2008-06-232013-02-26Google Inc.Stacked DIMM memory interface
US8762675B2 (en)2008-06-232014-06-24Google Inc.Memory system for synchronous data transmission
US8819356B2 (en)2008-07-252014-08-26Google Inc.Configurable multirank memory system with interface circuit
US8335894B1 (en)2008-07-252012-12-18Google Inc.Configurable memory system with interface circuit
EP2377127A4 (en)*2008-12-302012-10-31Micron Technology Inc DEVICES AND METHODS FOR REFRESHING VARIABLE MEMORY
US8797818B2 (en)2008-12-302014-08-05Micron Technology, Inc.Variable memory refresh devices and methods
US8169233B2 (en)2009-06-092012-05-01Google Inc.Programming of DIMM termination resistance values
US20110095783A1 (en)*2009-06-092011-04-28Google Inc.Programming of dimm termination resistance values
US8588017B2 (en)2010-10-202013-11-19Samsung Electronics Co., Ltd.Memory circuits, systems, and modules for performing DRAM refresh operations and methods of operating the same
US9158546B1 (en)2011-04-062015-10-13P4tents1, LLCComputer program product for fetching from a first physical memory between an execution of a plurality of threads associated with a second physical memory
US9189442B1 (en)2011-04-062015-11-17P4tents1, LLCFetching data between thread execution in a flash/DRAM/embedded DRAM-equipped system
US9195395B1 (en)2011-04-062015-11-24P4tents1, LLCFlash/DRAM/embedded DRAM-equipped system and method
US9223507B1 (en)2011-04-062015-12-29P4tents1, LLCSystem, method and computer program product for fetching data between an execution of a plurality of threads
US9176671B1 (en)2011-04-062015-11-03P4tents1, LLCFetching data between thread execution in a flash/DRAM/embedded DRAM-equipped system
US9170744B1 (en)2011-04-062015-10-27P4tents1, LLCComputer program product for controlling a flash/DRAM/embedded DRAM-equipped system
US9164679B2 (en)2011-04-062015-10-20Patents1, LlcSystem, method and computer program product for multi-thread operation involving first memory of a first memory class and second memory of a second memory class
US8930647B1 (en)2011-04-062015-01-06P4tents1, LLCMultiple class memory systems
US9182914B1 (en)2011-04-062015-11-10P4tents1, LLCSystem, method and computer program product for multi-thread operation involving first memory of a first memory class and second memory of a second memory class
KR101872297B1 (en)*2011-05-112018-07-02에스케이하이닉스 주식회사Semiconductor memory apparatus
US10534474B1 (en)2011-08-052020-01-14P4tents1, LLCGesture-equipped touch screen system, method, and computer program product
US10120480B1 (en)2011-08-052018-11-06P4tents1, LLCApplication-specific pressure-sensitive touch screen system, method, and computer program product
US11740727B1 (en)2011-08-052023-08-29P4Tents1 LlcDevices, methods, and graphical user interfaces for manipulating user interface objects with visual and/or haptic feedback
US11061503B1 (en)2011-08-052021-07-13P4tents1, LLCDevices, methods, and graphical user interfaces for manipulating user interface objects with visual and/or haptic feedback
US10996787B1 (en)2011-08-052021-05-04P4tents1, LLCGesture-equipped touch screen system, method, and computer program product
US10936114B1 (en)2011-08-052021-03-02P4tents1, LLCGesture-equipped touch screen system, method, and computer program product
US10838542B1 (en)2011-08-052020-11-17P4tents1, LLCGesture-equipped touch screen system, method, and computer program product
US10788931B1 (en)2011-08-052020-09-29P4tents1, LLCDevices, methods, and graphical user interfaces for manipulating user interface objects with visual and/or haptic feedback
US10031607B1 (en)2011-08-052018-07-24P4tents1, LLCSystem, method, and computer program product for a multi-pressure selection touch screen
US10649581B1 (en)2011-08-052020-05-12P4tents1, LLCDevices, methods, and graphical user interfaces for manipulating user interface objects with visual and/or haptic feedback
US10146353B1 (en)2011-08-052018-12-04P4tents1, LLCTouch screen system, method, and computer program product
US10156921B1 (en)2011-08-052018-12-18P4tents1, LLCTri-state gesture-equipped touch screen system, method, and computer program product
US10162448B1 (en)2011-08-052018-12-25P4tents1, LLCSystem, method, and computer program product for a pressure-sensitive touch screen for messages
US10203794B1 (en)2011-08-052019-02-12P4tents1, LLCPressure-sensitive home interface system, method, and computer program product
US10209809B1 (en)2011-08-052019-02-19P4tents1, LLCPressure-sensitive touch screen system, method, and computer program product for objects
US10209808B1 (en)2011-08-052019-02-19P4tents1, LLCPressure-based interface system, method, and computer program product with virtual display layers
US10209806B1 (en)2011-08-052019-02-19P4tents1, LLCTri-state gesture-equipped touch screen system, method, and computer program product
US10209807B1 (en)2011-08-052019-02-19P4tents1, LLCPressure sensitive touch screen system, method, and computer program product for hyperlinks
US10222894B1 (en)2011-08-052019-03-05P4tents1, LLCSystem, method, and computer program product for a multi-pressure selection touch screen
US10222893B1 (en)2011-08-052019-03-05P4tents1, LLCPressure-based touch screen system, method, and computer program product with virtual display layers
US10222895B1 (en)2011-08-052019-03-05P4tents1, LLCPressure-based touch screen system, method, and computer program product with virtual display layers
US10222891B1 (en)2011-08-052019-03-05P4tents1, LLCSetting interface system, method, and computer program product for a multi-pressure selection touch screen
US10222892B1 (en)2011-08-052019-03-05P4tents1, LLCSystem, method, and computer program product for a multi-pressure selection touch screen
US10275087B1 (en)2011-08-052019-04-30P4tents1, LLCDevices, methods, and graphical user interfaces for manipulating user interface objects with visual and/or haptic feedback
US10275086B1 (en)2011-08-052019-04-30P4tents1, LLCGesture-equipped touch screen system, method, and computer program product
US10782819B1 (en)2011-08-052020-09-22P4tents1, LLCGesture-equipped touch screen system, method, and computer program product
US10338736B1 (en)2011-08-052019-07-02P4tents1, LLCDevices, methods, and graphical user interfaces for manipulating user interface objects with visual and/or haptic feedback
US10345961B1 (en)2011-08-052019-07-09P4tents1, LLCDevices and methods for navigating between user interfaces
US10365758B1 (en)2011-08-052019-07-30P4tents1, LLCDevices, methods, and graphical user interfaces for manipulating user interface objects with visual and/or haptic feedback
US10386960B1 (en)2011-08-052019-08-20P4tents1, LLCDevices, methods, and graphical user interfaces for manipulating user interface objects with visual and/or haptic feedback
US10521047B1 (en)2011-08-052019-12-31P4tents1, LLCGesture-equipped touch screen system, method, and computer program product
US9417754B2 (en)2011-08-052016-08-16P4tents1, LLCUser interface system, method, and computer program product
US10540039B1 (en)2011-08-052020-01-21P4tents1, LLCDevices and methods for navigating between user interface
US10551966B1 (en)2011-08-052020-02-04P4tents1, LLCGesture-equipped touch screen system, method, and computer program product
US10592039B1 (en)2011-08-052020-03-17P4tents1, LLCGesture-equipped touch screen system, method, and computer program product for displaying multiple active applications
US10606396B1 (en)2011-08-052020-03-31P4tents1, LLCGesture-equipped touch screen methods for duration-based functions
US10725581B1 (en)2011-08-052020-07-28P4tents1, LLCDevices, methods and graphical user interfaces for manipulating user interface objects with visual and/or haptic feedback
US10649580B1 (en)2011-08-052020-05-12P4tents1, LLCDevices, methods, and graphical use interfaces for manipulating user interface objects with visual and/or haptic feedback
US10642413B1 (en)2011-08-052020-05-05P4tents1, LLCGesture-equipped touch screen system, method, and computer program product
US10649578B1 (en)2011-08-052020-05-12P4tents1, LLCGesture-equipped touch screen system, method, and computer program product
US10649579B1 (en)2011-08-052020-05-12P4tents1, LLCDevices, methods, and graphical user interfaces for manipulating user interface objects with visual and/or haptic feedback
US10649571B1 (en)2011-08-052020-05-12P4tents1, LLCDevices, methods, and graphical user interfaces for manipulating user interface objects with visual and/or haptic feedback
US10656756B1 (en)2011-08-052020-05-19P4tents1, LLCGesture-equipped touch screen system, method, and computer program product
US10656753B1 (en)2011-08-052020-05-19P4tents1, LLCGesture-equipped touch screen system, method, and computer program product
US10656758B1 (en)2011-08-052020-05-19P4tents1, LLCGesture-equipped touch screen system, method, and computer program product
US10656755B1 (en)2011-08-052020-05-19P4tents1, LLCGesture-equipped touch screen system, method, and computer program product
US10656754B1 (en)2011-08-052020-05-19P4tents1, LLCDevices and methods for navigating between user interfaces
US10656752B1 (en)2011-08-052020-05-19P4tents1, LLCGesture-equipped touch screen system, method, and computer program product
US10656757B1 (en)2011-08-052020-05-19P4tents1, LLCGesture-equipped touch screen system, method, and computer program product
US10656759B1 (en)2011-08-052020-05-19P4tents1, LLCDevices, methods, and graphical user interfaces for manipulating user interface objects with visual and/or haptic feedback
US10664097B1 (en)2011-08-052020-05-26P4tents1, LLCDevices, methods, and graphical user interfaces for manipulating user interface objects with visual and/or haptic feedback
US10671212B1 (en)2011-08-052020-06-02P4tents1, LLCGesture-equipped touch screen system, method, and computer program product
US10671213B1 (en)2011-08-052020-06-02P4tents1, LLCDevices, methods, and graphical user interfaces for manipulating user interface objects with visual and/or haptic feedback
US9870814B2 (en)2012-10-222018-01-16Hewlett Packard Enterprise Development LpRefreshing a group of memory cells in response to potential disturbance
US20180182459A1 (en)*2012-11-202018-06-28Thstyme Bermuda LimitedSolid state drive architectures
US20150046625A1 (en)*2012-11-202015-02-12Thstyme Bermuda LimitedSolid state drive architectures
US20190172537A1 (en)*2012-11-202019-06-06Thstyme Bermuda LimitedSolid state drive architectures
US9941007B2 (en)*2012-11-202018-04-10Thstyme Bermuda LimitedSolid state drive architectures
US10796762B2 (en)*2012-11-202020-10-06Thstyme Bermuda LimitedSolid state drive architectures
US20210272629A1 (en)*2012-11-202021-09-02Thstyme Bermuda LimitedSolid state drive architectures
US20220139455A1 (en)*2012-11-202022-05-05Thstyme Bermuda LimitedSolid state drive architectures
US11037625B2 (en)*2012-11-202021-06-15Thstyme Bermuda LimitedSolid state drive architectures
US9569378B2 (en)2013-06-072017-02-14International Business Machines CorporationProcessing element data sharing
US9317472B2 (en)*2013-06-072016-04-19International Business Machines CorporationProcessing element data sharing
US20140365597A1 (en)*2013-06-072014-12-11International Business Machines CorporationProcessing Element Data Sharing
US10679722B2 (en)2016-08-262020-06-09Sandisk Technologies LlcStorage system with several integrated components and method for use therewith
US11211141B2 (en)2016-08-262021-12-28Sandisk Technologies LlcStorage system with multiple components and method for use therewith
US11610642B2 (en)2016-08-262023-03-21Sandisk Technologies LlcStorage system with multiple components and method for use therewith
CN112185442A (en)*2019-07-032021-01-05美光科技公司Memory with programmable die refresh stagger
US12431180B2 (en)2019-07-032025-09-30Lodestar Licensing Group LlcMemory with programmable die refresh stagger
US11468960B2 (en)2019-12-312022-10-11Micron Technology, Inc.Semiconductor device with selective command delay and associated methods and systems
US11990195B2 (en)2019-12-312024-05-21Lodestar Licensing Group LlcSemiconductor device with selective command delay and associated methods and systems
US11775457B1 (en)*2021-02-232023-10-03Xilinx, Inc.Command pattern sequencer for memory calibration

Also Published As

Publication numberPublication date
US20080109598A1 (en)2008-05-08
US20130132661A1 (en)2013-05-23
US20080109597A1 (en)2008-05-08
US8566516B2 (en)2013-10-22

Similar Documents

PublicationPublication DateTitle
US8566516B2 (en)Refresh management of memory modules
US20080028137A1 (en)Method and Apparatus For Refresh Management of Memory Modules
US8667312B2 (en)Performing power management operations
US7730338B2 (en)Interface circuit system and method for autonomously performing power management operations in conjunction with a plurality of memory circuits
US7581127B2 (en)Interface circuit system and method for performing power saving operations during a command-related latency
US7472220B2 (en)Interface circuit system and method for performing power management operations utilizing power management signals
US8868829B2 (en)Memory circuit system and method
US8209479B2 (en)Memory circuit system and method
US8280714B2 (en)Memory circuit simulation system and method with refresh capabilities
US8077535B2 (en)Memory refresh apparatus and method
US20080025108A1 (en)System and method for delaying a signal communicated from a system to at least one of a plurality of memory circuits
US20130188424A1 (en)System and method for storing at least a portion of information received in association with a first operation for use in performing a second operation
US20080028135A1 (en)Multiple-component memory interface system and method
EP3364298A2 (en)Memory circuit system and method
US20080025137A1 (en)System and method for simulating an aspect of a memory circuit
CN114341980B (en)Refresh operations in multi-die memory
US9507739B2 (en)Configurable memory circuit system and method
CN115015741A (en)Chip testing method, device, equipment and medium
CN115171767A (en)Chip testing method, device, equipment and medium
Bibay et al.Design and implementation of DDR SDRAM controller using verilog
US20070189084A1 (en)Reduced pin count synchronous dynamic random access memory interface

Legal Events

DateCodeTitleDescription
ASAssignment

Owner name:METARAM, INC., CALIFORNIA

Free format text:ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SCHAKEL, KEITH R.;RAJAN, SURESH NATARAJAN;SMITH, MICHAEL JOHN SEBASTIAN;AND OTHERS;REEL/FRAME:019614/0837;SIGNING DATES FROM 20070723 TO 20070724

ASAssignment

Owner name:GOOGLE INC., CALIFORNIA

Free format text:ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:METARAM, INC.;REEL/FRAME:023525/0835

Effective date:20090911

Owner name:GOOGLE INC.,CALIFORNIA

Free format text:ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:METARAM, INC.;REEL/FRAME:023525/0835

Effective date:20090911

STCBInformation on status: application discontinuation

Free format text:ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION

ASAssignment

Owner name:GOOGLE LLC, CALIFORNIA

Free format text:CHANGE OF NAME;ASSIGNOR:GOOGLE INC.;REEL/FRAME:044142/0357

Effective date:20170929


[8]ページ先頭

©2009-2025 Movatter.jp