Movatterモバイル変換


[0]ホーム

URL:


US20070221505A1 - Method of and Apparatus for Forming Three-Dimensional Structures Integral With Semiconductor Based Circuitry - Google Patents

Method of and Apparatus for Forming Three-Dimensional Structures Integral With Semiconductor Based Circuitry
Download PDF

Info

Publication number
US20070221505A1
US20070221505A1US11/680,596US68059607AUS2007221505A1US 20070221505 A1US20070221505 A1US 20070221505A1US 68059607 AUS68059607 AUS 68059607AUS 2007221505 A1US2007221505 A1US 2007221505A1
Authority
US
United States
Prior art keywords
layer
structural material
mask
layers
sacrificial material
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/680,596
Inventor
Adam Cohen
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
University of Southern California USC
Original Assignee
University of Southern California USC
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by University of Southern California USCfiledCriticalUniversity of Southern California USC
Priority to US11/680,596priorityCriticalpatent/US20070221505A1/en
Publication of US20070221505A1publicationCriticalpatent/US20070221505A1/en
Assigned to DARPAreassignmentDARPACONFIRMATORY LICENSE (SEE DOCUMENT FOR DETAILS).Assignors: UNIVERSITY OF SOUTHERN CALIFORNIA
Abandonedlegal-statusCriticalCurrent

Links

Images

Classifications

Definitions

Landscapes

Abstract

Enhanced Electrochemical fabrication processes are provided that can form three-dimensional multi-layer structures using semiconductor based circuitry as a substrate. Electrically functional portions of the structure are formed from structural material (e.g. nickel) that adheres to contact pads of the circuit. Aluminum contact pads and silicon structures are protected from copper diffusion damage by application of appropriate barrier layers.

Description

Claims (27)

1. An electrochemical fabrication process for producing a three-dimensional structure from at least one structural material on a semiconductor wafer, or portion thereof, from a plurality of adhered layers formed from at least one structural material and at least one sacrificial material, the process comprising:
(A) supplying a substrate, which comprises a semiconductor wafer, or portion thereof, containing electrical circuitry and having contact pads to which a first structural material is to connect, wherein the substrate may comprise previously deposited material and wherein forming a connection between the contact pads and the first structural material comprises in order:
(a) placing a protective coating over the contact pads;
(b) applying the first sacrificial material to a surface of the substrate,
(c) removing the protective coating from the contact pads; and
(d) applying the first structural material to the contact pads; and
(B) forming a plurality of layers, with the first layer of the plurality of layers being formed on the first sacrificial material and on the first structural material, such that successive layers are formed adjacent to and adhered to previously formed layers, wherein the formation of at least some of the plurality of layers includes a selective depositing operation which deposits at least one of a second structural material or a second sacrificial material;
wherein at least a plurality of the selective depositing operations comprise:
(1) locating a selected preformed contact mask on or in proximity to a previously formed layer;
(2) in presence of a plating solution, conducting an electric current between an anode and the previously formed layer through at least one opening in the mask such that a selected deposition material, selected from the second structural material and the second sacrificial material, is deposited onto the previously formed layer to form at least a portion of a layer; and
(3) separating the selected preformed contact mask from the previously formed layer.
9. An electrochemical fabrication process for producing a three-dimensional structure from at least one structural material on a semiconductor wafer, or portion thereof, from a plurality of adhered layers formed from at least one structural material and at least one sacrificial material, the process comprising:
(A) supplying a substrate which comprises a semiconductor wafer, or portion thereof, containing electrical circuitry and having contact pads to which a first structural material is to connect, wherein the substrate may comprise previously deposited material and wherein forming a connection between the contact pads and the first structural material comprises, in order:
(a) depositing a first sacrificial material onto a surface of the substrate in regions excluding contact pad regions; and
(b) depositing the first structural material to at least selected contact pad regions; and
(B) forming a plurality of layers, with the first layer of the plurality of layers being formed on the first sacrificial material and on the first structural material, such that successive layers are formed adjacent to and adhered to previously formed layers, wherein the formation of at least some of the plurality of layers includes a selective depositing operation which deposits at least one of a second structural material or a second sacrificial material;
wherein at least a plurality of the selective depositing operations comprise:
(1) locating a selected preformed contact mask on or in proximity to a previously formed layer;
(2) in presence of a plating solution, conducting an electric current between an anode and the previously formed layer through at least one opening in the mask such that a selected deposition material, selected from the second structural material and the second sacrificial material, is deposited onto the previously formed layer to form at least a portion of a layer; and
(3) separating the selected preformed contact mask from the previously formed layer;
21. An electrochemical fabrication process for producing a three-dimensional structure from at least one structural material on a semiconductor wafer, or portion thereof, from a plurality of adhered layers formed from at least one structural material and at least one sacrificial material, the process comprising:
(A) supplying a substrate which comprises a semiconductor wafer, or portion thereof, containing electrical circuitry and having contact pads to which a first structural material is to connect, wherein the substrate may comprise previously deposited material and wherein forming a connection between the contact pads and the first structural material comprises in order:
(a) locating an electroless plating catalyst for the first sacrificial material on at least a portion of the surface of a passivation layer on the semiconductor wafer, or portion thereof;
(b) electroless plating the first sacrificial material on to the passivation layer; and
(c) applying the first structural material over the contact pads; and
(B) forming a plurality of layers, with the first layer of the plurality of layers being formed on the first sacrificial material and on the first structural material, such that successive layers are formed adjacent to and adhered to previously formed layers, wherein the formation of at least some of the plurality of layers includes a selective depositing operation which deposits at least one of a second structural material or a second sacrificial material;
wherein at least a plurality of the selective depositing operations comprise:
(1) locating a selected preformed contact mask on or in proximity to a previously formed layer;
(2) in presence of a plating solution, conducting an electric current between an anode and the previously formed layer through at least one opening in the mask such that a selected deposition material, selected from the second structural material and the second sacrificial material, is deposited onto the previously formed layer to form at least a portion of a layer; and
(3) separating the selected preformed contact mask from the previously formed layer.
US11/680,5962002-05-072007-02-28Method of and Apparatus for Forming Three-Dimensional Structures Integral With Semiconductor Based CircuitryAbandonedUS20070221505A1 (en)

Priority Applications (1)

Application NumberPriority DateFiling DateTitle
US11/680,596US20070221505A1 (en)2002-05-072007-02-28Method of and Apparatus for Forming Three-Dimensional Structures Integral With Semiconductor Based Circuitry

Applications Claiming Priority (3)

Application NumberPriority DateFiling DateTitle
US37918302P2002-05-072002-05-07
US10/434,292US20040065554A1 (en)2002-05-072003-05-07Method of and apparatus for forming three-dimensional structures integral with semiconductor based circuitry
US11/680,596US20070221505A1 (en)2002-05-072007-02-28Method of and Apparatus for Forming Three-Dimensional Structures Integral With Semiconductor Based Circuitry

Related Parent Applications (1)

Application NumberTitlePriority DateFiling Date
US10/434,292ContinuationUS20040065554A1 (en)2002-05-072003-05-07Method of and apparatus for forming three-dimensional structures integral with semiconductor based circuitry

Publications (1)

Publication NumberPublication Date
US20070221505A1true US20070221505A1 (en)2007-09-27

Family

ID=29420501

Family Applications (2)

Application NumberTitlePriority DateFiling Date
US10/434,292AbandonedUS20040065554A1 (en)2002-05-072003-05-07Method of and apparatus for forming three-dimensional structures integral with semiconductor based circuitry
US11/680,596AbandonedUS20070221505A1 (en)2002-05-072007-02-28Method of and Apparatus for Forming Three-Dimensional Structures Integral With Semiconductor Based Circuitry

Family Applications Before (1)

Application NumberTitlePriority DateFiling Date
US10/434,292AbandonedUS20040065554A1 (en)2002-05-072003-05-07Method of and apparatus for forming three-dimensional structures integral with semiconductor based circuitry

Country Status (3)

CountryLink
US (2)US20040065554A1 (en)
AU (1)AU2003228977A1 (en)
WO (1)WO2003095712A2 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US20070202693A1 (en)*2002-05-072007-08-30Cohen Adam LMethod of and Apparatus for Forming Three-Dimensional Structures Integral With Semiconductor Based Circuitry

Families Citing this family (10)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
TW522238B (en)*2001-10-182003-03-01Chipmos Technologies IncMethod for manufacturing probes of a probe card
WO2005065436A2 (en)*2003-12-312005-07-21Microfabrica Inc.Method and apparatus for maintaining parallelism of layers and/or achieving desired thicknesses of layers during the electrochemical fabrication of structures
US20070238265A1 (en)*2005-04-052007-10-11Keiichi KurashinaPlating apparatus and plating method
KR100870820B1 (en)2005-12-292008-11-27매그나칩 반도체 유한회사Image sensor and method for manufacturing the same
CH704572B1 (en)*2007-12-312012-09-14Nivarox SaA method of manufacturing a metal microstructure and microstructure obtained using this method.
WO2013106442A1 (en)*2012-01-102013-07-18Hzo, Inc.Masks for use in applying protective coatings to electronic assemblies, masked electronic assemblies and associated methods
US20130335898A1 (en)2012-06-182013-12-19Hzo, Inc.Systems and methods for applying protective coatings to internal surfaces of fully assembled electronic devices
US10449568B2 (en)2013-01-082019-10-22Hzo, Inc.Masking substrates for application of protective coatings
WO2014110046A1 (en)2013-01-082014-07-17Hzo, Inc.Masking substrates for application of protective coatings
US9894776B2 (en)2013-01-082018-02-13Hzo, Inc.System for refurbishing or remanufacturing an electronic device

Citations (3)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US6027630A (en)*1997-04-042000-02-22University Of Southern CaliforniaMethod for electrochemical fabrication
US6255126B1 (en)*1998-12-022001-07-03Formfactor, Inc.Lithographic contact elements
US20070202693A1 (en)*2002-05-072007-08-30Cohen Adam LMethod of and Apparatus for Forming Three-Dimensional Structures Integral With Semiconductor Based Circuitry

Family Cites Families (25)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US5829128A (en)*1993-11-161998-11-03Formfactor, Inc.Method of mounting resilient contact structures to semiconductor devices
US5011580A (en)*1989-10-241991-04-30Microelectronics And Computer Technology CorporationMethod of reworking an electrical multilayer interconnect
US5190637A (en)*1992-04-241993-03-02Wisconsin Alumni Research FoundationFormation of microstructures by multiple level deep X-ray lithography with sacrificial metal layers
US5378583A (en)*1992-12-221995-01-03Wisconsin Alumni Research FoundationFormation of microstructures using a preformed photoresist sheet
US6023103A (en)*1994-11-152000-02-08Formfactor, Inc.Chip-scale carrier for semiconductor devices including mounted spring contacts
US6064213A (en)*1993-11-162000-05-16Formfactor, Inc.Wafer-level burn-in and test
US5685491A (en)*1995-01-111997-11-11Amtx, Inc.Electroformed multilayer spray director and a process for the preparation thereof
US5718618A (en)*1996-02-091998-02-17Wisconsin Alumni Research FoundationLapping and polishing method and apparatus for planarizing photoresist and metal microstructure layers
US5994152A (en)*1996-02-211999-11-30Formfactor, Inc.Fabricating interconnects and tips using sacrificial substrates
US5866281A (en)*1996-11-271999-02-02Wisconsin Alumni Research FoundationAlignment method for multi-level deep x-ray lithography utilizing alignment holes and posts
US5801100A (en)*1997-03-071998-09-01Industrial Technology Research InstituteElectroless copper plating method for forming integrated circuit structures
US6008102A (en)*1998-04-091999-12-28Motorola, Inc.Method of forming a three-dimensional integrated inductor
EP1173893A4 (en)*1999-01-152007-08-01Univ California POLYCRYSTALLINE SILICON GERMANIUM FILMS FOR THE MANUFACTURE OF MICROELECTROCHEMICAL SYSTEMS
US6569701B2 (en)*2001-10-252003-05-27Rockwell Automation Technologies, Inc.Method for fabricating an isolated microelectromechanical system device
TWI227285B (en)*2001-10-152005-02-01Univ Southern CaliforniaMethods of and apparatus for producing a three-dimensional structure
US7303663B2 (en)*2002-05-072007-12-04Microfabrica, Inc.Multistep release method for electrochemically fabricated structures
US7252861B2 (en)*2002-05-072007-08-07Microfabrica Inc.Methods of and apparatus for electrochemically fabricating structures via interlaced layers or via selective etching and filling of voids
AU2002360464A1 (en)*2001-12-032003-06-17Memgen CorporationMiniature rf and microwave components and methods for fabricating such components
US20030221968A1 (en)*2002-03-132003-12-04Memgen CorporationElectrochemical fabrication method and apparatus for producing three-dimensional structures having improved surface finish
US7250101B2 (en)*2002-05-072007-07-31Microfabrica Inc.Electrochemically fabricated structures having dielectric or active bases and methods of and apparatus for producing such structures
WO2003095713A1 (en)*2002-05-072003-11-20University Of Southern CaliforniaConformable contact masking methods and apparatus utilizing in situ cathodic activation of a substrate
US20040065550A1 (en)*2002-05-072004-04-08University Of Southern CaliforniaElectrochemical fabrication methods with enhanced post deposition processing
EP1506329A1 (en)*2002-05-072005-02-16University Of Southern CaliforniaMethods and apparatus for monitoring deposition quality during conformable contact mask plating operations
WO2003095708A2 (en)*2002-05-072003-11-20Memgen CorporationMethods of and apparatus for molding structures
JP4554357B2 (en)*2002-05-072010-09-29マイクロファブリカ インク Electrochemically molded and hermetically sealed microstructure and method and apparatus for producing the microstructure

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US6027630A (en)*1997-04-042000-02-22University Of Southern CaliforniaMethod for electrochemical fabrication
US6255126B1 (en)*1998-12-022001-07-03Formfactor, Inc.Lithographic contact elements
US20070202693A1 (en)*2002-05-072007-08-30Cohen Adam LMethod of and Apparatus for Forming Three-Dimensional Structures Integral With Semiconductor Based Circuitry
US20080105557A1 (en)*2002-05-072008-05-08Microfabrica Inc.Methods of and Apparatus for Forming Three-Dimensional Structures Integral with Semiconductor Based Circuitry

Cited By (2)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US20070202693A1 (en)*2002-05-072007-08-30Cohen Adam LMethod of and Apparatus for Forming Three-Dimensional Structures Integral With Semiconductor Based Circuitry
US20080105557A1 (en)*2002-05-072008-05-08Microfabrica Inc.Methods of and Apparatus for Forming Three-Dimensional Structures Integral with Semiconductor Based Circuitry

Also Published As

Publication numberPublication date
WO2003095712A2 (en)2003-11-20
US20040065554A1 (en)2004-04-08
AU2003228977A8 (en)2003-11-11
AU2003228977A1 (en)2003-11-11
WO2003095712A3 (en)2005-08-18

Similar Documents

PublicationPublication DateTitle
US20040004001A1 (en)Method of and apparatus for forming three-dimensional structures integral with semiconductor based circuitry
US20070221505A1 (en)Method of and Apparatus for Forming Three-Dimensional Structures Integral With Semiconductor Based Circuitry
US7640651B2 (en)Fabrication process for co-fabricating multilayer probe array and a space transformer
US7195989B2 (en)Electrochemical fabrication methods using transfer plating of masks
US7250101B2 (en)Electrochemically fabricated structures having dielectric or active bases and methods of and apparatus for producing such structures
US7109118B2 (en)Electrochemical fabrication methods including use of surface treatments to reduce overplating and/or planarization during formation of multi-layer three-dimensional structures
US20050067292A1 (en)Electrochemically fabricated structures having dielectric or active bases and methods of and apparatus for producing such structures
US7531077B2 (en)Electrochemical fabrication process for forming multilayer multimaterial microprobe structures
US7501328B2 (en)Methods for electrochemically fabricating structures using adhered masks, incorporating dielectric sheets, and/or seed layers that are partially removed via planarization
US9244101B2 (en)Electrochemical fabrication process for forming multilayer multimaterial microprobe structures
US20040007470A1 (en)Methods of and apparatus for electrochemically fabricating structures via interlaced layers or via selective etching and filling of voids
US20050202180A1 (en)Electrochemical fabrication methods for producing multilayer structures including the use of diamond machining in the planarization of deposits of material
US20160258075A1 (en)Method of Forming Electrically Isolated Structures Using Thin Dielectric Coatings
US20090197371A1 (en)Integrated Circuit Packaging Using Electrochemically Fabricated Structures
US7384530B2 (en)Methods for electrochemically fabricating multi-layer structures including regions incorporating maskless, patterned, multiple layer thickness depositions of selected materials
US7527721B2 (en)Electrochemical fabrication method for producing multi-layer three-dimensional structures on a porous dielectric
US20090165295A1 (en)Electrochemical Fabrication Methods Incorporating Dielectric Materials and/or Using Dielectric Substrates
US20160194774A1 (en)Electrochemical Fabrication Process for Forming Multilayer Multimaterial Microprobe Structures Incorporating Dielectrics
US20090057157A1 (en)EFAB Methods Including Controlled Mask to Substrate Mating
US20050189959A1 (en)Electrochemical fabrication process for forming multilayer multimaterial microprobe structures
US20080142369A1 (en)Integrated Circuit Packaging Using Electrochemically Fabricated Structures

Legal Events

DateCodeTitleDescription
ASAssignment

Owner name:DARPA, VIRGINIA

Free format text:CONFIRMATORY LICENSE;ASSIGNOR:UNIVERSITY OF SOUTHERN CALIFORNIA;REEL/FRAME:023187/0375

Effective date:20081022

STCBInformation on status: application discontinuation

Free format text:ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION


[8]ページ先頭

©2009-2025 Movatter.jp