Movatterモバイル変換


[0]ホーム

URL:


US20070159881A1 - Nonvolatile semiconductor memory device including nand-type flash memory and the like - Google Patents

Nonvolatile semiconductor memory device including nand-type flash memory and the like
Download PDF

Info

Publication number
US20070159881A1
US20070159881A1US11/474,340US47434006AUS2007159881A1US 20070159881 A1US20070159881 A1US 20070159881A1US 47434006 AUS47434006 AUS 47434006AUS 2007159881 A1US2007159881 A1US 2007159881A1
Authority
US
United States
Prior art keywords
memory cell
memory
threshold value
nonvolatile semiconductor
judgment potential
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/474,340
Inventor
Atsuhiro Sato
Keiji Shuto
Fumitaka Arai
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Toshiba Corp
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by IndividualfiledCriticalIndividual
Assigned to KABUSHIKI KAISHA TOSHIBAreassignmentKABUSHIKI KAISHA TOSHIBAASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS).Assignors: ARAI, FUMITAKA, SATO, ATSUHIRO, SHUTO, KEIJI
Publication of US20070159881A1publicationCriticalpatent/US20070159881A1/en
Priority to US12/354,946priorityCriticalpatent/US7859898B2/en
Priority to US12/955,621prioritypatent/US8139407B2/en
Abandonedlegal-statusCriticalCurrent

Links

Images

Classifications

Definitions

Landscapes

Abstract

A nonvolatile semiconductor memory device is provided with a memory cell array, a judgment potential correction circuit, and a readout circuit. In the memory cell array, a plurality of memory cells are arranged in a matrix form, and the array includes a first memory cell as a readout object and a second memory cell disposed adjacent to the first memory cell. The judgment potential correction circuit corrects a judgment potential based on a threshold value of the second memory cell. The readout circuit reads the first memory cell as the readout object by use of the corrected judgment potential.

Description

Claims (21)

8. A nonvolatile semiconductor memory device comprising:
a memory cell array including a plurality of memory cells arranged in a matrix form, the plurality of memory cells including a first memory cell, a second memory cell and a third memory cell, the first memory cell being connected to a word line, the second memory cell being disposed adjacent to the first memory cell and connected to the word line and a bit line, and the third memory cell being disposed adjacent to the second memory cell and connected to the bit line;
a write circuit which writes data into the second memory cell after writing data into the first memory cell;
a judgment potential correction circuit which corrects a judgment potential based on a threshold value of the third memory cell disposed adjacent to the second memory cell and connected to the bit line; and
a readout circuit which reads the second memory cell by use of the judgment potential corrected by the judgment potential correction circuit.
14. A nonvolatile semiconductor memory device comprising:
a memory cell array including a plurality of memory cells arranged in a matrix form, the plurality of memory cells including a first memory cell, a second memory cell, a third memory cell and a fourth memory cell, the first memory cell being connected to a first word line and a first bit line, the second memory cell being disposed adjacent to the first memory cell and connected to the first word line, a third memory cell being disposed adjacent to the first memory cell and connected to a second word line and the first bit line, and the fourth memory cell being disposed adjacent to the third memory cell and connected to the second word line; and
a write circuit which writes lower bit data into the first memory cell, the second memory cell, the third memory cell, and the fourth memory cell, and upper bit data into the first memory cell and the second memory cell in this order.
US11/474,3402006-01-062006-06-26Nonvolatile semiconductor memory device including nand-type flash memory and the likeAbandonedUS20070159881A1 (en)

Priority Applications (2)

Application NumberPriority DateFiling DateTitle
US12/354,946US7859898B2 (en)2006-01-062009-01-16Nonvolatile semiconductor memory device including NAND-type flash memory and the like
US12/955,621US8139407B2 (en)2006-01-062010-11-29Nonvolatile semiconductor memory device including NAND-type flash memory and the like

Applications Claiming Priority (2)

Application NumberPriority DateFiling DateTitle
JP2006001456AJP4177847B2 (en)2006-01-062006-01-06 Nonvolatile semiconductor memory device
JP2006-0014562006-01-06

Related Child Applications (1)

Application NumberTitlePriority DateFiling Date
US12/354,946DivisionUS7859898B2 (en)2006-01-062009-01-16Nonvolatile semiconductor memory device including NAND-type flash memory and the like

Publications (1)

Publication NumberPublication Date
US20070159881A1true US20070159881A1 (en)2007-07-12

Family

ID=38232594

Family Applications (3)

Application NumberTitlePriority DateFiling Date
US11/474,340AbandonedUS20070159881A1 (en)2006-01-062006-06-26Nonvolatile semiconductor memory device including nand-type flash memory and the like
US12/354,946Active2026-07-26US7859898B2 (en)2006-01-062009-01-16Nonvolatile semiconductor memory device including NAND-type flash memory and the like
US12/955,621ActiveUS8139407B2 (en)2006-01-062010-11-29Nonvolatile semiconductor memory device including NAND-type flash memory and the like

Family Applications After (2)

Application NumberTitlePriority DateFiling Date
US12/354,946Active2026-07-26US7859898B2 (en)2006-01-062009-01-16Nonvolatile semiconductor memory device including NAND-type flash memory and the like
US12/955,621ActiveUS8139407B2 (en)2006-01-062010-11-29Nonvolatile semiconductor memory device including NAND-type flash memory and the like

Country Status (3)

CountryLink
US (3)US20070159881A1 (en)
JP (1)JP4177847B2 (en)
KR (1)KR100895555B1 (en)

Cited By (11)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US20090251964A1 (en)*2008-04-072009-10-08Hitachi, Ltd.Nonvolatile semiconductor memory device
US20090323432A1 (en)*2008-06-302009-12-31Takuya FutatsuyamaNonvolatile semiconductor memory device
US20100110792A1 (en)*2008-10-302010-05-06Lutze Jeffrey WPair bit line programming to improve boost voltage clamping
US20100149868A1 (en)*2008-12-122010-06-17Samsung Electronics Co., Ltd.Access method of non-volatile memory device
US7983086B2 (en)2008-10-102011-07-19Kabushiki Kaisha ToshibaNAND flash memory
US8023335B2 (en)2008-09-192011-09-20Samsung Electronics Co., Ltd.Flash memory device and systems and reading methods thereof
US8537619B2 (en)2010-09-222013-09-17Kabushiki Kaisha ToshibaNonvolatile semiconductor storage device and method of controlling and manufacturing the same
US8837223B2 (en)2011-11-212014-09-16Kabushiki Kaisha ToshibaNonvolatile semiconductor memory device and method for manufacuring the same
CN104395966A (en)*2012-06-012015-03-04美光科技公司Memory cell sensing
JP2016173868A (en)*2015-03-172016-09-29株式会社東芝 Nonvolatile semiconductor memory device
US10839917B2 (en)2016-09-232020-11-17Toshiba Memory CorporationMemory device

Families Citing this family (10)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
KR101020812B1 (en)*2006-06-192011-03-09샌디스크 코포레이션 Sense and different sized margin programming with compensation on select for improved read operation in nonvolatile memory
KR101270685B1 (en)*2007-08-242013-06-03삼성전자주식회사Apparatus and method for processing data of non-volitaile memory
KR101379820B1 (en)*2007-10-172014-04-01삼성전자주식회사Apparatus for multi-bit programming and memory data detection apparatus
KR20090075062A (en)*2008-01-032009-07-08삼성전자주식회사 A semiconductor memory device having a memory cell array that includes a dynamic memory cell using a floating body transistor.
EP2308058B1 (en)*2008-07-012016-01-27LSI CorporationMethods and apparatus for read-side intercell interference mitigation in flash memories
JP2012069203A (en)2010-09-222012-04-05Toshiba CorpNonvolatile semiconductor memory device and driving method for nonvolatile semiconductor memory device
JP2012069192A (en)*2010-09-222012-04-05Toshiba CorpMemory system
JP2013242944A (en)2012-05-222013-12-05Toshiba CorpSemiconductor memory device
JP2014006940A (en)*2012-06-212014-01-16Toshiba CorpSemiconductor memory device
US9966125B2 (en)*2016-09-152018-05-08Toshiba Memory CorporationMemory device

Citations (6)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US5867429A (en)*1997-11-191999-02-02Sandisk CorporationHigh density non-volatile flash memory without adverse effects of electric field coupling between adjacent floating gates
US6314026B1 (en)*1999-02-082001-11-06Kabushiki Kaisha ToshibaNonvolatile semiconductor device using local self boost technique
US6807104B2 (en)*2002-11-292004-10-19Kabushiki Kaisha ToshibaNonvolatile semiconductor memory device and data program method thereof
US6878985B2 (en)*2002-11-292005-04-12Kabushiki Kaisha ToshibaNonvolatile semiconductor memory device having a memory cell that includes a floating gate electrode and control gate electrode
US6958938B2 (en)*2001-02-202005-10-25Kabushiki Kaisha ToshibaData writing method for semiconductor memory device and semiconductor memory device
US7020025B2 (en)*2003-09-222006-03-28Kabushiki Kaisha ToshibaNonvolatile semiconductor memory

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US6781877B2 (en)2002-09-062004-08-24Sandisk CorporationTechniques for reducing effects of coupling between storage elements of adjacent rows of memory cells
JP3935139B2 (en)2002-11-292007-06-20株式会社東芝 Semiconductor memory device
JP3913704B2 (en)2003-04-222007-05-09株式会社東芝 Nonvolatile semiconductor memory device and electronic device using the same
US7372730B2 (en)2004-01-262008-05-13Sandisk CorporationMethod of reading NAND memory to compensate for coupling between storage elements
US7366013B2 (en)*2005-12-092008-04-29Micron Technology, Inc.Single level cell programming in a multiple level cell non-volatile memory device
JP2010009733A (en)2008-06-302010-01-14Toshiba CorpNonvolatile semiconductor memory device
JP2010092559A (en)2008-10-102010-04-22Toshiba CorpNand type flash memory

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US5867429A (en)*1997-11-191999-02-02Sandisk CorporationHigh density non-volatile flash memory without adverse effects of electric field coupling between adjacent floating gates
US6314026B1 (en)*1999-02-082001-11-06Kabushiki Kaisha ToshibaNonvolatile semiconductor device using local self boost technique
US6958938B2 (en)*2001-02-202005-10-25Kabushiki Kaisha ToshibaData writing method for semiconductor memory device and semiconductor memory device
US6807104B2 (en)*2002-11-292004-10-19Kabushiki Kaisha ToshibaNonvolatile semiconductor memory device and data program method thereof
US6878985B2 (en)*2002-11-292005-04-12Kabushiki Kaisha ToshibaNonvolatile semiconductor memory device having a memory cell that includes a floating gate electrode and control gate electrode
US7020025B2 (en)*2003-09-222006-03-28Kabushiki Kaisha ToshibaNonvolatile semiconductor memory

Cited By (20)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US20090251964A1 (en)*2008-04-072009-10-08Hitachi, Ltd.Nonvolatile semiconductor memory device
US20090323432A1 (en)*2008-06-302009-12-31Takuya FutatsuyamaNonvolatile semiconductor memory device
US8711635B2 (en)2008-06-302014-04-29Kabushiki Kaisha ToshibaNonvolatile semiconductor memory device
US8315104B2 (en)2008-06-302012-11-20Kabushiki Kaisha ToshibaNonvolatile semiconductor memory device
US8248858B2 (en)2008-09-192012-08-21Samsung Electronics Co., Ltd.Flash memory device and systems and reading methods thereof
US8023335B2 (en)2008-09-192011-09-20Samsung Electronics Co., Ltd.Flash memory device and systems and reading methods thereof
US7983086B2 (en)2008-10-102011-07-19Kabushiki Kaisha ToshibaNAND flash memory
US8159880B2 (en)2008-10-102012-04-17Kabushiki Kaisha ToshibaNAND flash memory
US8451667B2 (en)2008-10-302013-05-28Sandisk Technologies Inc.Pair bit line programming to improve boost voltage clamping
US8130556B2 (en)*2008-10-302012-03-06Sandisk Technologies Inc.Pair bit line programming to improve boost voltage clamping
US8520448B1 (en)2008-10-302013-08-27Sandisk Technologies Inc.Sequential programming of sets of non-volatile elements to improve boost voltage clamping
US20100110792A1 (en)*2008-10-302010-05-06Lutze Jeffrey WPair bit line programming to improve boost voltage clamping
US20100149868A1 (en)*2008-12-122010-06-17Samsung Electronics Co., Ltd.Access method of non-volatile memory device
US8503230B2 (en)2008-12-122013-08-06Samsung Electronics Co., Ltd.Access method of non-volatile memory device
US8537619B2 (en)2010-09-222013-09-17Kabushiki Kaisha ToshibaNonvolatile semiconductor storage device and method of controlling and manufacturing the same
US8837223B2 (en)2011-11-212014-09-16Kabushiki Kaisha ToshibaNonvolatile semiconductor memory device and method for manufacuring the same
CN104395966A (en)*2012-06-012015-03-04美光科技公司Memory cell sensing
JP2016173868A (en)*2015-03-172016-09-29株式会社東芝 Nonvolatile semiconductor memory device
US10839917B2 (en)2016-09-232020-11-17Toshiba Memory CorporationMemory device
US11430525B2 (en)2016-09-232022-08-30Kioxia CorporationMemory device

Also Published As

Publication numberPublication date
JP4177847B2 (en)2008-11-05
KR20070074477A (en)2007-07-12
US7859898B2 (en)2010-12-28
US20090129158A1 (en)2009-05-21
JP2007184040A (en)2007-07-19
US20110069542A1 (en)2011-03-24
KR100895555B1 (en)2009-04-29
US8139407B2 (en)2012-03-20

Similar Documents

PublicationPublication DateTitle
US7859898B2 (en)Nonvolatile semiconductor memory device including NAND-type flash memory and the like
JP5383889B2 (en) Page buffer and non-volatile memory device including the same
JP4427382B2 (en) Nonvolatile semiconductor memory device
US8081513B2 (en)NAND flash memory
US7505312B2 (en)Nonvolatile semiconductor memory device capable of controlling proximity effect due to coupling between adjacent charge storage layers
US20190362782A1 (en)Semiconductor memory device
JP4907925B2 (en) Nonvolatile semiconductor memory device
JP4504405B2 (en) Semiconductor memory device
US8254168B2 (en)Nonvolatile semiconductor memory device and write method for the same
US8427876B2 (en)Semiconductor storage device and control method thereof
JP4004809B2 (en) Semiconductor device and operation method thereof
JP2009170077A (en)Semiconductor memory column decoder device and method
US8159880B2 (en)NAND flash memory
JP2011198413A (en)Nonvolatile semiconductor memory device
JP2009016021A (en) NAND flash memory
US8576627B2 (en)Memory array with inverted data-lines pairs
JP2009205728A (en)Nand type nonvolatile semiconductor memory
US10964377B2 (en)Semiconductor storage device
JP5165215B2 (en) Page buffer and non-volatile memory device including the same
US20220301632A1 (en)Semiconductor storage device
US8929144B2 (en)Nonvolatile semiconductor memory device
JP5940704B1 (en) Semiconductor memory device
US20110235414A1 (en)Semiconductor memory device
JP2013025845A (en)Nonvolatile semiconductor memory device
JP2009301621A (en)Semiconductor memory device

Legal Events

DateCodeTitleDescription
ASAssignment

Owner name:KABUSHIKI KAISHA TOSHIBA, JAPAN

Free format text:ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SATO, ATSUHIRO;SHUTO, KEIJI;ARAI, FUMITAKA;REEL/FRAME:018259/0593

Effective date:20060804

STCBInformation on status: application discontinuation

Free format text:ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION


[8]ページ先頭

©2009-2025 Movatter.jp