Movatterモバイル変換


[0]ホーム

URL:


US20050263902A1 - Barrier free copper interconnect by multi-layer copper seed - Google Patents

Barrier free copper interconnect by multi-layer copper seed
Download PDF

Info

Publication number
US20050263902A1
US20050263902A1US11/174,189US17418905AUS2005263902A1US 20050263902 A1US20050263902 A1US 20050263902A1US 17418905 AUS17418905 AUS 17418905AUS 2005263902 A1US2005263902 A1US 2005263902A1
Authority
US
United States
Prior art keywords
layer
copper
interconnect
seed
dielectric
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/174,189
Inventor
Jing-Cheng Lin
Cheng-Lin Huang
Winston Shue
Mong-Song Liang
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Taiwan Semiconductor Manufacturing Co TSMC Ltd
Texas Instruments Inc
Original Assignee
Taiwan Semiconductor Manufacturing Co TSMC Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Taiwan Semiconductor Manufacturing Co TSMC LtdfiledCriticalTaiwan Semiconductor Manufacturing Co TSMC Ltd
Priority to US11/174,189priorityCriticalpatent/US20050263902A1/en
Assigned to TEXAS INSTRUMENTS INCORPORATEDreassignmentTEXAS INSTRUMENTS INCORPORATEDASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS).Assignors: DROBNY, VLADIMIR F., ROBINSON, DEREK W.
Publication of US20050263902A1publicationCriticalpatent/US20050263902A1/en
Abandonedlegal-statusCriticalCurrent

Links

Images

Classifications

Definitions

Landscapes

Abstract

A new method is provided for the creation of a copper seed interface capability. A first seed layer of copper alloy and a second seed layer of copper is provided over an opening in a layer of dielectric. The opening is filled with copper, the first and second seed layers are annealed.

Description

Claims (14)

US11/174,1892003-02-102005-07-01Barrier free copper interconnect by multi-layer copper seedAbandonedUS20050263902A1 (en)

Priority Applications (1)

Application NumberPriority DateFiling DateTitle
US11/174,189US20050263902A1 (en)2003-02-102005-07-01Barrier free copper interconnect by multi-layer copper seed

Applications Claiming Priority (2)

Application NumberPriority DateFiling DateTitle
US10/361,732US6943111B2 (en)2003-02-102003-02-10Barrier free copper interconnect by multi-layer copper seed
US11/174,189US20050263902A1 (en)2003-02-102005-07-01Barrier free copper interconnect by multi-layer copper seed

Related Parent Applications (1)

Application NumberTitlePriority DateFiling Date
US10/361,732DivisionUS6943111B2 (en)2003-02-102003-02-10Barrier free copper interconnect by multi-layer copper seed

Publications (1)

Publication NumberPublication Date
US20050263902A1true US20050263902A1 (en)2005-12-01

Family

ID=32824289

Family Applications (2)

Application NumberTitlePriority DateFiling Date
US10/361,732Expired - LifetimeUS6943111B2 (en)2003-02-102003-02-10Barrier free copper interconnect by multi-layer copper seed
US11/174,189AbandonedUS20050263902A1 (en)2003-02-102005-07-01Barrier free copper interconnect by multi-layer copper seed

Family Applications Before (1)

Application NumberTitlePriority DateFiling Date
US10/361,732Expired - LifetimeUS6943111B2 (en)2003-02-102003-02-10Barrier free copper interconnect by multi-layer copper seed

Country Status (1)

CountryLink
US (2)US6943111B2 (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US20050093162A1 (en)*2003-04-142005-05-05Gracias David H.Method to increase electromigration resistance of copper using self-assembled organic thiolate monolayers
US20070128847A1 (en)*2005-11-152007-06-07Hong Ji HSemiconductor device and a method for manufacturing the same
US20070222078A1 (en)*2006-03-232007-09-27Nec Electronics CorporationSemiconductor device and method of manufacturing the same

Families Citing this family (27)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US6610151B1 (en)*1999-10-022003-08-26Uri CohenSeed layers for interconnects and methods and apparatus for their fabrication
US7105434B2 (en)*1999-10-022006-09-12Uri CohenAdvanced seed layery for metallic interconnects
US7186648B1 (en)2001-03-132007-03-06Novellus Systems, Inc.Barrier first method for single damascene trench applications
US6764940B1 (en)2001-03-132004-07-20Novellus Systems, Inc.Method for depositing a diffusion barrier for copper interconnect applications
US8043484B1 (en)2001-03-132011-10-25Novellus Systems, Inc.Methods and apparatus for resputtering process that improves barrier coverage
US7781327B1 (en)2001-03-132010-08-24Novellus Systems, Inc.Resputtering process for eliminating dielectric damage
US8298933B2 (en)2003-04-112012-10-30Novellus Systems, Inc.Conformal films on semiconductor substrates
US7842605B1 (en)2003-04-112010-11-30Novellus Systems, Inc.Atomic layer profiling of diffusion barrier and metal seed layers
US6967155B2 (en)*2003-07-112005-11-22Taiwan Semiconductor Manufacturing Company, Ltd.Adhesion of copper and etch stop layer for copper alloy
US7026244B2 (en)*2003-08-082006-04-11Taiwan Semiconductor Manufacturing Co., Ltd.Low resistance and reliable copper interconnects by variable doping
US20060163731A1 (en)*2005-01-212006-07-27Keishi InoueDual damascene interconnections employing a copper alloy at the copper/barrier interface
JP4589835B2 (en)*2005-07-132010-12-01富士通セミコンダクター株式会社 Semiconductor device manufacturing method and semiconductor device
JP2007081130A (en)*2005-09-142007-03-29Toshiba Corp Manufacturing method of semiconductor device
US7855147B1 (en)2006-06-222010-12-21Novellus Systems, Inc.Methods and apparatus for engineering an interface between a diffusion barrier layer and a seed layer
US7645696B1 (en)2006-06-222010-01-12Novellus Systems, Inc.Deposition of thin continuous PVD seed layers having improved adhesion to the barrier layer
US7510634B1 (en)2006-11-102009-03-31Novellus Systems, Inc.Apparatus and methods for deposition and/or etch selectivity
JP5010265B2 (en)*2006-12-182012-08-29株式会社東芝 Manufacturing method of semiconductor device
US7682966B1 (en)2007-02-012010-03-23Novellus Systems, Inc.Multistep method of depositing metal seed layers
US7922880B1 (en)2007-05-242011-04-12Novellus Systems, Inc.Method and apparatus for increasing local plasma density in magnetically confined plasma
US7897516B1 (en)2007-05-242011-03-01Novellus Systems, Inc.Use of ultra-high magnetic fields in resputter and plasma etching
US7659197B1 (en)2007-09-212010-02-09Novellus Systems, Inc.Selective resputtering of metal seed layers
US8017523B1 (en)2008-05-162011-09-13Novellus Systems, Inc.Deposition of doped copper seed layers having improved reliability
CN102790009B (en)*2011-05-162015-04-29中芯国际集成电路制造(上海)有限公司Method for reducing fringe effect in copper plating process and manufacturing method of copper interconnection structure
US9054163B2 (en)*2013-11-062015-06-09Taiwan Semiconductor Manufacturing Company, Ltd.Method for via plating with seed layer
US10002789B2 (en)2016-03-242018-06-19International Business Machines CorporationHigh performance middle of line interconnects
CN106449425A (en)*2016-11-152017-02-22华南理工大学High-conductivity interconnected electrode for display electronic devices and preparation method thereof
US11114382B2 (en)2018-10-192021-09-07International Business Machines CorporationMiddle-of-line interconnect having low metal-to-metal interface resistance

Citations (28)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US5130274A (en)*1991-04-051992-07-14International Business Machines CorporationCopper alloy metallurgies for VLSI interconnection structures
US5789320A (en)*1996-04-231998-08-04International Business Machines CorporationPlating of noble metal electrodes for DRAM and FRAM
US5913144A (en)*1996-09-201999-06-15Sharp Microelectronics Technology, Inc.Oxidized diffusion barrier surface for the adherence of copper and method for same
US5969422A (en)*1997-05-151999-10-19Advanced Micro Devices, Inc.Plated copper interconnect structure
US5968847A (en)*1998-03-131999-10-19Applied Materials, Inc.Process for copper etch back
US6015749A (en)*1998-05-042000-01-18Taiwan Semiconductor Manufacturing CompanyMethod to improve adhesion between copper and titanium nitride, for copper interconnect structures, via the use of an ion implantation procedure
US6043148A (en)*1997-12-132000-03-28United Microelectronics Corp.Method of fabricating contact plug
US6090710A (en)*1995-06-272000-07-18International Business Machines CorporationMethod of making copper alloys for chip and package interconnections
US6124198A (en)*1998-04-222000-09-26Cvc, Inc.Ultra high-speed chip interconnect using free-space dielectrics
US6130156A (en)*1998-04-012000-10-10Texas Instruments IncorporatedVariable doping of metal plugs for enhanced reliability
US6181012B1 (en)*1998-04-272001-01-30International Business Machines CorporationCopper interconnection structure incorporating a metal seed layer
US6218734B1 (en)*1996-09-202001-04-17Sharp Laboratories Of America, Inc.Copper adhered to a diffusion barrier surface
US6228759B1 (en)*2000-05-022001-05-08Advanced Micro Devices, Inc.Method of forming an alloy precipitate to surround interconnect to minimize electromigration
US6287977B1 (en)*1998-07-312001-09-11Applied Materials, Inc.Method and apparatus for forming improved metal interconnects
US6291334B1 (en)*1997-12-192001-09-18Applied Materials, Inc.Etch stop layer for dual damascene process
US6309970B1 (en)*1998-08-312001-10-30Nec CorporationMethod of forming multi-level copper interconnect with formation of copper oxide on exposed copper surface
US6333560B1 (en)*1999-01-142001-12-25International Business Machines CorporationProcess and structure for an interlock and high performance multilevel structures for chip interconnects and packaging technologies
US6358848B1 (en)*2000-11-302002-03-19Advanced Micro Devices, Inc.Method of reducing electromigration in copper lines by forming an interim layer of calcium-doped copper seed layer in a chemical solution and semiconductor device thereby formed
US6365506B1 (en)*2000-11-272002-04-02Nanya Technology CorporationDual-damascene process with porous low-K dielectric material
US6365502B1 (en)*1998-12-222002-04-02Cvc Products, Inc.Microelectronic interconnect material with adhesion promotion layer and fabrication method
US6387805B2 (en)*1997-05-082002-05-14Applied Materials, Inc.Copper alloy seed layer for copper metallization
US6498093B1 (en)*2002-01-172002-12-24Advanced Micro Devices, Inc.Formation without vacuum break of sacrificial layer that dissolves in acidic activation solution within interconnect
US6518668B2 (en)*1999-10-022003-02-11Uri CohenMultiple seed layers for metallic interconnects
US6518177B1 (en)*1998-07-302003-02-11Kabushiki Kaisha ToshibaMethod of manufacturing a semiconductor device
US6576555B2 (en)*2001-01-052003-06-10Vanguard International Semiconductor Corp.Method of making upper conductive line in dual damascene having lower copper lines
US20040061237A1 (en)*2002-09-262004-04-01Advanced Micro Devices, Inc.Method of reducing voiding in copper interconnects with copper alloys in the seed layer
US6875692B1 (en)*2002-07-092005-04-05Taiwan Semiconductor Manufacturing Company, Ltd.Copper electromigration inhibition by copper alloy formation
US6974766B1 (en)*1998-10-012005-12-13Applied Materials, Inc.In situ deposition of a low κ dielectric layer, barrier layer, etch stop, and anti-reflective coating for damascene application

Patent Citations (28)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US5130274A (en)*1991-04-051992-07-14International Business Machines CorporationCopper alloy metallurgies for VLSI interconnection structures
US6090710A (en)*1995-06-272000-07-18International Business Machines CorporationMethod of making copper alloys for chip and package interconnections
US5789320A (en)*1996-04-231998-08-04International Business Machines CorporationPlating of noble metal electrodes for DRAM and FRAM
US6218734B1 (en)*1996-09-202001-04-17Sharp Laboratories Of America, Inc.Copper adhered to a diffusion barrier surface
US5913144A (en)*1996-09-201999-06-15Sharp Microelectronics Technology, Inc.Oxidized diffusion barrier surface for the adherence of copper and method for same
US6387805B2 (en)*1997-05-082002-05-14Applied Materials, Inc.Copper alloy seed layer for copper metallization
US5969422A (en)*1997-05-151999-10-19Advanced Micro Devices, Inc.Plated copper interconnect structure
US6043148A (en)*1997-12-132000-03-28United Microelectronics Corp.Method of fabricating contact plug
US6291334B1 (en)*1997-12-192001-09-18Applied Materials, Inc.Etch stop layer for dual damascene process
US5968847A (en)*1998-03-131999-10-19Applied Materials, Inc.Process for copper etch back
US6130156A (en)*1998-04-012000-10-10Texas Instruments IncorporatedVariable doping of metal plugs for enhanced reliability
US6124198A (en)*1998-04-222000-09-26Cvc, Inc.Ultra high-speed chip interconnect using free-space dielectrics
US6181012B1 (en)*1998-04-272001-01-30International Business Machines CorporationCopper interconnection structure incorporating a metal seed layer
US6015749A (en)*1998-05-042000-01-18Taiwan Semiconductor Manufacturing CompanyMethod to improve adhesion between copper and titanium nitride, for copper interconnect structures, via the use of an ion implantation procedure
US6518177B1 (en)*1998-07-302003-02-11Kabushiki Kaisha ToshibaMethod of manufacturing a semiconductor device
US6287977B1 (en)*1998-07-312001-09-11Applied Materials, Inc.Method and apparatus for forming improved metal interconnects
US6309970B1 (en)*1998-08-312001-10-30Nec CorporationMethod of forming multi-level copper interconnect with formation of copper oxide on exposed copper surface
US6974766B1 (en)*1998-10-012005-12-13Applied Materials, Inc.In situ deposition of a low κ dielectric layer, barrier layer, etch stop, and anti-reflective coating for damascene application
US6365502B1 (en)*1998-12-222002-04-02Cvc Products, Inc.Microelectronic interconnect material with adhesion promotion layer and fabrication method
US6333560B1 (en)*1999-01-142001-12-25International Business Machines CorporationProcess and structure for an interlock and high performance multilevel structures for chip interconnects and packaging technologies
US6518668B2 (en)*1999-10-022003-02-11Uri CohenMultiple seed layers for metallic interconnects
US6228759B1 (en)*2000-05-022001-05-08Advanced Micro Devices, Inc.Method of forming an alloy precipitate to surround interconnect to minimize electromigration
US6365506B1 (en)*2000-11-272002-04-02Nanya Technology CorporationDual-damascene process with porous low-K dielectric material
US6358848B1 (en)*2000-11-302002-03-19Advanced Micro Devices, Inc.Method of reducing electromigration in copper lines by forming an interim layer of calcium-doped copper seed layer in a chemical solution and semiconductor device thereby formed
US6576555B2 (en)*2001-01-052003-06-10Vanguard International Semiconductor Corp.Method of making upper conductive line in dual damascene having lower copper lines
US6498093B1 (en)*2002-01-172002-12-24Advanced Micro Devices, Inc.Formation without vacuum break of sacrificial layer that dissolves in acidic activation solution within interconnect
US6875692B1 (en)*2002-07-092005-04-05Taiwan Semiconductor Manufacturing Company, Ltd.Copper electromigration inhibition by copper alloy formation
US20040061237A1 (en)*2002-09-262004-04-01Advanced Micro Devices, Inc.Method of reducing voiding in copper interconnects with copper alloys in the seed layer

Cited By (7)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US20050093162A1 (en)*2003-04-142005-05-05Gracias David H.Method to increase electromigration resistance of copper using self-assembled organic thiolate monolayers
US7205663B2 (en)*2003-04-142007-04-17Intel CorporationMethod to increase electromigration resistance of copper using self-assembled organic thiolate monolayers
US20070128847A1 (en)*2005-11-152007-06-07Hong Ji HSemiconductor device and a method for manufacturing the same
US7544601B2 (en)*2005-11-152009-06-09Dongbu Hitek Co., Ltd.Semiconductor device and a method for manufacturing the same
US20090212334A1 (en)*2005-11-152009-08-27Ji Ho HongSemiconductor device and a method for manufacturing the same
US20070222078A1 (en)*2006-03-232007-09-27Nec Electronics CorporationSemiconductor device and method of manufacturing the same
US7755191B2 (en)*2006-03-232010-07-13Nec Electronics CorporationSemiconductor device and method of manufacturing the same

Also Published As

Publication numberPublication date
US20040157431A1 (en)2004-08-12
US6943111B2 (en)2005-09-13

Similar Documents

PublicationPublication DateTitle
US6943111B2 (en)Barrier free copper interconnect by multi-layer copper seed
US6806192B2 (en)Method of barrier-less integration with copper alloy
US6015749A (en)Method to improve adhesion between copper and titanium nitride, for copper interconnect structures, via the use of an ion implantation procedure
US6509267B1 (en)Method of forming low resistance barrier on low k interconnect with electrolessly plated copper seed layer
US7192871B2 (en)Semiconductor device with a line and method of fabrication thereof
CN2720637Y (en) inline structure
EP1570517B1 (en)A method for depositing a metal layer on a semiconductor interconnect structure having a capping layer
US6261950B1 (en)Self-aligned metal caps for interlevel metal connections
US6967155B2 (en)Adhesion of copper and etch stop layer for copper alloy
US20050153544A1 (en)Method of fabricating semiconductor device by forming diffusion barrier layer selectively and semiconductor device fabricated thereby
US20040048468A1 (en)Barrier metal cap structure on copper lines and vias
US6555461B1 (en)Method of forming low resistance barrier on low k interconnect
EP1330842B1 (en)Low temperature hillock suppression method in integrated circuit interconnects
US8053359B2 (en)Semiconductor device having a second level of metallization formed over a first level with minimal damage to the first level and method
US20040067643A1 (en)Method of forming a protective layer over Cu filled semiconductor features
US6509257B1 (en)Semiconductor device and process for making the same
US20050184288A1 (en)Semiconductor device having a second level of metallization formed over a first level with minimal damage to the first level and method
US6818995B2 (en)Semiconductor device and method of manufacturing the same
KR100408182B1 (en)Copper barrier layer for copper layer
KR100476707B1 (en)Method of manufacturing a semiconductor device
US20010054558A1 (en)Method for producing a semiconductor device
TW469588B (en)Method for enhancing electromigration resistance of metal wire
KR20030049027A (en)Fabrication method of semiconductor device
US20060128146A1 (en)Method of forming barrier layer and method of fabricating interconnect
KR20050009936A (en)Method for forming metal-line of the semiconductor device

Legal Events

DateCodeTitleDescription
ASAssignment

Owner name:TEXAS INSTRUMENTS INCORPORATED, TEXAS

Free format text:ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:DROBNY, VLADIMIR F.;ROBINSON, DEREK W.;REEL/FRAME:016755/0573

Effective date:20050629

STCBInformation on status: application discontinuation

Free format text:ABANDONED -- AFTER EXAMINER'S ANSWER OR BOARD OF APPEALS DECISION


[8]ページ先頭

©2009-2025 Movatter.jp