Movatterモバイル変換


[0]ホーム

URL:


US20050258527A1 - Adhesive/spacer island structure for multiple die package - Google Patents

Adhesive/spacer island structure for multiple die package
Download PDF

Info

Publication number
US20050258527A1
US20050258527A1US10/969,116US96911604AUS2005258527A1US 20050258527 A1US20050258527 A1US 20050258527A1US 96911604 AUS96911604 AUS 96911604AUS 2005258527 A1US2005258527 A1US 2005258527A1
Authority
US
United States
Prior art keywords
die
adhesive
spacer
bonding region
percentage
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US10/969,116
Inventor
Sang Lee
Jong Ju
Hyeog Kwon
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
ChipPac Inc
Original Assignee
ChipPac Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by ChipPac IncfiledCriticalChipPac Inc
Priority to US10/969,116priorityCriticalpatent/US20050258527A1/en
Assigned to CHIPPAC, INC.reassignmentCHIPPAC, INC.ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS).Assignors: JU, JONG WOOK, KWON, HYEOG CHAN, LEE, SANG HO
Priority to PCT/US2005/017893prioritypatent/WO2005117111A2/en
Priority to US11/134,845prioritypatent/US8552551B2/en
Priority to TW094117103Aprioritypatent/TWI445157B/en
Priority to TW102116249Aprioritypatent/TW201334151A/en
Publication of US20050258527A1publicationCriticalpatent/US20050258527A1/en
Priority to US11/530,841prioritypatent/US8623704B2/en
Abandonedlegal-statusCriticalCurrent

Links

Images

Classifications

Definitions

Landscapes

Abstract

An adhesive/spacer structure (52, 52A,60) is used to adhere first and second die (14, 18) to one another at a chosen separation in a multiple-die semiconductor chip package (56). The first and second die define a die bonding region (38) therebetween. The adhesive/spacer structure may comprise a plurality of spaced-apart adhesive/spacer islands (52, 52A) securing the first and second die to one another at a chosen separation (53). The adhesive/spacer structure may also secure the first and second die to one another to occupy about 1-50% of the die bonding region.

Description

Claims (37)

11. A multiple-die semiconductor chip package comprising:
a substrate;
a first die mounted to the substrate, the first die having a first surface bounded by a periphery and having bond pads at the first surface;
wires bonded to and extending from the bond pads outwardly past the periphery to the substrate;
a second die with a second surface positioned opposite the first surface and defining a die bonding region therebetween, the second surface of the second die comprising a dielectric layer;
a plurality of spaced-apart adhesive/spacer islands within the die bonding region securing the first and second die to one another at a chosen separation to create a multiple-die subassembly, the adhesive/spacer islands occupying a first percentage of the die bonding region;
the adhesive/spacer islands comprising at least one spacer element within an adhesive; and
a material encapsulating the multiple-die subassembly to create a multiple-die semiconductor chip package, the encapsulating material occupying a second percentage of the die bonding region.
21. A multiple-die semiconductor chip package comprising:
a substrate;
a first die mounted to the substrate, the first die having a first surface bounded by a periphery and having bond pads at the first surface;
wires bonded to and extending from the bond pads outwardly past the periphery to the substrate;
a second die with a second surface positioned opposite the first surface and defining a die bonding region therebetween, the second surface of the second die comprising a dielectric layer;
adhesive/spacer structure within the die bonding region securing the first and second surfaces to one another at a chosen separation to create a multiple-die subassembly;
the adhesive/spacer structure comprising spacer elements within an adhesive;
the adhesive/spacer structure occupying a first percentage of the die bonding region, the first percentage being at most about 50%; and
a material encapsulating the multiple-die subassembly to create a multiple-die semiconductor chip package, the encapsulating material occupying a second percentage of the die bonding region.
28. A method for creating a multiple-die semiconductor chip package, the method comprising:
mounting a first die to a substrate, the first die having a first surface with bond pads at the first surface;
connecting the bond pads and the substrate with wires;
selecting an adhesive/spacer material comprising spacer elements within an adhesive;
depositing the adhesive/spacer material onto a first surface of the first die at a plurality of spaced-apart positions;
providing a second surface of the second die with a dielectric layer;
locating a second surface of a second die opposite the first surface of the first die and in contact with the adhesive/spacer material therebetween thereby:
defining a die bonding region between the first and second surfaces; and
securing the first and second die to one another at a chosen separation to create a multiple-die subassembly;
the selecting and depositing steps carried out to create a plurality of spaced-apart adhesive/spacer islands following the securing step, the adhesive/spacer islands occupying a first percentage of the die bonding region; and
encapsulating the multiple-die subassembly to create a multiple-die semiconductor chip package, the encapsulating material occupying a second percentage of the die bonding region, and the wires within the die bonding region occupying a third percentage of the die bonding region.
32. A method for adhering opposed surfaces of first and second die to one another at a chosen separation in a multiple-die semiconductor chip package, the method comprising:
selecting an adhesive/spacer material having spacer elements within an adhesive;
choosing an amount of the adhesive/spacer material;
depositing the chosen amount the adhesive/spacer material onto a first surface of a first die;
providing a second surface of the second die with a dielectric layer;
locating a second surface of a second die opposite at the first surface of the first die and in contact with the adhesive/spacer material therebetween thereby:
defining a die bonding region between the first and second surfaces; and
securing the first and second die to one another at a chosen separation; and
the choosing and depositing steps carried out so that the adhesive/spacer material occupies at most about 50% of the die bonding region following the securing step.
35. A method for creating a multiple-die semiconductor chip package, the method comprising:
mounting a first die to a substrate, the first die comprising a first surface with bond pads at the first surface;
connecting the bond pads and the substrate with wires;
selecting an adhesive/spacer material having spacer elements within an adhesive;
depositing the adhesive/spacer material onto a first surface of the first die at a plurality of spaced-apart positions;
locating a second surface of a second die opposite at the first surface of the first die and in contact with the adhesive/spacer material therebetween thereby:
defining a die bonding region between the first and second surfaces; and
securing the first and second die to one another at a chosen separation to create a multiple-die subassembly;
the selecting and depositing steps carried out so that the adhesive/spacer material occupies a first percentage of the die bonding region, the first percentage being at most about 50%; and
encapsulating the multiple-die subassembly to create a multiple-die semiconductor chip package, the encapsulating material occupying a second percentage of the die bonding region, and the wires within the die bonding region occupying a third percentage of the die bonding region.
US10/969,1162004-05-242004-10-20Adhesive/spacer island structure for multiple die packageAbandonedUS20050258527A1 (en)

Priority Applications (6)

Application NumberPriority DateFiling DateTitle
US10/969,116US20050258527A1 (en)2004-05-242004-10-20Adhesive/spacer island structure for multiple die package
PCT/US2005/017893WO2005117111A2 (en)2004-05-242005-05-20Adhesive/spacer island structure for multiple die package
US11/134,845US8552551B2 (en)2004-05-242005-05-20Adhesive/spacer island structure for stacking over wire bonded die
TW094117103ATWI445157B (en)2004-05-242005-05-24 Adhesive/gap structure of multi-die package
TW102116249ATW201334151A (en)2004-05-242005-05-24Adhesive/spacer island structure for multiple die package
US11/530,841US8623704B2 (en)2004-05-242006-09-11Adhesive/spacer island structure for multiple die package

Applications Claiming Priority (3)

Application NumberPriority DateFiling DateTitle
US57390304P2004-05-242004-05-24
US57395604P2004-05-242004-05-24
US10/969,116US20050258527A1 (en)2004-05-242004-10-20Adhesive/spacer island structure for multiple die package

Related Child Applications (2)

Application NumberTitlePriority DateFiling Date
US11/134,845Continuation-In-PartUS8552551B2 (en)2004-05-242005-05-20Adhesive/spacer island structure for stacking over wire bonded die
US11/530,841DivisionUS8623704B2 (en)2004-05-242006-09-11Adhesive/spacer island structure for multiple die package

Publications (1)

Publication NumberPublication Date
US20050258527A1true US20050258527A1 (en)2005-11-24

Family

ID=35374420

Family Applications (2)

Application NumberTitlePriority DateFiling Date
US10/969,116AbandonedUS20050258527A1 (en)2004-05-242004-10-20Adhesive/spacer island structure for multiple die package
US11/530,841Active2027-01-16US8623704B2 (en)2004-05-242006-09-11Adhesive/spacer island structure for multiple die package

Family Applications After (1)

Application NumberTitlePriority DateFiling Date
US11/530,841Active2027-01-16US8623704B2 (en)2004-05-242006-09-11Adhesive/spacer island structure for multiple die package

Country Status (1)

CountryLink
US (2)US20050258527A1 (en)

Cited By (7)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US20080054429A1 (en)*2006-08-252008-03-06Bolken Todd OSpacers for separating components of semiconductor device assemblies, semiconductor device assemblies and systems including spacers and methods of making spacers
US20130229777A1 (en)*2012-03-012013-09-05Infineon Technologies AgChip arrangements and methods for forming a chip arrangement
US20150076679A1 (en)*2006-02-202015-03-19Micron Technology, Inc.Semiconductor device assemblies including face-to-face semiconductor dice and related methods
US20150187713A1 (en)*2006-06-292015-07-02Intel CorporationApparatus, system, and method for wireless connection in integrated circuit packages
WO2017059141A1 (en)*2015-10-022017-04-06Qualcomm IncorporatedPACKAGE-ON-PACKAGE (PoP) DEVICE COMPRISING A GAP CONTROLLER BETWEEN INTEGRATED CIRCUIT (IC) PACKAGES
CN111344861A (en)*2017-09-292020-06-26英特尔公司Power-enhanced stacked chip scale packaging scheme with integrated die attach film
US11127604B2 (en)*2018-01-052021-09-21Innolux CorporationManufacturing method of semiconductor device

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US7906853B2 (en)*2007-09-062011-03-15Micron Technology, Inc.Package structure for multiple die stack
JP2011077108A (en)*2009-09-292011-04-14Elpida Memory IncSemiconductor device
KR102495911B1 (en)2016-06-142023-02-03삼성전자 주식회사Semiconductor package

Citations (26)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US28788A (en)*1860-06-19Improvement in sewing-machines
US38357A (en)*1863-04-28Improvement in apparatus for carbureting gas
US38374A (en)*1863-05-05Improvement in tax-calculatopxs
US90050A (en)*1869-05-11Improved mosquito and fly net
US178710A (en)*1876-06-13Improvement in grate-bars
US5140404A (en)*1990-10-241992-08-18Micron Technology, Inc.Semiconductor device manufactured by a method for attaching a semiconductor die to a leadframe using a thermoplastic covered carrier tape
US5218229A (en)*1991-08-301993-06-08Micron Technology, Inc.Inset die lead frame configuration lead frame for a semiconductor device having means for improved busing and die-lead frame attachment
US5323060A (en)*1993-06-021994-06-21Micron Semiconductor, Inc.Multichip module having a stacked chip arrangement
US5372883A (en)*1990-03-201994-12-13Staystik, Inc.Die attach adhesive film, application method and devices incorporating the same
US5778799A (en)*1992-10-051998-07-14Baker Manufacturing Co.Computer work station
US5946733A (en)*1998-07-131999-09-07Spooner; KeithBelt supported holder for construction workers' safety gloves
US6265763B1 (en)*2000-03-142001-07-24Siliconware Precision Industries Co., Ltd.Multi-chip integrated circuit package structure for central pad chip
US6333582B1 (en)*2000-01-112001-12-25Mitsubishi Denki Kabushiki KaishaRotor for an alternator
US6340846B1 (en)*2000-12-062002-01-22Amkor Technology, Inc.Making semiconductor packages with stacked dies and reinforced wire bonds
US6351028B1 (en)*1999-02-082002-02-26Micron Technology, Inc.Multiple die stack apparatus employing T-shaped interposer elements
US6388313B1 (en)*2001-01-302002-05-14Siliconware Precision Industries Co., Ltd.Multi-chip module
US6436732B2 (en)*1997-08-212002-08-20Micron Technology, Inc.Apparatus for applying viscous materials to a lead frame
US6441496B1 (en)*2000-11-222002-08-27Wen Chuan ChenStructure of stacked integrated circuits
US6569709B2 (en)*2001-10-152003-05-27Micron Technology, Inc.Assemblies including stacked semiconductor devices separated a distance defined by adhesive material interposed therebetween, packages including the assemblies, and methods
US6593662B1 (en)*2000-06-162003-07-15Siliconware Precision Industries Co., Ltd.Stacked-die package structure
US6620651B2 (en)*2001-10-232003-09-16National Starch And Chemical Investment Holding CorporationAdhesive wafers for die attach application
US6650009B2 (en)*2000-07-182003-11-18Siliconware Precision Industries Co., Ltd.Structure of a multi chip module having stacked chips
US20040039127A1 (en)*2002-08-262004-02-26Satoru AmouElectronic device using low dielectric loss tangent insulators for high frequency signals
US6753613B2 (en)*2002-03-132004-06-22Intel CorporationStacked dice standoffs
US6885093B2 (en)*2002-02-282005-04-26Freescale Semiconductor, Inc.Stacked die semiconductor device
US20050243268A1 (en)*2002-09-192005-11-03Koninklijke Philips Electronics N.V.Pair of substrates spaced from each other by spacers having a pre-determined pattern and method of making thereof

Family Cites Families (127)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US5446620A (en)*1990-08-011995-08-29Staktek CorporationUltra high density integrated circuit packages
FR2670322B1 (en)*1990-12-051997-07-04Matra Espace SOLID STATE MEMORY MODULES AND MEMORY DEVICES CONTAINING SUCH MODULES
US5222014A (en)*1992-03-021993-06-22Motorola, Inc.Three-dimensional multi-chip pad array carrier
US5422435A (en)*1992-05-221995-06-06National Semiconductor CorporationStacked multi-chip modules and method of manufacturing
FR2694840B1 (en)*1992-08-131994-09-09Commissariat Energie Atomique Three-dimensional multi-chip module.
US5340771A (en)*1993-03-181994-08-23Lsi Logic CorporationTechniques for providing high I/O count connections to semiconductor dies
US5444296A (en)*1993-11-221995-08-22Sun Microsystems, Inc.Ball grid array packages for high speed applications
US5436203A (en)*1994-07-051995-07-25Motorola, Inc.Shielded liquid encapsulated semiconductor device and method for making the same
MY112145A (en)*1994-07-112001-04-30IbmDirect attachment of heat sink attached directly to flip chip using flexible epoxy
US5753358A (en)*1994-08-251998-05-19W. L. Gore & Associates, Inc.Adhisive-filler polymer film composite
US5548160A (en)*1994-11-141996-08-20Micron Technology, Inc.Method and structure for attaching a semiconductor die to a lead frame
US5652185A (en)*1995-04-071997-07-29National Semiconductor CorporationMaximized substrate design for grid array based assemblies
US5719440A (en)1995-12-191998-02-17Micron Technology, Inc.Flip chip adaptor package for bare die
US7166495B2 (en)*1996-02-202007-01-23Micron Technology, Inc.Method of fabricating a multi-die semiconductor package assembly
US6075289A (en)*1996-10-242000-06-13Tessera, Inc.Thermally enhanced packaged semiconductor assemblies
US5776799A (en)*1996-11-081998-07-07Samsung Electronics Co., Ltd.Lead-on-chip type semiconductor chip package using an adhesive deposited on chip active surfaces at a wafer level and method for manufacturing same
US5994166A (en)*1997-03-101999-11-30Micron Technology, Inc.Method of constructing stacked packages
US5898219A (en)*1997-04-021999-04-27Intel CorporationCustom corner attach heat sink design for a plastic ball grid array integrated circuit package
JPH10294423A (en)*1997-04-171998-11-04Nec CorpSemiconductor device
US5982633A (en)*1997-08-201999-11-09Compaq Computer CorporationOpposed ball grid array mounting
JP3834426B2 (en)*1997-09-022006-10-18沖電気工業株式会社 Semiconductor device
CA2218307C (en)*1997-10-102006-01-03Gennum CorporationThree dimensional packaging configuration for multi-chip module assembly
JP3644662B2 (en)*1997-10-292005-05-11株式会社ルネサステクノロジ Semiconductor module
JPH11219984A (en)*1997-11-061999-08-10Sharp Corp Semiconductor device package, method of manufacturing the same, and circuit board therefor
US5899705A (en)*1997-11-201999-05-04Akram; SalmanStacked leads-over chip multi-chip module
JP2000208698A (en)*1999-01-182000-07-28Toshiba Corp Semiconductor device
KR100266693B1 (en)*1998-05-302000-09-15김영환Stackable ball grid array semiconductor package and fabrication method thereof
SG75958A1 (en)1998-06-012000-10-24Hitachi Ulsi Sys Co LtdSemiconductor device and a method of producing semiconductor device
US6451624B1 (en)*1998-06-052002-09-17Micron Technology, Inc.Stackable semiconductor package having conductive layer and insulating layers and method of fabrication
US6034875A (en)*1998-06-172000-03-07International Business Machines CorporationCooling structure for electronic components
US5977640A (en)*1998-06-261999-11-02International Business Machines CorporationHighly integrated chip-on-chip packaging
JP2000058691A (en)*1998-08-072000-02-25Sharp Corp Millimeter-wave semiconductor device
US6329713B1 (en)*1998-10-212001-12-11International Business Machines CorporationIntegrated circuit chip carrier assembly comprising a stiffener attached to a dielectric substrate
US6201302B1 (en)*1998-12-312001-03-13Sampo Semiconductor CorporationSemiconductor package having multi-dies
JP3685947B2 (en)*1999-03-152005-08-24新光電気工業株式会社 Semiconductor device and manufacturing method thereof
US6177729B1 (en)*1999-04-032001-01-23International Business Machines CorporationRolling ball connector
US6118176A (en)*1999-04-262000-09-12Advanced Semiconductor Engineering, Inc.Stacked chip assembly utilizing a lead frame
US6890798B2 (en)1999-06-082005-05-10Intel CorporationStacked chip packaging
US6238949B1 (en)*1999-06-182001-05-29National Semiconductor CorporationMethod and apparatus for forming a plastic chip on chip package module
JP3526788B2 (en)*1999-07-012004-05-17沖電気工業株式会社 Method for manufacturing semiconductor device
SG87046A1 (en)*1999-08-172002-03-19Micron Technology IncMulti-chip module with stacked dice
US6238946B1 (en)*1999-08-172001-05-29International Business Machines CorporationProcess for fabricating single crystal resonant devices that are compatible with integrated circuit processing
US6424033B1 (en)1999-08-312002-07-23Micron Technology, Inc.Chip package with grease heat sink and method of making
KR100533673B1 (en)1999-09-032005-12-05세이코 엡슨 가부시키가이샤Semiconductor device, method of manufacture thereof, circuit board, and electronic device
JP2001156212A (en)1999-09-162001-06-08Nec CorpResin sealed semiconductor device and producing method therefor
JP2001094045A (en)*1999-09-222001-04-06Seiko Epson Corp Semiconductor device
JP3485507B2 (en)*1999-10-252004-01-13沖電気工業株式会社 Semiconductor device
JP2001127246A (en)*1999-10-292001-05-11Fujitsu Ltd Semiconductor device
US6376904B1 (en)*1999-12-232002-04-23Rambus Inc.Redistributed bond pads in stacked integrated circuit die package
JP2001223326A (en)2000-02-092001-08-17Hitachi Ltd Semiconductor device
KR100335717B1 (en)*2000-02-182002-05-08윤종용High Density Memory Card
KR100559664B1 (en)*2000-03-252006-03-10앰코 테크놀로지 코리아 주식회사 Semiconductor Package
US6462421B1 (en)*2000-04-102002-10-08Advanced Semicondcutor Engineering, Inc.Multichip module
JP2001308262A (en)*2000-04-262001-11-02Mitsubishi Electric Corp Resin-sealed BGA type semiconductor device
US6642613B1 (en)*2000-05-092003-11-04National Semiconductor CorporationTechniques for joining an opto-electronic module to a semiconductor package
US6333562B1 (en)*2000-07-132001-12-25Advanced Semiconductor Engineering, Inc.Multichip module having stacked chip arrangement
TW459361B (en)*2000-07-172001-10-11Siliconware Precision Industries Co LtdThree-dimensional multiple stacked-die packaging structure
US6472758B1 (en)2000-07-202002-10-29Amkor Technology, Inc.Semiconductor package including stacked semiconductor dies and bond wires
JP2002040095A (en)2000-07-262002-02-06Nec CorpSemiconductor device and mounting method thereof
US6607937B1 (en)2000-08-232003-08-19Micron Technology, Inc.Stacked microelectronic dies and methods for stacking microelectronic dies
US6593648B2 (en)2000-08-312003-07-15Seiko Epson CorporationSemiconductor device and method of making the same, circuit board and electronic equipment
JP4570809B2 (en)2000-09-042010-10-27富士通セミコンダクター株式会社 Multilayer semiconductor device and manufacturing method thereof
US6492726B1 (en)*2000-09-222002-12-10Chartered Semiconductor Manufacturing Ltd.Chip scale packaging with multi-layer flip chip arrangement and ball grid array interconnection
JP2002118201A (en)2000-10-052002-04-19Hitachi LtdSemiconductor device and method for manufacturing the same
JP3913481B2 (en)2001-01-242007-05-09シャープ株式会社 Semiconductor device and manufacturing method of semiconductor device
JP3798620B2 (en)*2000-12-042006-07-19富士通株式会社 Manufacturing method of semiconductor device
US6777819B2 (en)2000-12-202004-08-17Siliconware Precision Industries Co., Ltd.Semiconductor package with flash-proof device
US6734539B2 (en)2000-12-272004-05-11Lucent Technologies Inc.Stacked module package
JP2002208656A (en)*2001-01-112002-07-26Mitsubishi Electric Corp Semiconductor device
JP2002231885A (en)*2001-02-062002-08-16Mitsubishi Electric Corp Semiconductor device
JP4780844B2 (en)2001-03-052011-09-28Okiセミコンダクタ株式会社 Semiconductor device
TW502408B (en)2001-03-092002-09-11Advanced Semiconductor EngChip with chamfer
JP2002280516A (en)2001-03-192002-09-27Toshiba Corp Semiconductor module
SG108245A1 (en)2001-03-302005-01-28Micron Technology IncBall grid array interposer, packages and methods
US6400007B1 (en)*2001-04-162002-06-04Kingpak Technology Inc.Stacked structure of semiconductor means and method for manufacturing the same
US6472741B1 (en)2001-07-142002-10-29Siliconware Precision Industries Co., Ltd.Thermally-enhanced stacked-die ball grid array semiconductor package and method of fabricating the same
JP2002373969A (en)2001-06-152002-12-26Oki Electric Ind Co LtdSemiconductor device and method of manufacturing semiconductor device
US6900528B2 (en)2001-06-212005-05-31Micron Technology, Inc.Stacked mass storage flash memory package
US6734552B2 (en)2001-07-112004-05-11Asat LimitedEnhanced thermal dissipation integrated circuit package
KR100445073B1 (en)2001-08-212004-08-21삼성전자주식회사Dual die package
US7518223B2 (en)*2001-08-242009-04-14Micron Technology, Inc.Semiconductor devices and semiconductor device assemblies including a nonconfluent spacer layer
KR20030018204A (en)*2001-08-272003-03-06삼성전자주식회사Multi chip package having spacer
DE10142120A1 (en)2001-08-302003-03-27Infineon Technologies AgElectronic component has semiconductor chips whose passive back sides are fastened to top side of carrier substrate and active chip surface, respectively
US6660560B2 (en)2001-09-102003-12-09Delphi Technologies, Inc.No-flow underfill material and underfill method for flip chip devices
US6787916B2 (en)2001-09-132004-09-07Tru-Si Technologies, Inc.Structures having a substrate with a cavity and having an integrated circuit bonded to a contact pad located in the cavity
US7074481B2 (en)2001-09-172006-07-11Dow Corning CorporationAdhesives for semiconductor applications efficient processes for producing such devices and the devices per se produced by the efficient processes
US6784555B2 (en)*2001-09-172004-08-31Dow Corning CorporationDie attach adhesives for semiconductor applications utilizing a polymeric base material with inorganic insulator particles of various sizes
US6847105B2 (en)2001-09-212005-01-25Micron Technology, Inc.Bumping technology in stacked die configurations
US6599779B2 (en)2001-09-242003-07-29St Assembly Test Service Ltd.PBGA substrate for anchoring heat sink
TW523887B (en)2001-11-152003-03-11Siliconware Precision Industries Co LtdSemiconductor packaged device and its manufacturing method
US6737750B1 (en)2001-12-072004-05-18Amkor Technology, Inc.Structures for improving heat dissipation in stacked semiconductor packages
US20030113952A1 (en)2001-12-192003-06-19Mahesh SambasivamUnderfill materials dispensed in a flip chip package by way of a through hole
TW523894B (en)*2001-12-242003-03-11Siliconware Precision Industries Co LtdSemiconductor device and its manufacturing method
US7034388B2 (en)2002-01-252006-04-25Advanced Semiconductor Engineering, Inc.Stack type flip-chip package
TWI268581B (en)2002-01-252006-12-11Advanced Semiconductor EngStack type flip-chip package including a substrate board, a first chip, a second chip, multiple conductive wire, an underfill, and a packaging material
JP2003273317A (en)2002-03-192003-09-26Nec Electronics CorpSemiconductor device and its manufacturing method
KR20030075860A (en)*2002-03-212003-09-26삼성전자주식회사Structure for stacking semiconductor chip and stacking method
US6593862B1 (en)*2002-03-282003-07-15Hewlett-Packard Development Company, Lp.Method for lossily compressing time series data
JP3688249B2 (en)2002-04-052005-08-24Necエレクトロニクス株式会社 Manufacturing method of semiconductor device
JP3550391B2 (en)2002-05-152004-08-04沖電気工業株式会社 Semiconductor device and manufacturing method thereof
TW546795B (en)2002-06-042003-08-11Siliconware Precision Industries Co LtdMultichip module and manufacturing method thereof
US6906415B2 (en)2002-06-272005-06-14Micron Technology, Inc.Semiconductor device assemblies and packages including multiple semiconductor devices and methods
KR100442880B1 (en)2002-07-242004-08-02삼성전자주식회사Stacked semiconductor module and manufacturing method thereof
US7132311B2 (en)2002-07-262006-11-07Intel CorporationEncapsulation of a stack of semiconductor dice
US20040026768A1 (en)*2002-08-082004-02-12Taar Reginald T.Semiconductor dice with edge cavities
US6972481B2 (en)2002-09-172005-12-06Chippac, Inc.Semiconductor multi-package module including stacked-die package and having wire bond interconnect between stacked packages
US7064426B2 (en)2002-09-172006-06-20Chippac, Inc.Semiconductor multi-package module having wire bond interconnect between stacked packages
US20040061213A1 (en)2002-09-172004-04-01Chippac, Inc.Semiconductor multi-package module having package stacked over die-up flip chip ball grid array package and having wire bond interconnect between stacked packages
US7053476B2 (en)2002-09-172006-05-30Chippac, Inc.Semiconductor multi-package module having package stacked over die-down flip chip ball grid array package and having wire bond interconnect between stacked packages
US6838761B2 (en)2002-09-172005-01-04Chippac, Inc.Semiconductor multi-package module having wire bond interconnect between stacked packages and having electrical shield
AU2003298595A1 (en)2002-10-082004-05-04Chippac, Inc.Semiconductor stacked multi-package module having inverted second package
US7034387B2 (en)2003-04-042006-04-25Chippac, Inc.Semiconductor multipackage module including processor and memory package assemblies
TW567601B (en)2002-10-182003-12-21Siliconware Precision Industries Co LtdModule device of stacked semiconductor package and method for fabricating the same
SG114585A1 (en)2002-11-222005-09-28Micron Technology IncPackaged microelectronic component assemblies
US6861288B2 (en)*2003-01-232005-03-01St Assembly Test Services, Ltd.Stacked semiconductor packages and method for the fabrication thereof
US6856009B2 (en)2003-03-112005-02-15Micron Technology, Inc.Techniques for packaging multiple device components
TW576549U (en)2003-04-042004-02-11Advanced Semiconductor EngMulti-chip package combining wire-bonding and flip-chip configuration
TWI225292B (en)2003-04-232004-12-11Advanced Semiconductor EngMulti-chips stacked package
US6818980B1 (en)2003-05-072004-11-16Asat Ltd.Stacked semiconductor package and method of manufacturing the same
US6833287B1 (en)2003-06-162004-12-21St Assembly Test Services Inc.System for semiconductor package with stacked dies
TWI299551B (en)2003-06-252008-08-01Via Tech IncQuad flat no-lead type chip carrier
US6930378B1 (en)2003-11-102005-08-16Amkor Technology, Inc.Stacked semiconductor die assembly having at least one support
US20060138631A1 (en)2003-12-312006-06-29Advanced Semiconductor Engineering, Inc.Multi-chip package structure
US20050224959A1 (en)2004-04-012005-10-13Chippac, IncDie with discrete spacers and die spacing method
US20060043556A1 (en)2004-08-252006-03-02Chao-Yuan SuStacked packaging methods and structures
US7271496B2 (en)2005-02-042007-09-18Stats Chippac Ltd.Integrated circuit package-in-package system
US7445962B2 (en)2005-02-102008-11-04Stats Chippac Ltd.Stacked integrated circuits package system with dense routability and high thermal conductivity

Patent Citations (26)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US38357A (en)*1863-04-28Improvement in apparatus for carbureting gas
US38374A (en)*1863-05-05Improvement in tax-calculatopxs
US90050A (en)*1869-05-11Improved mosquito and fly net
US178710A (en)*1876-06-13Improvement in grate-bars
US28788A (en)*1860-06-19Improvement in sewing-machines
US5372883A (en)*1990-03-201994-12-13Staystik, Inc.Die attach adhesive film, application method and devices incorporating the same
US5140404A (en)*1990-10-241992-08-18Micron Technology, Inc.Semiconductor device manufactured by a method for attaching a semiconductor die to a leadframe using a thermoplastic covered carrier tape
US5218229A (en)*1991-08-301993-06-08Micron Technology, Inc.Inset die lead frame configuration lead frame for a semiconductor device having means for improved busing and die-lead frame attachment
US5778799A (en)*1992-10-051998-07-14Baker Manufacturing Co.Computer work station
US5323060A (en)*1993-06-021994-06-21Micron Semiconductor, Inc.Multichip module having a stacked chip arrangement
US6436732B2 (en)*1997-08-212002-08-20Micron Technology, Inc.Apparatus for applying viscous materials to a lead frame
US5946733A (en)*1998-07-131999-09-07Spooner; KeithBelt supported holder for construction workers' safety gloves
US6351028B1 (en)*1999-02-082002-02-26Micron Technology, Inc.Multiple die stack apparatus employing T-shaped interposer elements
US6333582B1 (en)*2000-01-112001-12-25Mitsubishi Denki Kabushiki KaishaRotor for an alternator
US6265763B1 (en)*2000-03-142001-07-24Siliconware Precision Industries Co., Ltd.Multi-chip integrated circuit package structure for central pad chip
US6593662B1 (en)*2000-06-162003-07-15Siliconware Precision Industries Co., Ltd.Stacked-die package structure
US6650009B2 (en)*2000-07-182003-11-18Siliconware Precision Industries Co., Ltd.Structure of a multi chip module having stacked chips
US6441496B1 (en)*2000-11-222002-08-27Wen Chuan ChenStructure of stacked integrated circuits
US6340846B1 (en)*2000-12-062002-01-22Amkor Technology, Inc.Making semiconductor packages with stacked dies and reinforced wire bonds
US6388313B1 (en)*2001-01-302002-05-14Siliconware Precision Industries Co., Ltd.Multi-chip module
US6569709B2 (en)*2001-10-152003-05-27Micron Technology, Inc.Assemblies including stacked semiconductor devices separated a distance defined by adhesive material interposed therebetween, packages including the assemblies, and methods
US6620651B2 (en)*2001-10-232003-09-16National Starch And Chemical Investment Holding CorporationAdhesive wafers for die attach application
US6885093B2 (en)*2002-02-282005-04-26Freescale Semiconductor, Inc.Stacked die semiconductor device
US6753613B2 (en)*2002-03-132004-06-22Intel CorporationStacked dice standoffs
US20040039127A1 (en)*2002-08-262004-02-26Satoru AmouElectronic device using low dielectric loss tangent insulators for high frequency signals
US20050243268A1 (en)*2002-09-192005-11-03Koninklijke Philips Electronics N.V.Pair of substrates spaced from each other by spacers having a pre-determined pattern and method of making thereof

Cited By (12)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US20150076679A1 (en)*2006-02-202015-03-19Micron Technology, Inc.Semiconductor device assemblies including face-to-face semiconductor dice and related methods
US9269695B2 (en)*2006-02-202016-02-23Micron Technology, Inc.Semiconductor device assemblies including face-to-face semiconductor dice and related methods
US20150187713A1 (en)*2006-06-292015-07-02Intel CorporationApparatus, system, and method for wireless connection in integrated circuit packages
US9385094B2 (en)*2006-06-292016-07-05Intel CorporationApparatus, system, and method for wireless connection in integrated circuit packages
US9837340B2 (en)2006-06-292017-12-05Intel CorporationApparatus, system, and method for wireless connection in integrated circuit packages
US20080054429A1 (en)*2006-08-252008-03-06Bolken Todd OSpacers for separating components of semiconductor device assemblies, semiconductor device assemblies and systems including spacers and methods of making spacers
US20130229777A1 (en)*2012-03-012013-09-05Infineon Technologies AgChip arrangements and methods for forming a chip arrangement
WO2017059141A1 (en)*2015-10-022017-04-06Qualcomm IncorporatedPACKAGE-ON-PACKAGE (PoP) DEVICE COMPRISING A GAP CONTROLLER BETWEEN INTEGRATED CIRCUIT (IC) PACKAGES
US9947642B2 (en)2015-10-022018-04-17Qualcomm IncorporatedPackage-on-Package (PoP) device comprising a gap controller between integrated circuit (IC) packages
CN108140639A (en)*2015-10-022018-06-08高通股份有限公司Laminate packaging (PoP) device of clearance controller between being encapsulated including integrated circuit (IC)
CN111344861A (en)*2017-09-292020-06-26英特尔公司Power-enhanced stacked chip scale packaging scheme with integrated die attach film
US11127604B2 (en)*2018-01-052021-09-21Innolux CorporationManufacturing method of semiconductor device

Also Published As

Publication numberPublication date
US20070015314A1 (en)2007-01-18
US8623704B2 (en)2014-01-07

Similar Documents

PublicationPublication DateTitle
US8623704B2 (en)Adhesive/spacer island structure for multiple die package
US8030134B2 (en)Stacked semiconductor package having adhesive/spacer structure and insulation
US20050258545A1 (en)Multiple die package with adhesive/spacer structure and insulated die surface
US6977439B2 (en)Semiconductor chip stack structure
US7298032B2 (en)Semiconductor multi-chip package and fabrication method
US7161249B2 (en)Multi-chip package (MCP) with spacer
US7863723B2 (en)Adhesive on wire stacked semiconductor package
US20040084760A1 (en)Multichip module and manufacturing method
US9129826B2 (en)Epoxy bump for overhang die
US20080026506A1 (en)Semiconductor multi-chip package and fabrication method
US20040262774A1 (en)Multi-chip packages having a plurality of flip chips and methods of manufacturing the same
US20070090508A1 (en)Multi-chip package structure
US20050224959A1 (en)Die with discrete spacers and die spacing method
WO2003075348B1 (en)Stacked die semiconductor device
TW200810076A (en)Leadframe on offset stacked chips package
KR20050119414A (en)Stacked package comprising two edge pad-type semiconductor chips and method of manufacturing the same
US20060208366A1 (en)Microelectronic component assemblies with recessed wire bonds and methods of making same
US8552551B2 (en)Adhesive/spacer island structure for stacking over wire bonded die
US20220165709A1 (en)Stacked semiconductor package and packaging method thereof
US20080265393A1 (en)Stack package with releasing layer and method for forming the same
KR100533847B1 (en)Stacked flip chip package using carrier tape
WO2005117111A2 (en)Adhesive/spacer island structure for multiple die package
CN213071106U (en)Semiconductor packaging structure
TWI445157B (en) Adhesive/gap structure of multi-die package
WO2005117092A2 (en)Stacked semiconductor package having adhesive/spacer structure and insulation

Legal Events

DateCodeTitleDescription
ASAssignment

Owner name:CHIPPAC, INC., CALIFORNIA

Free format text:ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LEE, SANG HO;JU, JONG WOOK;KWON, HYEOG CHAN;REEL/FRAME:015430/0808

Effective date:20041014

STCBInformation on status: application discontinuation

Free format text:ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION


[8]ページ先頭

©2009-2025 Movatter.jp