CROSS-REFERENCE TO RELATED APPLICATIONS This application is a continuation of application Ser. No. 10/309,665, filed Dec. 3, 2002, pending, which is a continuation of application Ser. No. 09/409,536, filed Sep. 30, 1999, now U.S. Pat. No. 6,521,995, issued Feb. 18, 2003, which is a divisional of application Ser. No. 09/340,513, filed Jun. 28, 1999, now U.S. Pat. No. 6,228,687, issued May 8, 2001.
BACKGROUND OF THE INVENTION 1. Field of the Invention
The present invention relates to carrier substrates for use in chip-scale packages and to chip-scale packages including such carrier substrates. Particularly, the present invention relates to carrier substrates fabricated from polymeric materials. Methods of fabricating chip-scale packages are also within the scope of the present invention.
2. Background of Related Art
In conventional semiconductor device fabrication processes, a number of distinct semiconductor devices, such as memory chips or microprocessors, are fabricated on a semiconductor substrate, such as a silicon wafer. After the desired structures, circuitry, and other features of each of the semiconductor devices have been fabricated upon the semiconductor substrate, the substrate is typically singulated to separate the individual semiconductor devices from one another.
Various post-fabrication processes, such as testing the circuits of each of the semiconductor devices and burn-in processes, may be employed either prior to or following singulation of the semiconductor substrate. These post-fabrication processes may be employed to impart the semiconductor devices with their intended functionality and to determine whether or not each of the individual semiconductor devices meets quality control specifications.
The individual semiconductor devices may then be packaged. Along with the trend in the semiconductor industry to decrease semiconductor device size and increase the density of structures of semiconductor devices, package sizes are also ever-decreasing. One type of semiconductor device package, the so-called “chip-scale package” or “chip-sized package” (“CSP”), consumes about the same amount of real estate upon a substrate as the bare semiconductor device itself. Such chip-scale packages typically include a carrier substrate having roughly the same surface area as the semiconductor device.
Some chip-scale packages include a semiconductor device and a polymeric carrier substrate. Exemplary chip-scale packages with polymeric carrier substrates are disclosed in U.S. Pat. No. 5,677,576 (hereinafter “the '576 patent”), which issued to Masatoshi Akagawa on Oct. 14, 1997, U.S. Pat. No. 5,683,942 (hereinafter “the '942 patent”), which issued to Keiichiro Kata et al. on Nov. 4, 1997, and U.S. Pat. No. 5,844,304 (hereinafter “the '304 patent”), which issued to Keiichiro Kata et al. on Dec. 1, 1998.
The '576 patent discloses a chip-scale package that includes a semiconductor device, a layer of insulative material, through which bond pads of the semiconductor device are exposed, disposed on an active surface of the semiconductor device, and a conductive elastomer disposed adjacent the layer of insulative material and the bond pads of the semiconductor device. Conductive elements are positioned adjacent the conductive elastomer so as to facilitate the disposition of a conductive bump that is laterally offset from the bond pad location. A photoresist, including apertures through which portions of the conductive elements are exposed, is then disposed over the conductive elements and the conductive elastomer. Conductive bumps are disposed within the apertures and in communication with the conductive elements. The carrier substrate and method of the '576 patent are somewhat undesirable because the disposal of an additional layer of insulative material on the active surface of the semiconductor device may increase fabrication time and costs, as well as the likelihood of device failure. Moreover, as each of the bond pads is associated with a laterally extending conductive element, each of the conductive bumps is, somewhat undesirably, laterally offset from the location of its corresponding bond pad.
The '942 patent describes a carrier substrate including a polymer layer including conductive traces with raised contact pads disposed on a first side thereof and corresponding conductive bumps disposed on the other side thereof. The conductive traces and their corresponding conductive bumps communicate by means of electrically conductive vias through the carrier substrate. A layer of insulative material is disposed upon the active surface of the semiconductor device with which the carrier substrate is to be assembled, laterally adjacent the bond pads. The carrier substrate, which is prefabricated, is disposed adjacent the active surface of a semiconductor device by aligning the contact pads of the carrier substrate with the bond pads of the semiconductor device, disposing a quantity of adhesive material between the active surface and the carrier substrate, and applying pressure to the carrier substrate to abut the contact pads against their corresponding bond pads. Pressure is applied locally to the contact pads and, thus, to the bond pads through apertures defined through the carrier substrate. The carrier substrate of the '942 patent is somewhat undesirable in several respects. The disposal of a layer of insulative material laterally adjacent the bond pads of the semiconductor device increases fabrication time and costs, as well as the likelihood of device failure. The semiconductor device may be damaged while localized pressure is applied to the bond pads thereof, again undesirably increasing the likelihood of device failure and, therefore, fabrication costs. Moreover, since the carrier substrate of the '942 patent is prefabricated, it is possible that the raised contact pads of the carrier substrate may not properly align with their corresponding bond pads of the semiconductor device.
The polymeric carrier substrate of the '304 patent is fabricated directly upon an active surface of a semiconductor device. That carrier substrate, however, does not include electrically conductive vias that extend substantially longitudinally therethrough. Rather, a layer of insulative material is disposed on an active surface of a semiconductor device upon which the carrier substrate is to be fabricated, adjacent the bond pads thereof. Laterally extending conductive lines are fabricated on the layer of insulative material and in contact with corresponding bond pads of the semiconductor device. Conductive bumps are then disposed adjacent corresponding conductive lines and a layer of polymeric material applied to the semiconductor device so as to insulate the conductive lines. The conductive bumps are exposed through the layer of polymeric material. Since each of the conductive lines of the carrier substrate of the '304 patent extends substantially laterally from its corresponding bond pad, each of the conductive bumps is, somewhat undesirably, laterally offset from the location of its corresponding bond pad. Moreover, the disposal of an additional layer of insulative material on the active surface of the semiconductor device, through which the bond pads are disposed, increases fabrication time and costs, as well as the likelihood of device failure.
As the carrier substrate of such chip-scale packages is small, electrical connections between the semiconductor device and the carrier substrate are often made by flip-chip-type bonds or tape-automated bonding (“TAB”). Due to the typical use of a carrier substrate that has a different coefficient of thermal expansion than the semiconductor substrate of the semiconductor device, these types of bonds may fail during operation of the semiconductor device.
Following packaging, the packaged semiconductor devices may be re-tested or otherwise processed to ensure that no damage occurred during packaging. The testing of individual packaged semiconductor devices is, however, somewhat undesirable since each package must be individually aligned with such testing or probing equipment.
Accordingly, there is a need for a chip-scale package with at least some conductive bumps or contacts that are not laterally offset from the position of their corresponding bond pad and for a packaging method that does not require the disposal of an additional layer of insulative material adjacent the active surface of the semiconductor device. There is also a need for a semiconductor packaging process that facilitates testing, probing, and burn-in of semiconductor devices without requiring the alignment of individual semiconductor devices and by which a plurality of reliable chip-scale packages may be substantially simultaneously assembled. An efficient chip-scale packaging process with a reduced incidence of semiconductor device failure is also needed. There is a further need for chip-scale packaged semiconductor devices that consume about the same amount of real estate as the semiconductor devices thereof and that withstand repeated exposure to the operating conditions of the semiconductor device.
SUMMARY OF THE INVENTION The present invention includes a chip-scale package (“CSP”) including a semiconductor device having at least one bond pad on an active surface thereof and a carrier substrate, which is also referred to herein as a carrier, adjacent the active surface of the semiconductor device and including at least one electrically conductive via therethrough. The at least one electrically conductive via preferably extends directly through or substantially longitudinally through the carrier substrate and is alignable with the at least one bond pad of the semiconductor device. The carrier substrate may also include at least one conductive bump in communication with the at least one electrically conductive via and disposed opposite the semiconductor device. The at least one electrically conductive bump may be disposed adjacent the at least one electrically conductive via. Alternatively, the carrier substrate may carry at least one conductive trace that extends substantially laterally from the at least one electrically conductive via. The at least one conductive bump may be disposed in contact with the at least one electrically conductive trace and, therefore, the at least one electrically conductive bump may be laterally offset from its corresponding bond pad of the semiconductor device.
Preferably, the carrier substrate comprises a layer of polymeric material, such as a polyimide. The polymeric material is preferably disposed in a thickness or has a coefficient of thermal expansion that will not induce stress in the conductive links between the semiconductor device and the carrier substrate under the operating conditions of the semiconductor device (e.g., the operating temperature of the semiconductor device). Accordingly, in accordance with the method of the present invention, the carrier substrate may be secured to the active surface of the semiconductor device by disposing and spreading a quantity of polymeric material on the active surface of the semiconductor device to a substantially consistent thickness. Alternatively, a preformed film of the polymeric material may be adhered or otherwise secured to the active surface of the semiconductor device. The layer of polymeric material may be disposed on the semiconductor device either before or after the semiconductor device has been singulated from a wafer.
Apertures may be defined through the layer of polymeric material by known processes, such as by laser-drilling, by masking and etching, or by photoimaging the layer of polymeric material. These apertures may be defined after the layer of polymeric material has been secured to the active surface of the semiconductor device. Alternatively, if a preformed film of polymeric material is secured to the active surface of the semiconductor device, the apertures may also be preformed. If the layer of polymeric material comprises a preformed film of polymeric material having preformed apertures therethrough, each aperture is preferably substantially alignable with its corresponding bond pad of the semiconductor device as the polymeric film is secured to the active surface of the semiconductor device.
A quantity of conductive material may be disposed in each aperture of the layer of polymeric material and, therefore, in contact with the bond pad that corresponds to the aperture. Each aperture and the quantity of conductive material therein collectively define a conductive via of the carrier substrate.
Conductive traces that extend substantially laterally from selected ones of the electrically conductive vias may also be fabricated on the carrier substrate, opposite the semiconductor device. Preferably, these conductive traces are positioned to laterally offset the locations of contacts or conductive bumps of the carrier substrate relative to the locations of their corresponding bond pads of the semiconductor device. Accordingly, the conductive traces may impart the carrier substrate with a footprint that differs from that of the semiconductor device to which the carrier substrate is secured.
Conductive bumps may be disposed on a surface of the carrier substrate opposite the semiconductor device. Each conductive bump preferably communicates with at least one corresponding bond pad of the semiconductor device. Accordingly, the conductive bumps may be disposed in contact with either an electrically conductive via or a substantially laterally extending conductive trace of the carrier substrate.
Other features and advantages of the present invention will become apparent to those of ordinary skill in the art through a consideration of the ensuing description, the accompanying drawings, and the appended claims.
BRIEF DESCRIPTION OF THE SEVERAL VIEWS OF THE DRAWINGSFIG. 1 is a cross-sectional representation of a first embodiment of a chip-scale package according to the present invention;
FIG. 1A is a cross-sectional representation of another embodiment of a chip-scale package according to the present invention;
FIG. 2 is a cross-sectional representation of a semiconductor device having a layer of polymeric material secured to an active surface thereof;
FIG. 2A is a cross-sectional representation of a semiconductor device having a layer of polymeric material secured to an active surface thereof and a quantity of polymeric material adjacent a peripheral edge thereof;
FIG. 2B is a schematic representation of a wafer including a plurality of semiconductor devices thereon and a layer of polymeric material disposed over the active surfaces of the semiconductor devices;
FIG. 3 is a cross-sectional representation of the semiconductor device ofFIG. 2, illustrating apertures defined through the layer of polymeric material;
FIG. 4 is a cross-sectional representation of the semiconductor device ofFIG. 3, illustrating conductive material disposed within the apertures to form electrically conductive vias;
FIG. 4A is a cross-sectional representation of the semiconductor device ofFIG. 4, illustrating substantially laterally extending conductive traces in communication with the conductive material disposed in selected ones of the apertures, which conductive material forms electrically conductive vias;
FIG. 4B is a cross-sectional representation of the semiconductor device ofFIG. 3, illustrating an alternative method of disposing conductive material within the apertures of the carrier substrate to form electrically conductive vias and conductive bumps;
FIG. 4C is a cross-sectional representation of the semiconductor device ofFIG. 4B, illustrating the disposal of another layer of polymeric material laterally adjacent the conductive bumps;
FIG. 5 is a cross-sectional representation of the semiconductor device ofFIG. 4, illustrating contact pads disposed in communication with the conductive material of the electrically conductive vias;
FIG. 5A is a cross-sectional representation of the semiconductor device ofFIG. 4A, illustrating contact pads disposed in communication with the conductive material of the electrically conductive vias and the conductive traces;
FIG. 6 is a cross-sectional representation of the semiconductor device ofFIG. 5, illustrating conductive bumps disposed in communication with the conductive material within the apertures;
FIG. 6A is a cross-sectional representation of the semiconductor device ofFIG. 5A, depicting conductive bumps in communication with selected ones of the substantially laterally extending conductive traces;
FIG. 6B is a cross-sectional representation of the semiconductor device ofFIG. 4C, illustrating the disposal of a layer of conductive elastomer over the conductive bumps;
FIG. 6C is a cross-sectional representation of the semiconductor device ofFIG. 4C, illustrating the disposal of a layer of conductive elastomer including laterally extending conductive regions over the conductive bumps;
FIG. 6D is a cross-sectional representation of the semiconductor device ofFIG. 6A, illustrating the disposal of another layer of polymeric material laterally adjacent the conductive bumps;
FIG. 7 is a schematic representation of the singulation of chip-scale packages from a wafer including a plurality of chip-scale packages;
FIG. 8A is a cross-sectional representation of another embodiment of a chip-scale package according to the present invention, which includes a semiconductor device having bond pads in a leads over chip (“LOC”) type arrangement;
FIG. 8B is a schematic representation of the top of the chip-scale package ofFIG. 8A;
FIG. 8C is a schematic representation of the top of a variation of the chip-scale package ofFIG. 8A, which includes groups of external package bumps that correspond to single bond pads of the semiconductor device;
FIG. 8D is a cross-sectional representation of another variation of the chip-scale package ofFIG. 8A, which includes a semiconductor device having peripherally disposed bond pads;
FIG. 9A is a cross-sectional representation of another embodiment of the chip-scale package of the present invention, which includes a semiconductor device having peripherally disposed bond pads;
FIG. 9B is a cross-sectional representation of a variation of the chip-scale package ofFIG. 9A, wherein the bond pads of the semiconductor device are disposed in a LOC-type arrangement; and
FIGS. 10A and 10B are cross-sectional representations of another embodiment of the chip-scale package, wherein the carrier substrate includes regions of conductive elastomer therethrough.
DETAILED DESCRIPTION OF THE INVENTION With reference toFIG. 1, a preferred embodiment of a chip-scale package10 (“CSP”) according to the present invention is illustrated. Chip-scale package10 includes asemiconductor device12 and acarrier substrate18 disposed adjacent anactive surface14 ofsemiconductor device12.
Semiconductor device12 is preferably a flip-chip-type semiconductor device, includingbond pads16 disposed onactive surface14 thereof in either an array thereover or proximate the periphery ofsemiconductor device12. However, semiconductor devices that include peripherally located bond pads are also within the scope of the present invention.
Carrier substrate18 comprises a polymeric material, such as a polyimide, and has a substantially consistent thickness.Carrier substrate18 includes electricallyconductive vias21, which are also referred to herein as vias for simplicity, extending therethrough and in communication and substantial alignment with theircorresponding bond pads16. As illustrated,carrier substrate18 may also includeconductive traces22 that extend substantially laterally from selected ones of electricallyconductive vias21 and that communicate with their corresponding electricallyconductive vias21. These conductive traces22 extend substantially laterally from their corresponding electricallyconductive vias21 and may be carried on a surface ofcarrier substrate18opposite semiconductor device12 or may otherwise be carried bycarrier substrate18.Carrier substrate18 may also have electricallyconductive bumps24 disposed in communication with corresponding electricallyconductive vias21. These electricallyconductive bumps24 may be disposed adjacent their corresponding electricallyconductive vias21 or in contact withconductive traces22 that correspond to their corresponding electricallyconductive vias21. Theconductive bumps24 may be disposed in direct contact with their corresponding electrically conductive via21 orconductive trace22. Alternatively,conductive bumps24 may be disposed in communication with their corresponding electrically conductive via21 orconductive trace22 by means of apad23 of ball-limiting metallurgy (“BLM”) or under-bump metallurgy (“UBM”) of a type known in the art (seeFIGS. 5-6A).
FIG. 1A illustrates another embodiment of a chip-scale package110 according to the present invention. Chip-scale package110 includes asemiconductor device112 withbond pads116 disposed on anactive surface114 thereof. Acarrier substrate118 disposed adjacentactive surface114 ofsemiconductor device112 may include one ormore layers118a,118bof polymeric material.Apertures120 that are defined throughcarrier substrate118 are preferably substantially alignable withcorresponding bond pads116 ofsemiconductor device112. Eachaperture120 preferably includes a quantity of conductive material therein. Eachaperture120 and the conductive material therein collectively define an electrically conductive via121, which may extend substantially throughcarrier substrate118. Alayer126 of elastomer is disposedadjacent backside119 ofcarrier substrate118.Layer126 includesconductive regions127, such as regions of a conductive elastomer (e.g., a z-axis elastomer) surrounded bynonconductive elastomer125, that correspond substantially to and are substantially alignable with corresponding electricallyconductive vias121 or other corresponding electrically conductive features ofcarrier substrate118.Conductive regions127 may extend laterally beyond the peripheries of their corresponding electricallyconductive vias121 or other electrically conductive features ofcarrier substrate118. Accordingly,conductive regions127 may facilitate the electrical connection ofsemiconductor device112 to a substrate that includes contact pads disposed in a different footprint than that ofbond pads116 ofsemiconductor device112. Chip-scale package110 may also includeconductive bumps124 adjacentconductive regions127 oflayer126. Aprotective layer128 may be disposedadjacent layer126 and laterally adjacent to anyconductive bumps124.Protective layer128 may protectlayer126 and provide support forconductive bumps124.
With reference toFIG. 2,carrier substrate18 may be disposed onactive surface14 ofsemiconductor device12 by known processes. For example, a quantity of polymeric material, such as a polyimide, an epoxy, parylene, a fluoropolymer, or a photoresist, may be disposed onactive surface14 and spread to a substantially uniform thickness, in order to definecarrier substrate18. The quantity of polymeric material may be spread by known processes, such as by spin-on techniques or by mechanical means, such as the use of a doctor blade.
Alternatively, a preformed sheet of polymeric material may be secured toactive surface14 ofsemiconductor device12. Preferably, if such a preformed sheet of polymeric material is employed ascarrier substrate18, the preformed sheet is secured toactive surface14 by way of anadhesive material18adepicted in phantom. Alternatively, the preformed sheet of polymeric material may be heated to secure the same toactive surface14 ofsemiconductor device12.
As another alternative, the polymer ofcarrier substrate18 may comprise a durable polymeric material which can be applied to a semiconductor device in a layer having a thickness of up to about one mil (25 microns) or greater and which may be formed into desired shapes of very fine resolution (i.e., about 1 μm and lower) by photoimaging processes. Some photoimageable epoxies are useful as the polymer ofcarrier substrate18. One such material is the multi-functional glycidyl ether derivative of bisphenol-A novolac high-resolution negative photoresist available from Shell Chemical Company of Houston, Tex. under the trade name EPON® SU-8. EPON® SU-8 is a low molecular weight resin which is useful for fabricating structures having dimensions in the lower range of about 0.25 μm to about 0.10 μm. As employed in the present invention, however, the multi-functional glycidyl ether derivative of bisphenol-A novolac is useful for forming layers of up to about 250 μm (10 mils) thick. When combined with a photoinitiator, or promoter, the photoimageable epoxy forms a highly structured, cross-linked matrix. One such photoinitiator is triaryl sulfonium salt, which is available from Union Carbide Corporation of Danbury, Conn. under the trade name CYRACURE® UVI. That highly structured, cross-linked matrix may then be solvated in organic solvents such as gamma-butyrolactone, propylene glycol methyl ether acetate, and methyl iso-butyl ketone. Other photoinitiators are also useful for forming such cross-linked matrices with multi-functional glycidyl ether derivatives of bisphenol-A novolac such as EPON® SU-8.
Upon solvation of the photoimageable epoxy, a desired thickness of the photoresist-photoinitiator compound is applied toactive surface14 ofsemiconductor device12 by known methods, such as by spin-coating or spraying. The compound layer may be masked by known processes and cross-linked by exposure to radiation to defineapertures20 therethrough. Radiation sources which are useful for cross-linking overcoat layers which include a multi-functional glycidyl ether derivative of bisphenol-A novolac include, without limitation, ultraviolet radiation, electron-beam radiation, and X-ray radiation. Due to the transparency of the multi-functional glycidyl ether derivative of bisphenol-A novolac that is useful in the present invention, photoimaging ofcarrier substrate18 definesapertures20 having substantially perpendicular walls. The excess material is then removed from the semiconductor device by known methods. Other materials, including other ultraviolet, X-ray, electron-beam, and laser-imageable materials may be employed to fabricatecarrier substrate18. For example, photoimageable polyimides and other photoimageable materials which are not fully transparent may be used to fabricatecarrier substrate18.
The polymeric material employed ascarrier substrate18 will preferably withstand the temperatures and other conditions that may be subsequently employed to fabricate or assemble chip-scale package10. For example, the polymeric material ofcarrier substrate18 should withstand any metallization processes that are subsequently employed to fabricate electrically conductive vias21 (seeFIGS. 1 and 1A), conductive traces22 (seeFIGS. 1 and 1A), and any ball-limiting metallurgy such as that of pads23 (seeFIGS. 5-6A), as well as the increased temperatures typically associated with disposing conductive bumps, such as solder bumps, proximate thereto. The polymeric material ofcarrier substrate18 will also preferably maintain its integrity and otherwise withstand conditions to whichcarrier substrate18 is exposed during any masking or patterning of structures on eithercarrier substrate18 orsemiconductor device12. For example, the polymeric material ofcarrier substrate18 should withstand exposure to photomasked chemicals, as well as any etchants to whichcarrier substrate18 may be exposed.
The polymeric material ofcarrier substrate18 preferably has a similar coefficient of thermal expansion to that of the materials ofactive surface14 ofsemiconductor device12 so as to minimize the likelihood of stress related failure of the electrical links betweensemiconductor device12 andcarrier substrate18. Alternatively, the polymeric material ofcarrier substrate18 may have a thickness that minimizes the likelihood of such stress related failure.
Referring toFIG. 2A, the polymeric material ofcarrier substrate18 may also be disposed adjacent aperipheral edge15 ofsemiconductor device12. As an example, if a preformed film of polymeric material is employed ascarrier substrate18, portions of the film of polymeric material may be wrapped so as to be disposed against and secured toperipheral edge15. If the polymeric material ofcarrier substrate18 is spread to a substantially uniform thickness following its disposal onactive surface14 ofsemiconductor device12 andsemiconductor device12 has already been singulated from a wafer, some of the polymeric material may be permitted to flow aroundperipheral edge15 and may, thereby, be disposed adjacentperipheral edge15.
With reference toFIG. 2B,carrier substrate18 may be secured tosemiconductor device12 on a wafer scale. Stated another way, a layer of polymeric material, which comprisescarrier substrate18, may be disposed on awafer30 that includes a plurality of semiconductor devices12 (seeFIGS. 1, 2, and2A), which wafer is also referred to herein as a semiconductor device wafer.
Referring now toFIG. 3,apertures20 may be formed throughcarrier substrate18. Preferably,apertures20 extend substantially longitudinally throughcarrier substrate18 and are substantially alignable withcorresponding bond pads16 ofsemiconductor device12.Apertures20 may either be preformed throughcarrier substrate18 by known processes (e.g., mechanically or laser-drilled), formed aftercarrier substrate18 has been secured toactive surface14 ofsemiconductor device12, or defined during the fabrication ofcarrier substrate18, such as by the photoimaging processes disclosed above in reference to the use of photoimageable epoxies ascarrier substrate18.
Ifapertures20 are formed throughcarrier substrate18 aftercarrier substrate18 has been secured toactive surface14, known processes may be employed to defineapertures20. For example, mask and etch techniques may be employed to defineapertures20 throughcarrier substrate18. Alternatively, known laser-drilling processes may be employed to defineapertures20. As another alternative,apertures20 may be defined by known mechanical drilling processes.
Referring toFIG. 4, conductive material may be disposed in each ofapertures20 in order to define electricallyconductive vias21 throughcarrier substrate18. Preferably, electricallyconductive vias21 are each positioned to align substantially with acorresponding bond pad16 ofsemiconductor device12. Known processes may be employed to fabricate electricallyconductive vias21. For example, a quantity of conductive material, such as a metal, may be disposed overcarrier substrate18, including within theapertures20 thereof. The conductive material may be disposed on abackside19 ofcarrier substrate18 by known processes, such as by physical vapor deposition (“PVD”) (e.g., sputtering) or chemical vapor deposition (“CVD”) processes. As these processes typically blanket deposit a layer of conductive material onto a surface, it may be necessary to pattern the layer of conductive material. Known techniques, such as the use of a photomask and etching processes, may be employed to remove conductive material substantially frombackside19 ofcarrier substrate18.
Turning now toFIG. 4A,conductive traces22, which extend substantially laterally from selected ones of electricallyconductive vias21, may be fabricated so as to be carried bycarrier substrate18. Preferably, theseconductive traces22 are disposed onbackside19 ofcarrier substrate18. Alternatively, conductive traces22 may extend, at least partially, internally throughcarrier substrate18. Eachconductive trace22 preferably communicates with a corresponding electrically conductive via21 ofcarrier substrate18 and, therefore, with acorresponding bond pad16 ofsemiconductor device12. Since conductive traces22 extend substantially laterally from their corresponding electricallyconductive vias21, conductive traces22 ofcarrier substrate18 are useful for establishing electrical connections between the contacts of a substrate andbond pads16 of asemiconductor device12 having a different footprint than that ofsubstrate18.
If electricallyconductive vias21 were fabricated by a technique that employed a blanket-deposited layer of conductive material, conductive traces22 may be defined from the layer of conductive material as the layer of conductive material is patterned to define electricallyconductive vias21. Alternatively, conductive traces22 may be fabricated at a different time than when electricallyconductive vias21 are fabricated. Again, conductive traces22 may be fabricated by known processes, such as by disposing a layer of conductive material onbackside19 ofcarrier substrate18 and removing selected regions of the layer of conductive material to pattern the same and to defineconductive traces22 therefrom. Known mask and etch processes may be employed to pattern the conductive layer.
Alternatively, with reference toFIG. 4B, which illustrates the fabrication ofpackage110, electricallyconductive vias121 may be fabricated by disposing the solder withinapertures120. Solder may be disposed withinapertures120 by known processes, such as by wave solder processes, by disposing a molten solder ball adjacent or in eachaperture120, or by disposing a solder brick within or adjacent to eachaperture120 and heating the solder brick to reflow the same. Preferably, as molten solder is disposed within eachaperture120, an electrically conductive via121 is formed and substantially concurrently bonded to acorresponding bond pad116 ofsemiconductor device112.
When solder is employed as the conductive material of electricallyconductive vias121, if the solder protrudes beyondbackside119 ofcarrier substrate118, it may be necessary to dispose an additional quantity of polymeric material onbackside119. As illustrated inFIG. 4C, asecond substrate layer118bmay be disposed onbackside119 ofcarrier substrate118.Second substrate layer118bmay be disposed by known processes, such as by the processes explained above in reference toFIGS. 2 and 2A. Subsequent processes may then be performed on abackside119bofsecond substrate layer118b, including those processes that are explained in reference tobackside119 ofcarrier substrate118.
With reference toFIGS. 5 and 5A, apad23,23′ may be fabricated in contact or otherwise in communication with a corresponding electrically conductive via21 orconductive trace22. If such apad23,23′ is employed, the use of known ball-limiting metallurgy (“BLM”) or under-bump metallurgy (“UBM”) structures is preferred.Pad23,23′ may be fabricated by known processes, such as the processes that are typically employed to fabricate ball-limiting metallurgy structures (e.g., fabricating layers by PVD and patterning the layers by mask and etch processes). Accordingly, eachpad23,23′ may include an adhesion layer adjacent the conductive material of its corresponding electrically conductive via21 orconductive trace22, a solder wetting layer adjacent the adhesion layer, and an exposed, substantially nonoxidizable protective layer (e.g., gold or other noble metal) adjacent the solder wetting layer.
FIGS. 8A and 8B illustrate another embodiment of a chip-scale package210, which includes asemiconductor device212 and acarrier substrate218 disposed adjacent anactive surface214 ofsemiconductor device212.
As illustrated,semiconductor device212 is a leads over chip (“LOC”) type semiconductor device, which includesbond pads216 disposed substantially linearly across the center ofsemiconductor device212. Aconductive bump217 may be disposed on eachbond pad216 or on a BLM or UBM structure adjacent to eachbond pad216.
Carrier substrate218 comprises aninsulative layer220, preferably formed of polymeric material, such as polyimide or another nonconductive elastomer, and has a substantially consistent thickness.Bond pads216 ofsemiconductor device212 orconductive bumps217 are exposed throughlayer220 through one ormore apertures228. Anadhesive film layer230 is disposedadjacent layer220,opposite semiconductor device212.Adhesive film layer230 carriesconductive traces222 and external package bumps224. External package bumps224 protrude fromadhesive film layer230. Conductive traces222 are in electrical communication with corresponding external package bumps224 and extend acrossadhesive film layer230 tocorresponding vias221.Vias221, which communicate withconductive traces222, extend throughadhesive film layer230, intoapertures228, and into electrical communication withcorresponding bond pads216.
As illustrated inFIGS. 8A and 8B, eachconductive trace222 communicates with a correspondingexternal package bump224. Thus, eachbond pad216 that communicates with aconductive trace222 may also communicate with a laterally offset, correspondingexternal package bump224. Alternatively, as illustrated inFIG. 8C, eachconductive trace222 may communicate with a group or an array of external package bumps224′.
FIG. 8D illustrates a variation of chip-scale package210′, which includes asemiconductor device212′ having peripherally locatedbond pads216′ and external package bumps224′ disposed in an array onadhesive film layer230′.
With reference toFIG. 9A, another embodiment of a chip-scale package310 according to the present invention is illustrated. Chip-scale package310 includes asemiconductor device312 havingbond pads316 disposed on anactive surface314 ofsemiconductor device312, adjacent the periphery thereof. Selectedbond pads316 haveconductive bumps317 adjacent thereto.
Acarrier substrate318 is disposed adjacentactive surface314.Carrier substrate318 includes aninsulative layer320, preferably formed of an electrically nonconductive polymeric material, such as polyimide or another elastomer, and has a substantially uniform thickness.Insulative layer320 includesapertures328 formed therethrough to receiveconductive bumps317. Preferably,conductive bumps317 have a height substantially equal to or greater than the thickness ofinsulative layer320.
Anadhesive film layer330 is disposedadjacent insulative layer320,opposite semiconductor device312.Adhesive film layer330 carries electricallyconductive traces322 and external package bumps324, which protrude fromadhesive film layer330. Electricallyconductive traces322 are disposed acrossadhesive film layer330 so as to extend between, to electrically contact, and to facilitate electrical communication between aconductive bump317 and one or more corresponding external package bumps324.
FIG. 9B illustrates a variation of chip-scale package310′, wherein thesemiconductor device312′ is a LOC-type device havingbond pads316′ disposed substantially linearly across the center of theactive surface314′ thereof.
FIGS. 9A and 9B illustrate chip-scale packages310,310′ that rearrange the peripheral and LOC-type footprints ofsemiconductor devices312,312′ to provide array-type footprints of external package bumps324,324′.
The chip-scale packages210,210′,310,310′ illustrated inFIGS. 8A-9B and the features thereof may be fabricated by processes that are known in the art, such as by the processes described above with reference toFIGS. 1-5A.
Referring now toFIGS. 6 and 6A,conductive bumps24 may be disposed in contact or otherwise in communication with electricallyconductive vias21 or conductive traces22. Ifcarrier substrate18 includes anypads23,23′,conductive bumps24 are preferably disposed adjacentsuch pads23,23′.Conductive bumps24 may comprise any electrically conductive material known in the art to be useful as a conductive joint between adjacent devices. Exemplary materials include, without limitation, solders, electrically conductive elastomers (e.g., z-axis elastomers), z-axis tapes, and other electrically conductive materials and structures. Known processes may be employed to fabricateconductive bumps24 from these materials and in communication with selected ones of electricallyconductive vias21 ofcarrier substrate18.
Alternatively, with reference toFIGS. 6B and 6C, which illustrate the fabrication ofpackage110, ifcarrier substrate118 does not include conductive traces extending acrossbackside119 thereof or if only a contact region (see, e.g., reference22aofFIG. 1) of each conductive trace (see, e.g.,reference22 ofFIG. 1) ofcarrier substrate118 is exposed tobackside119, a substantiallyplanar layer126 comprising anonconductive elastomer125 having therein localizedconductive regions127 of a conductive elastomer, such as a z-axis elastomer or anisotropic conductive elastomer of a type known in the art, may be disposedadjacent backside119 ofcarrier substrate118. Theconductive regions127 of such a substantiallyplanar layer126 preferably contact each electrically conductive via121 or contact region (see, e.g., reference22aofFIG. 1) of a conductive element (not shown inFIG. 6A or6B) to facilitate the transmission of electrical signals through each electrically conductive via121 ofcarrier substrate118 to or frombond pads116. Substantiallyplanar layer126 may be disposed onbackside119 ofcarrier substrate118 by known processes, such as by securing a preformed layer of elastomer havingconductive regions127 therein tobackside119. Alternatively, a quantity ofnonconductive elastomer125 may be disposed onbackside119 and spread to a substantially uniform thickness thereacross by known techniques, such as by spin-on processes or mechanical processes (e.g., the use of a doctor blade), electricallyconductive vias121 exposed throughnonconductive elastomer125, and an electrically conductive elastomer disposed adjacent electricallyconductive vias121 so as to formconductive regions127 peripherally surrounded bynonconductive elastomer125. The conductive components of a conductive elastomer disposed in this manner may also be aligned by known processes, such as by magnetically aligning the conductive components.
Of course, with reference toFIG. 6C,conductive regions127 of substantiallyplanar layer126 may extend laterally beyond the peripheries of their corresponding electricallyconductive vias121 or beyond the contact regions of their corresponding conductive traces (see, e.g.,reference22 ofFIG. 1).
With reference toFIG. 6D, aprotective layer28 of polymeric material may be disposedadjacent backside19 ofcarrier substrate18 and laterally adjacentconductive bumps24 protruding therefrom.Protective layer28 may also be disposed laterally adjacent or cover conductive traces22.Protective layer28 preferably provides lateral support forconductive bumps24. Known processes may be employed to disposeprotective layer28 onbackside19 ofcarrier substrate18, such as disposing a quantity of polymeric material onbackside19 and permitting the polymeric material to flow aroundconductive bumps24 such thatconductive bumps24 remain exposed throughprotective layer28. Alternatively,protective layer28 may be disposed in a substantially uniform thickness onbackside19 ofcarrier substrate18 by spin-on processes. Materials that may be employed asprotective layer28 include, without limitation, polyimides and photoresist materials.
As the chip-scale packages10 of the present invention may be fabricated on a wafer scale, as depicted inFIG. 2B, testing, probing, or burn-in of each of thesemiconductor devices12 ofwafer30 can be performed after packaging, but while the semiconductor devices are still in wafer form. Thus, the packaging method of the present invention eliminates the need to individually align individually packaged semiconductor devices with test equipment.
FIGS. 10A and 10B illustrate an embodiment of chip-scale package410 wherein acarrier substrate418 includes aninsulative layer430 of a material such as polyimide or another elastomer disposed adjacent anactive surface414 of asemiconductor device412.
Apertures428 are formed throughinsulative layer430 by known processes, such as by the etching, laser-drilling, or other processes disclosed above with reference toFIGS. 1-6D, to exposedbond pads416 ofsemiconductor device412. Of course, the processes that are employed to formapertures428 and the sequence in which these processes are performed (i.e., before or afterinsulative layer430 is disposed on semiconductor device412) depend upon the type of material or materials from which insulativelayer430 is fabricated.
A quantity ofconductive elastomer421, such as a z-axis conductive elastomer, is disposed within eachaperture428 to facilitate the electrical communication of eachbond pad416 with a structure positioned on an opposite side of or carried bycarrier substrate418. For example, as illustrated inFIG. 10B, a BLM orUBM pad440 may be disposed adjacentconductive elastomer421. Anexternal package bump424 may then be disposed in contact withpad440. Alternatively, conductive traces that communicate with external package bumps may be disposed in electrical communication withconductive elastomer421 so as to offset or rearrange the footprint ofsemiconductor device412.
Turning now toFIG. 7, individual chip-scale packages10 may be singulated fromwafer30 by known singulation processes, such as by the use of a wafer saw40.
Although the foregoing description contains many specifics and examples, these should not be construed as limiting the scope of the present invention, but merely as providing illustrations of some of the presently preferred embodiments. Similarly, other embodiments of the invention may be devised which do not depart from the spirit or scope of the present invention. The scope of this invention is, therefore, indicated and limited only by the appended claims and their legal equivalents, rather than by the foregoing description. All additions, deletions and modifications to the invention as disclosed herein and which fall within the meaning of the claims are to be embraced within their scope.