Movatterモバイル変換


[0]ホーム

URL:


US20040175850A1 - Test system and manufacturing of semiconductor device - Google Patents

Test system and manufacturing of semiconductor device
Download PDF

Info

Publication number
US20040175850A1
US20040175850A1US10/799,775US79977504AUS2004175850A1US 20040175850 A1US20040175850 A1US 20040175850A1US 79977504 AUS79977504 AUS 79977504AUS 2004175850 A1US2004175850 A1US 2004175850A1
Authority
US
United States
Prior art keywords
test
semiconductor
wafer
test circuit
semiconductor chips
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US10/799,775
Inventor
Isao Shimizu
Masayuki Sato
Hiroshi Fukiage
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Renesas Technology Corp
Original Assignee
Renesas Technology Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Renesas Technology CorpfiledCriticalRenesas Technology Corp
Priority to US10/799,775priorityCriticalpatent/US20040175850A1/en
Publication of US20040175850A1publicationCriticalpatent/US20040175850A1/en
Abandonedlegal-statusCriticalCurrent

Links

Images

Classifications

Definitions

Landscapes

Abstract

A test circuit is provided on a probe card or a wafer on which semiconductor chips to be tested are formed. The test circuit and each of the semiconductor chips to be tested are electrically connected to each other to perform testing, whereby the test can be carried out without using a tester. Conducting a test in such a wafer stage within an aging device allows the simplification or omission of a test subsequent to packaging.

Description

Claims (24)

What is claimed is:
1. A test system which performs electrical tests on semiconductor chips formed on a semiconductor wafer, comprising:
a probe card which is provided with conductive needles in alignment with the placement of electrode pads in the semiconductor chips and connected to a test circuit;
a test circuit which is placed on said probe card and conducts tests on the semiconductor chips, based on a program; and
a control device which writes a program in said test circuit and stores therein a test result outputted from said test circuit.
2. A test system which conducts electrical tests on semiconductor chips formed on a semiconductor wafer, comprising:
a test circuit which conducts tests on the semiconductor chips formed in arbitrary positions of the semiconductor wafer;
a probing module having test wirings formed therein, which connect the semiconductor chips and said test circuit; and
a power supply device which supplies power to said each semiconductor chip and said test circuit through said probing module.
3. A test system which performs electrical tests on semiconductor chips formed on a semiconductor wafer, comprising:
a test circuit which is formed in a scribe area or a chip area in the semiconductor wafer and tests the semiconductor chips; and
test wirings which are formed in the scribe area or a test wiring layer in the semiconductor wafer and connect said test circuit to the semiconductor chips.
4. The test system according toclaim 1, wherein said test circuit includes an FPGA or a microcomputer device.
5. The test system according toclaim 2, wherein said test circuit includes an FPGA or a microcomputer device.
6. The test system according toclaim 3, wherein said test circuit includes an FPGA or a microcomputer device.
7. The test system according toclaim 5, wherein said test circuit conducts tests on a plurality of semiconductor chips formed on a semiconductor wafer.
8. The test system according toclaim 6, wherein said test circuit conducts tests on a plurality of semiconductor chips formed on a semiconductor wafer.
9. A method of generating a test program, comprising the following steps of:
describing functions set every blocks in a tester for conducting electrical tests on semiconductor chips formed on a semiconductor wafer and a function of said each semiconductor chip to be tested, in hardware description language;
inputting said hardware description and a test program to a hardware emulator;
performing simulation by the hardware emulator; and
debugging the test program.
10. A method of manufacturing a semiconductor integrated circuit device, comprising the following steps of:
forming a plurality of semiconductor chips each having a desired function on a semiconductor wafer;
placing a test circuit connected to needles and operated in accordance with a program to test said each semiconductor chip, on a probe substrate having a size corresponding to the semiconductor wafer and having the conductive needles formed thereon in alignment with the placement of electrode pads on the semiconductor chips;
superimposing the probe substrate on the semiconductor wafer in such a manner that the needles are brought into contact with the corresponding electrode pads of the semiconductor chips;
testing said each semiconductor chip by the test circuit; and
selecting a semiconductor chip judged to be non-defective, as a product according to the test.
11. The method according toclaim 6, wherein programmable logic ICs capable of configuring arbitrary logic are provided on the probe substrate in association with the respective semiconductor chips on the wafer, and the test circuit is configured within said each programmable logic IC based on the design data for said each semiconductor chip, which is described in hardware description language, and said each semiconductor chip is tested by the test circuit.
12. The method according toclaim 11, wherein said test circuit is a test signal generating circuit configured so as to generate a test signal to each semiconductor chip to be tested in accordance with a predetermined algorithm.
13. The method according toclaim 12, wherein said test signal generating circuit includes a memory which holds a program therein, a controller which decodes an instruction for the program to thereby generate a control signal, and a signal generator which generates a signal to be outputted.
14. The method according toclaim 13, wherein said memory is a rewritable memory.
15. The method according toclaim 13, wherein said test signal generating circuit further includes timing generating means which generates a desired timing signal in response to a clock signal defined as the reference and control data outputted from memory means for holding control data about timing.
16. The method according toclaim 15, wherein said memory means is a rewritable memory.
17. A method of manufacturing a semiconductor integrated circuit device, comprising the following steps of:
forming a test circuit module which is operated in accordance with a program and tests each of a plurality of semiconductor chips, on a semiconductor wafer on which said plurality of semiconductor chips are formed;
supplying a source voltage to at least said test circuit module from the outside to thereby test said each semiconductor chip on the semiconductor wafer by said test circuit module; and
selecting the semiconductor chip judged to be non-defective by said test, as a product.
18. The method according toclaim 17, wherein connections between said test circuit module and semiconductor chips to be tested are carried out by probe means which has a size corresponding to the wafer with the semiconductor chips formed thereon and which is provided with conductive needles aligned with the placement of the test circuit module and electrode pads of the semiconductor chips, and wirings which connect between the predetermined needles.
19. The method according toclaim 17, wherein the connections between said test circuit module and the semiconductor chips to be tested are carried out by wirings formed in a scribe area of the wafer or a test-dedicated wiring layer.
20. The method according toclaim 19, wherein the test wirings for connecting between said test circuit module and the semiconductor chips to be tested are wirings formed within the scribe area of the wafer so as to meander.
21. The method according toclaim 17, wherein the test on said each semiconductor chip by said test circuit module is carried out during burn-in or aging processing.
22. The method according toclaim 17, further comprising the steps of:
describing the function of said each semiconductor chip to be tested in hardware description language, inputting the hardware description and a test program to a hardware emulator, and simulating the same by the hardware emulator, thereby performing verification thereof;
thereafter converting the hardware description to design data of a logic gate level and generating layout design data of a device level for said each tested semiconductor chip, based on the design data;
extracting a test function, based on the data used in the simulation, describing the test function in hardware description language, converting the description to design data of a logic gate level, and generating layout design data of a device level of said test circuit module, based on the design data;
fabricating a wafer mask by using the layout design data of the device level for said each tested semiconductor chip and the layout design data of the device level for the test circuit module; and
forming said tested semiconductor chip and said test circuit module on one wafer by using the mask.
23. The method according toclaim 17, wherein said test circuit module generates test signals supplied to a plurality of the semiconductor chips placed therearound.
24. The method according toclaim 17, wherein said test circuit module tests the plurality of semiconductor chips on the semiconductor wafer.
US10/799,7751999-11-192004-03-15Test system and manufacturing of semiconductor deviceAbandonedUS20040175850A1 (en)

Priority Applications (1)

Application NumberPriority DateFiling DateTitle
US10/799,775US20040175850A1 (en)1999-11-192004-03-15Test system and manufacturing of semiconductor device

Applications Claiming Priority (5)

Application NumberPriority DateFiling DateTitle
JP11-3292811999-11-19
JP329281991999-11-19
US09/692,468US6400173B1 (en)1999-11-192000-10-20Test system and manufacturing of semiconductor device
US10/140,043US6727723B2 (en)1999-11-192002-05-08Test system and manufacturing of semiconductor device
US10/799,775US20040175850A1 (en)1999-11-192004-03-15Test system and manufacturing of semiconductor device

Related Parent Applications (1)

Application NumberTitlePriority DateFiling Date
US10/140,043ContinuationUS6727723B2 (en)1999-11-192002-05-08Test system and manufacturing of semiconductor device

Publications (1)

Publication NumberPublication Date
US20040175850A1true US20040175850A1 (en)2004-09-09

Family

ID=18219711

Family Applications (3)

Application NumberTitlePriority DateFiling Date
US09/692,468Expired - Fee RelatedUS6400173B1 (en)1999-11-192000-10-20Test system and manufacturing of semiconductor device
US10/140,043Expired - Fee RelatedUS6727723B2 (en)1999-11-192002-05-08Test system and manufacturing of semiconductor device
US10/799,775AbandonedUS20040175850A1 (en)1999-11-192004-03-15Test system and manufacturing of semiconductor device

Family Applications Before (2)

Application NumberTitlePriority DateFiling Date
US09/692,468Expired - Fee RelatedUS6400173B1 (en)1999-11-192000-10-20Test system and manufacturing of semiconductor device
US10/140,043Expired - Fee RelatedUS6727723B2 (en)1999-11-192002-05-08Test system and manufacturing of semiconductor device

Country Status (3)

CountryLink
US (3)US6400173B1 (en)
KR (1)KR20010051506A (en)
TW (1)TW530360B (en)

Cited By (26)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US20030233208A1 (en)*2002-02-192003-12-18Fujitsu LimitedTest system for circuits
US20050084986A1 (en)*2001-04-022005-04-21Hembree David R.Semiconductor test board having laser patterned conductors
US20050251714A1 (en)*2001-07-122005-11-10Renasas Technology Corp.Test apparatus for semiconductor devices built-in self-test function
US20060263913A1 (en)*2005-05-202006-11-23Texas Instruments IncorporatedSystems and methods for maintaining performance at a reduced power
US20060290343A1 (en)*2005-06-242006-12-28Crafts Douglas ETemporary planar electrical contact device and method using vertically-compressible nanotube contact structures
US20070083351A1 (en)*2005-10-122007-04-12Proton World International N.V.Integrated circuit test simulator
US20070216429A1 (en)*2006-03-142007-09-20Elpida Memory, Inc.Probe card, method of designing the probe card, and method of testing semiconductor chips using the probe card
US20080065338A1 (en)*2006-08-302008-03-13Texas Instruments IncorporatedOutlier screening technique
US20090066352A1 (en)*2006-10-162009-03-12Formfactor, Inc.Making And Using Carbon Nanotube Probes
US20110025360A1 (en)*2009-08-032011-02-03Renesas Electronics CorporationSemiconductor integrated circuit test device
US20110084721A1 (en)*2008-05-162011-04-14Advantest CorporationManufacturing method and wafer unit for testing
US20110099443A1 (en)*2008-10-142011-04-28Advantest CorporationTest apparatus
US20110125308A1 (en)*2008-05-292011-05-26Advantest CorporationApparatus for manufacturing substrate for testing, method for manufacturing substrate for testing and recording medium
US20110128031A1 (en)*2008-06-022011-06-02Advantest CorporationTest system and substrate unit for testing
US20110133768A1 (en)*2008-05-212011-06-09Advantest CorporationTest wafer unit and test system
US20110234249A1 (en)*2010-03-232011-09-29Elpida Memory, Inc.Test method and interposer used therefor
US8310259B2 (en)*2008-02-012012-11-13International Business Machines CorporationSilicon carrier space transformer and temporary chip attach burn-in vehicle for high density connections
US20130110446A1 (en)*2011-10-282013-05-02Teradyne, Inc.Test instrument having a configurable interface
US20140145745A1 (en)*2012-11-262014-05-29Samsung Electronics Co., Ltd.Test system for testing a cmos image sensor and a driving method thereof
US8872176B2 (en)2010-10-062014-10-28Formfactor, Inc.Elastic encapsulated carbon nanotube based electrical contacts
US9759772B2 (en)2011-10-282017-09-12Teradyne, Inc.Programmable test instrument
US10776233B2 (en)2011-10-282020-09-15Teradyne, Inc.Programmable test instrument
TWI792887B (en)*2021-07-022023-02-11台灣積體電路製造股份有限公司Method of testing integrated circuit on test circuit board and testing system
TWI813169B (en)*2021-12-092023-08-21瑞昱半導體股份有限公司Chip having debug function and chip debugging method
WO2023229976A1 (en)*2022-05-232023-11-30Adeia Semiconductor Bonding Technologies Inc.Testing elements for bonded structures
US12399211B2 (en)2021-07-022025-08-26Taiwan Semiconductor Manufacturing Company, Ltd.Method of testing an integrated circuit and testing system

Families Citing this family (120)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US6525555B1 (en)*1993-11-162003-02-25Formfactor, Inc.Wafer-level burn-in and test
WO2000075819A2 (en)1999-06-032000-12-14Algorithmics International Corp.Risk management system and method providing rule-based evolution of a portfolio of instruments
US6400173B1 (en)*1999-11-192002-06-04Hitachi, Ltd.Test system and manufacturing of semiconductor device
JP2001338953A (en)*2000-05-292001-12-07Mitsubishi Electric Corp Semiconductor test apparatus, semiconductor test method, and semiconductor device
JP2002158265A (en)*2000-11-202002-05-31Advantest Corp Electronic device test apparatus and test method
JP3972089B2 (en)*2000-11-302007-09-05株式会社ルネサステクノロジ Semiconductor memory test board, test method, and manufacturing method
JP3696507B2 (en)*2000-12-282005-09-21株式会社アドバンテスト Test apparatus, test method, and production method
JP2002236150A (en)*2001-02-082002-08-23Mitsubishi Electric Corp Test apparatus and test method for semiconductor integrated circuit
JP2002288255A (en)*2001-03-262002-10-04Toshiba Corp Circuit components of system LSI described in hardware description language, verification method thereof, verification support circuit, method of manufacturing system LSI
TW559970B (en)*2001-04-052003-11-01Kawasaki Microelectronics IncTest circuit, semiconductor product wafer having the test circuit, and method of monitoring manufacturing process using the test circuit
US6856150B2 (en)*2001-04-102005-02-15Formfactor, Inc.Probe card with coplanar daughter card
JP3726711B2 (en)*2001-05-312005-12-14セイコーエプソン株式会社 Semiconductor device
US6815231B2 (en)*2001-06-112004-11-09Hitachi, Ltd.Method of testing and manufacturing nonvolatile semiconductor memory
JP2003007784A (en)*2001-06-222003-01-10Hitachi Maxell Ltd Semiconductor inspection equipment
US6910155B2 (en)*2001-06-252005-06-21Hewlett-Packard Development Company, L.P.System and method for chip testing
WO2003003033A2 (en)*2001-06-262003-01-09Morgan And Finnegan, L.L.P., TrusteeSemiconductor programming and testing method and apparatus
JP2003014819A (en)*2001-07-032003-01-15Matsushita Electric Ind Co Ltd Semiconductor wiring board, semiconductor device, method for testing semiconductor device, and method for mounting the same
US6928638B2 (en)*2001-08-072005-08-09Intel CorporationTool for generating a re-generative functional test
KR100413242B1 (en)*2001-12-202004-01-03주식회사 하이닉스반도체Wefer burn in test mode circuit
TW530154B (en)*2001-12-282003-05-01Winbond Electronics CorpAdaptor tool and method having detection and repairing function
US6777971B2 (en)2002-03-202004-08-17Lsi Logic CorporationHigh speed wafer sort and final test
US6682955B2 (en)*2002-05-082004-01-27Micron Technology, Inc.Stacked die module and techniques for forming a stacked die module
JP2003329731A (en)*2002-05-082003-11-19Mitsubishi Electric Corp Semiconductor test apparatus and method
US6847218B1 (en)2002-05-132005-01-25Cypress Semiconductor CorporationProbe card with an adapter layer for testing integrated circuits
JP3592316B2 (en)*2002-06-212004-11-24株式会社半導体理工学研究センター Semiconductor property evaluation system
US6966019B2 (en)*2002-06-282005-11-15Teradyne, Inc.Instrument initiated communication for automatic test equipment
US6532431B1 (en)*2002-07-122003-03-11Lsi Logic CorporationRatio testing
US6759865B1 (en)*2002-07-302004-07-06Cypress Semiconductor CorporationArray of dice for testing integrated circuits
DE10241141B4 (en)*2002-09-052015-07-16Infineon Technologies Ag Semiconductor device test method for a semiconductor device test system with a reduced number of test channels
US6816814B2 (en)*2002-11-122004-11-09Sonics, Inc.Method and apparatus for decomposing and verifying configurable hardware
US7424417B2 (en)*2002-11-192008-09-09Broadcom CorporationSystem and method for clock domain grouping using data path relationships
US7240260B2 (en)*2002-12-112007-07-03Intel CorporationStimulus generation
US7112975B1 (en)2003-03-262006-09-26Cypress Semiconductor CorporationAdvanced probe card and method of fabricating same
US20050006726A1 (en)*2003-04-012005-01-13Infineon Technologies AgApparatus and method for testing semiconductor nodules on a semiconductor substrate wafer
US6984996B2 (en)*2003-05-012006-01-10Celerity Research, Inc.Wafer probing that conditions devices for flip-chip bonding
US6967110B2 (en)*2003-05-152005-11-22Texas Instruments IncorporatedSensitive test structure for assessing pattern anomalies
DE10326317B4 (en)*2003-06-112007-05-10Infineon Technologies Ag Test system for testing integrated components
US6815973B1 (en)*2003-06-132004-11-09Xilinx, Inc.Optical testing port and wafer level testing without probe cards
JP4796271B2 (en)*2003-07-102011-10-19ルネサスエレクトロニクス株式会社 Manufacturing method of semiconductor device
US7317324B2 (en)*2003-11-042008-01-08Canon Kabushiki KaishaSemiconductor integrated circuit testing device and method
KR20060117974A (en)*2003-12-232006-11-17코닌클리즈케 필립스 일렉트로닉스 엔.브이. Wafer with light control module on dicing path
US7332921B2 (en)*2004-03-262008-02-19Cypress Semiconductor CorporationProbe card and method for constructing same
DE102004017787A1 (en)*2004-04-022005-11-03Atmel Germany Gmbh Method and test device for testing integrated circuits
US8581610B2 (en)*2004-04-212013-11-12Charles A MillerMethod of designing an application specific probe card test system
US7307433B2 (en)*2004-04-212007-12-11Formfactor, Inc.Intelligent probe card architecture
US7336066B2 (en)*2004-05-212008-02-26Credence Systems CorporationReduced pin count test method and apparatus
US20060031789A1 (en)*2004-07-222006-02-09Elias GedamuBuilt-in self-test emulator
US20060143524A1 (en)*2004-07-222006-06-29Elias GedamuBuilt-in self-test emulator
US20060020411A1 (en)*2004-07-222006-01-26Elias GedamuBuilt-in self-test emulator
US20060020442A1 (en)*2004-07-222006-01-26Elias GedamuBuilt-in self-test emulator
US8366782B2 (en)2004-08-052013-02-05Depuy Products, Inc.Modular orthopaedic implant system with multi-use stems
JP4568055B2 (en)*2004-08-232010-10-27株式会社アドバンテスト Test apparatus and test method
JP4519571B2 (en)*2004-08-262010-08-04ルネサスエレクトロニクス株式会社 Semiconductor device, inspection method thereof, inspection device, and semiconductor device manufacturing method
US7500165B2 (en)2004-10-062009-03-03Broadcom CorporationSystems and methods for controlling clock signals during scan testing integrated circuits
US7330038B2 (en)*2004-12-142008-02-12Silicon Light Machines CorporationInterleaved MEMS-based probes for testing integrated circuits
US7023366B1 (en)*2004-12-232006-04-04Teradyne, Inc.Using a parametric measurement unit for converter testing
KR100674938B1 (en)*2005-01-122007-01-26삼성전자주식회사 Probe Card for Multichip Test
US7245134B2 (en)*2005-01-312007-07-17Formfactor, Inc.Probe card assembly including a programmable device to selectively route signals from channels of a test system controller to probes
JP4630122B2 (en)*2005-05-112011-02-09株式会社アドバンテスト Test apparatus and test method
US7141998B1 (en)*2005-05-192006-11-28International Business Machines CorporationMethod and apparatus for burn-in optimization
US11024527B2 (en)2005-06-182021-06-01Frederick A. FlitschMethods and apparatus for novel fabricators with Cleanspace
US7747901B2 (en)*2005-07-202010-06-29Texas Instruments IncorporatedAuxiliary link control commands
DE102005034475A1 (en)*2005-07-232007-01-25Atmel Germany Gmbh contraption
US7319340B2 (en)*2005-08-012008-01-15Micron Technology, Inc.Integrated circuit load board and method having on-board test circuit
US7765424B2 (en)2005-08-192010-07-27Micron Technology, Inc.System and method for injecting phase jitter into integrated circuit test signals
US7417449B1 (en)*2005-11-152008-08-26Advanced Micro Devices, Inc.Wafer stage storage structure speed testing
US7355387B2 (en)*2005-12-082008-04-08Micron Technology, Inc.System and method for testing integrated circuit timing margins
KR101195226B1 (en)*2005-12-292012-10-29삼성전자주식회사Semiconductor wafer analysis system
KR100731072B1 (en)*2005-12-292007-06-22동부일렉트로닉스 주식회사 Test device and test method for semiconductor devices
US7906982B1 (en)2006-02-282011-03-15Cypress Semiconductor CorporationInterface apparatus and methods of testing integrated circuits using the same
US7707473B2 (en)*2006-08-022010-04-27Micron Technology, Inc.Integrated testing apparatus, systems, and methods
KR100712561B1 (en)*2006-08-232007-05-02삼성전자주식회사 Wafer type probe card, manufacturing method thereof and semiconductor inspection device provided with wafer type probe card
US7701232B2 (en)*2007-01-232010-04-20Teradyne, Inc.Rotational positioner and methods for semiconductor wafer test systems
US8928343B2 (en)*2007-04-032015-01-06Scanimetrics Inc.Testing of electronic circuits using an active probe integrated circuit
US8000519B1 (en)*2007-04-042011-08-16Xilinx, Inc.Method of metal pattern inspection verification
US8094706B2 (en)*2007-04-102012-01-10International Business Machines CorporationFrequency-based, active monitoring of reliability of a digital system
KR100904000B1 (en)*2007-05-142009-06-22프롬써어티 주식회사 How to check the soldering contact status of FFA type FPA and printed circuit board
US7814454B2 (en)*2007-06-282010-10-12International Business Machines CorporationSelectable device options for characterizing semiconductor devices
US7888955B2 (en)*2007-09-252011-02-15Formfactor, Inc.Method and apparatus for testing devices using serially controlled resources
US20090088862A1 (en)*2007-09-272009-04-02Kyle ThomasStem extension and adaptor for use with a knee orthopaedic implant
US7977959B2 (en)*2007-09-272011-07-12Formfactor, Inc.Method and apparatus for testing devices using serially controlled intelligent switches
CN101441625B (en)*2007-11-232010-11-03上海华虹Nec电子有限公司Method for counting use amount of probe card by using probe card tester
US20090201038A1 (en)*2008-02-112009-08-13Knickerbocker John UTest head for functional wafer level testing, system and method therefor
JP5282082B2 (en)*2008-03-262013-09-04株式会社アドバンテスト Probe apparatus and test system
US7893701B2 (en)*2008-05-052011-02-22Formfactor, Inc.Method and apparatus for enhanced probe card architecture
JP4722227B2 (en)*2008-05-212011-07-13株式会社アドバンテスト Test wafer unit and test system
JP5351151B2 (en)*2008-05-282013-11-27株式会社アドバンテスト Test system
KR101138199B1 (en)*2008-06-022012-05-10가부시키가이샤 어드밴티스트Test wafer unit and test system
US7924035B2 (en)*2008-07-152011-04-12Formfactor, Inc.Probe card assembly for electronic device testing with DC test resource sharing
KR101493871B1 (en)*2008-11-112015-02-17삼성전자주식회사 Interface Structure of Wafer Inspection Device
KR101202020B1 (en)*2008-11-142012-11-16한국전자통신연구원System and method for wafer level tuning of integrated circuit chips
US20100169715A1 (en)*2008-12-292010-07-01Dedicated Computing LlcProcess for Verifying Computers
JP5490425B2 (en)*2009-02-262014-05-14ラピスセミコンダクタ株式会社 Method for measuring electrical characteristics of semiconductor chip
JP5528539B2 (en)*2009-04-092014-06-25テラダイン、 インコーポレイテッド Automatic test equipment using test signal transmission channel with built-in series insulation resistor
KR101046980B1 (en)*2009-06-182011-07-06(주)아테코 Modular burn-in board system for high speed test
US8400176B2 (en)*2009-08-182013-03-19Formfactor, Inc.Wafer level contactor
JP2011047782A (en)*2009-08-272011-03-10Tokyo Electron LtdMethod for evaluating semiconductor device
KR101094945B1 (en)*2009-12-282011-12-15주식회사 하이닉스반도체 Semiconductor device and its test method
US8957691B2 (en)*2011-10-212015-02-17Taiwan Semiconductor Manufacturing Company, Ltd.Probe cards for probing integrated circuits
US20140011323A1 (en)*2012-07-062014-01-09Frederick FlitschProcesses relating to cleanspace fabricators
US8998996B2 (en)2012-09-202015-04-07Depuy (Ireland)Knee prosthesis system with standard and distal offset joint line
US9320603B2 (en)2012-09-202016-04-26Depuy (Ireland)Surgical instrument system with multiple lengths of broaches sharing a common geometry
US9532879B2 (en)2012-09-202017-01-03Depuy Ireland Unlimited CompanyFemoral knee prosthesis system with augments and multiple lengths of sleeves sharing a common geometry
US9952279B2 (en)2012-12-212018-04-24Taiwan Semiconductor Manufacturing Company, Ltd.Apparatus for three dimensional integrated circuit testing
US12189828B2 (en)2013-01-052025-01-07Frederick A. FlitschCustomized smart devices and touchscreen devices and cleanspace manufacturing methods to make them
TWI523420B (en)*2013-03-012016-02-21德律科技股份有限公司Testing apparatus with backdriving protection function
CN104022771A (en)*2013-03-012014-09-03德律科技股份有限公司Test equipment with reverse drive protection function
US9402148B1 (en)*2013-05-232016-07-26Mediatek Singapore Pte. Ltd.Loop back scheme for NFC
JP6310782B2 (en)2014-06-202018-04-11ルネサスエレクトロニクス株式会社 Semiconductor device manufacturing method and program
US9506984B1 (en)*2015-07-022016-11-29Intel CorporationProtocol based automated tester stimulus generator
KR102388044B1 (en)*2015-10-192022-04-19삼성전자주식회사Test device and test system having the same
WO2017100953A1 (en)*2015-12-182017-06-22Zurich Instruments AgDevice for dynamic signal generation and analysis
CN107039298B (en)*2016-11-042019-12-24厦门市三安光电科技有限公司 Micro-component transfer device, transfer method, manufacturing method, device and electronic device
EP3647801A1 (en)*2018-10-302020-05-06dSPACE digital signal processing and control engineering GmbHMethod for testing a fpga program
WO2020223955A1 (en)2019-05-092020-11-12Yangtze Memory Technologies Co., Ltd.Simulation method for use in functional equivalence check
CN113224034B (en)*2020-01-212022-05-17厦门凌阳华芯科技有限公司 A wafer and photomask
CN112331251A (en)*2020-12-032021-02-05深圳市博业诚电子有限公司 A kind of testing method of semiconductor memory
JP7281579B1 (en)*2022-04-262023-05-25株式会社アドバンテスト Test method, manufacturing method, panel level package and test equipment
CN120019290A (en)*2023-03-112025-05-16杨绪恺 Large scale independent tester system
FR3154502A1 (en)2023-10-192025-04-25Idemiafrance Device for testing a plurality of integrated circuits on a semiconductor wafer

Citations (4)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US4799009A (en)*1979-10-251989-01-17Vlsi Technology Research AssociationSemiconductor testing device
US5070297A (en)*1990-06-041991-12-03Texas Instruments IncorporatedFull wafer integrated circuit testing device
US6246245B1 (en)*1998-02-232001-06-12Micron Technology, Inc.Probe card, test method and test system for semiconductor wafers
US6727723B2 (en)*1999-11-192004-04-27Renesas Technology Corp.Test system and manufacturing of semiconductor device

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US4799009A (en)*1979-10-251989-01-17Vlsi Technology Research AssociationSemiconductor testing device
US5070297A (en)*1990-06-041991-12-03Texas Instruments IncorporatedFull wafer integrated circuit testing device
US6246245B1 (en)*1998-02-232001-06-12Micron Technology, Inc.Probe card, test method and test system for semiconductor wafers
US6727723B2 (en)*1999-11-192004-04-27Renesas Technology Corp.Test system and manufacturing of semiconductor device

Cited By (46)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US20050084986A1 (en)*2001-04-022005-04-21Hembree David R.Semiconductor test board having laser patterned conductors
US7049700B2 (en)*2001-04-022006-05-23Micron Technology, Inc.Semiconductor test board having laser patterned conductors
US20050251714A1 (en)*2001-07-122005-11-10Renasas Technology Corp.Test apparatus for semiconductor devices built-in self-test function
US7096396B2 (en)2002-02-192006-08-22Fujitsu LimitedTest system for circuits
US20030233208A1 (en)*2002-02-192003-12-18Fujitsu LimitedTest system for circuits
US7391111B2 (en)*2005-05-202008-06-24Texas Instruments IncorporatedSystems and methods for maintaining performance at a reduced power
US20060263913A1 (en)*2005-05-202006-11-23Texas Instruments IncorporatedSystems and methods for maintaining performance at a reduced power
US20090121732A1 (en)*2005-06-242009-05-14Crafts Douglas ETemporary planar electrical contact device and method using vertically-compressible nanotube contact structures
US7710106B2 (en)2005-06-242010-05-04Crafts Douglas ETemporary planar electrical contact device and method using vertically-compressible nanotube contact structures
US20060290343A1 (en)*2005-06-242006-12-28Crafts Douglas ETemporary planar electrical contact device and method using vertically-compressible nanotube contact structures
WO2007002297A3 (en)*2005-06-242007-06-21Douglas E CraftsTemporary planar electrical contact device and method using vertically-compressible nanotube contact structures
US7439731B2 (en)2005-06-242008-10-21Crafts Douglas ETemporary planar electrical contact device and method using vertically-compressible nanotube contact structures
US8638113B2 (en)2005-06-242014-01-28Formfactor, Inc.Temporary planar electrical contact device and method using vertically-compressible nanotube contact structures
US20070083351A1 (en)*2005-10-122007-04-12Proton World International N.V.Integrated circuit test simulator
US20070216429A1 (en)*2006-03-142007-09-20Elpida Memory, Inc.Probe card, method of designing the probe card, and method of testing semiconductor chips using the probe card
US7359813B2 (en)2006-08-302008-04-15Texas Instruments IncorporatedOutlier screening technique
US20080065338A1 (en)*2006-08-302008-03-13Texas Instruments IncorporatedOutlier screening technique
US8130007B2 (en)2006-10-162012-03-06Formfactor, Inc.Probe card assembly with carbon nanotube probes having a spring mechanism therein
US20090066352A1 (en)*2006-10-162009-03-12Formfactor, Inc.Making And Using Carbon Nanotube Probes
US8310259B2 (en)*2008-02-012012-11-13International Business Machines CorporationSilicon carrier space transformer and temporary chip attach burn-in vehicle for high density connections
US20110084721A1 (en)*2008-05-162011-04-14Advantest CorporationManufacturing method and wafer unit for testing
US8441274B2 (en)2008-05-162013-05-14Advantest CorporationWafer unit manufacturing method for testing a semiconductor chip wafer
TWI382486B (en)*2008-05-162013-01-11Advantest CorpFabrication method and test wafer unit
US20110133768A1 (en)*2008-05-212011-06-09Advantest CorporationTest wafer unit and test system
US8749260B2 (en)2008-05-212014-06-10Advantest CorporationTest wafer unit and test system
US20110125308A1 (en)*2008-05-292011-05-26Advantest CorporationApparatus for manufacturing substrate for testing, method for manufacturing substrate for testing and recording medium
US8375340B2 (en)*2008-05-292013-02-12Advantest CorporationApparatus for manufacturing substrate for testing, method for manufacturing substrate for testing and recording medium
US20110128031A1 (en)*2008-06-022011-06-02Advantest CorporationTest system and substrate unit for testing
US8466702B2 (en)2008-06-022013-06-18Advantest CorporationTest system and substrate unit for testing
US20110218752A1 (en)*2008-10-142011-09-08Advantest CorporationTest apparatus and manufacturing method
US20110099443A1 (en)*2008-10-142011-04-28Advantest CorporationTest apparatus
US8892381B2 (en)2008-10-142014-11-18Advantest CorporationTest apparatus and manufacturing method
US20110025360A1 (en)*2009-08-032011-02-03Renesas Electronics CorporationSemiconductor integrated circuit test device
US20110234249A1 (en)*2010-03-232011-09-29Elpida Memory, Inc.Test method and interposer used therefor
US8680881B2 (en)*2010-03-232014-03-25Yutaka UematsuTest method and interposer used therefor
US8872176B2 (en)2010-10-062014-10-28Formfactor, Inc.Elastic encapsulated carbon nanotube based electrical contacts
US9759772B2 (en)2011-10-282017-09-12Teradyne, Inc.Programmable test instrument
US9470759B2 (en)*2011-10-282016-10-18Teradyne, Inc.Test instrument having a configurable interface
US20130110446A1 (en)*2011-10-282013-05-02Teradyne, Inc.Test instrument having a configurable interface
US10776233B2 (en)2011-10-282020-09-15Teradyne, Inc.Programmable test instrument
US20140145745A1 (en)*2012-11-262014-05-29Samsung Electronics Co., Ltd.Test system for testing a cmos image sensor and a driving method thereof
TWI792887B (en)*2021-07-022023-02-11台灣積體電路製造股份有限公司Method of testing integrated circuit on test circuit board and testing system
US11879933B2 (en)2021-07-022024-01-23Taiwan Semiconductor Manufacturing Company, Ltd.Method of testing an integrated circuit and testing system
US12399211B2 (en)2021-07-022025-08-26Taiwan Semiconductor Manufacturing Company, Ltd.Method of testing an integrated circuit and testing system
TWI813169B (en)*2021-12-092023-08-21瑞昱半導體股份有限公司Chip having debug function and chip debugging method
WO2023229976A1 (en)*2022-05-232023-11-30Adeia Semiconductor Bonding Technologies Inc.Testing elements for bonded structures

Also Published As

Publication numberPublication date
KR20010051506A (en)2001-06-25
US20020171449A1 (en)2002-11-21
US6400173B1 (en)2002-06-04
TW530360B (en)2003-05-01
US6727723B2 (en)2004-04-27

Similar Documents

PublicationPublication DateTitle
US6400173B1 (en)Test system and manufacturing of semiconductor device
JP2001210685A (en) Test system and method of manufacturing semiconductor integrated circuit device
JP5165404B2 (en) Semiconductor device, semiconductor device manufacturing method and test method
US6233182B1 (en)Semiconductor integrated circuit and method for testing memory
US7180319B2 (en)Selecting groups of dies for wafer testing
ZorianA structured testability approach for multi-chip modules based on BIST and boundary-scan
US6353905B1 (en)Semiconductor integrated circuit and recording medium
US6871307B2 (en)Efficient test structure for non-volatile memory and other semiconductor integrated circuits
US20060237835A1 (en)Electronic circuit device
CN102103185A (en)Method and device for measuring inter-chip signals
US6708319B2 (en)Manufacturing method of semiconductor integrated circuit device
US20070285113A1 (en)Fault tolerant selection of die on wafer
US6834366B2 (en)Method of outputting internal information through test pin of semiconductor memory and output circuit thereof
US6326801B1 (en)Wafer of semiconductor material with dies, probe areas and leads
US7036058B1 (en)Semiconductor device having integrally sealed integrated circuit chips arranged for improved testing
JP2004260188A (en)Manufacturing method for semiconductor integrated circuit device
JP2004260188A6 (en) Manufacturing method of semiconductor integrated circuit device
US7230447B2 (en)Fault tolerant selection of die on wafer
JP2003224468A (en) Semiconductor integrated circuit, manufacturing method and test method
US6987382B1 (en)System with functional and selector circuits connected by mode lead
LandisA self-test system architecture for reconfigurable WSI
US20070035321A1 (en)Device and method for testing mixed-signal circuits
JP7427000B2 (en) Digital circuit testing and analysis module, system and method thereof
JP2004156976A (en)Test method of semiconductor integrated circuit, probe card, semiconductor integrated circuit device, and method for manufacturing semiconductor integrated circuit device
JP2003156542A (en) Test method and semiconductor device

Legal Events

DateCodeTitleDescription
STCBInformation on status: application discontinuation

Free format text:ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION


[8]ページ先頭

©2009-2025 Movatter.jp