FIELD OF THE INVENTIONThe present invention relates to a structure of a tensilely strained silicon layer on an insulator, and to a method to fabricate the same. The invention also teaches systems comprising the strained silicon layer on an insulator. Furthermore, the invention relates to a method for changing the state of strain of thin crystalline layers.[0001]
BACKGROUND OF THE INVENTIONToday's integrated circuits include a vast number of devices. Smaller devices are key to enhance performance and to improve reliability. As MOSFET (Metal Oxide Semiconductor Field-Effect-Transistor, a name with historic connotations meaning in general an insulated gate Field-Effect-Transistor) devices are being scaled down, however, the technology becomes more complex and changes in device structures and new fabrication methods are needed to maintain the expected performance enhancement from one generation of devices to the next. In this regard the semiconductor that has progressed the farthest is the primary semiconducting material of microelectronics: silicon (Si).[0002]
There is great difficulty in maintaining performance improvements in devices of deeply submicron generations. Several avenues are being explored for keeping device performance improvements on track. Among these is the use of tensilely strained Si as the basic semiconducting device material.[0003]
A MOSFET fabricated in tensile strained Si exhibits higher carrier mobilities than conventional MOSFET as it was shown for instance by K. Rim, et al in “Enhanced performance in surface channel strained Si n and p MOSFETs”, Proceedings of the Twenty Sixth International Symposium on Compound Semiconductors Berlin, Germany 22-26 Aug. 1999. The strained Si layer is typically formed by growing Si epitaxialy over a relaxed graded SiGe buffer layer as discussed in Materials Science and Engineering Reports R17, 105 (1996), by P. M. Mooney, and in U.S. Pat. No. 5,659,187 to LeGoues et al. titled: “Low Defect Density/arbitrary Lattice Constant Heteroepitaxial Layers” incorporated herein by reference.[0004]
While the relaxed SiGe layer is essential for straining the Si layer, this layer stack cannot be used for making silicon-on-insulator (SOI) MOSFETs. Often today's state of the art devices operate in a semiconducting layer which is separated from the semiconducting substrate by an insulating layer. This technology is commonly knows as SOI technology. The standard method of producing SOI materials, or wafers, is called the SIMOX process. It involves the implantation of very high doses of oxygen ions at high energy into the semiconductor, and upon annealing, the oxygen forms an oxide layer under the surface of the semiconductor. In this manner one has a top semiconductor layer separated from the bulk of the substrate. However there are other methods besides SIMOX for producing SOI wafers, methods typically based on wafer bonding techniques.[0005]
A strained silicon layer on a relaxed SiGe layer is only useful for making bulk devices. Bulk devices do not have the advantages obtained for SOI devices such as reduction in the junction capacitance, and elimination of latch-up path between devices, as it is detailed, for instance in J-P. Colinge, Silicon-On-Insulator Technology: Materials to VLSI, 2nd Ed., Kluwer Academic Press, Boston, 1997.[0006]
Ultimately, an SOI technology having a tensile strained Si layer made directly on insulator is desired, thus combining the advantages of SOI technology with the mobility enhancement obtain in strained silicon. In addition, issues related to the use of SiGe as the device substrate are eliminated. For example, cobalt disilicide forming at higher temperature in SiGe than in pure Si—shown by R. A Donaton et al., “Co silicide formation on SiGeC/Si and SiGe/Si layers”, Appl. Phys. Lett., 70, p. 1266, (1997),—and higher dopant diffusion are major concerns in the fabrication of a strained silicon MOSFET over SiGe.[0007]
A strained silicon layer over an isolator can be formed by wafer bonding and layer transfer. A first wafer with a strained silicon layer grown over a SiGe buffer layer is implanted with hydrogen—in a method called SmartCut (a registered trademark of SOITEC Corporation) as described by A. J. Auberton Herve, “SOI: materials to systems”, International Electron Devices Meeting (IEDM) Technical Digest, San Francisco, p. 3-10, Dec. 1996,—and then flipped and bonded to a handle wafer having the isolator layer. The joint wafers are annealed to strengthen the bond and to obtain blistering at about the depth were the hydrogen was implanted. The strain silicon layer and a portion of the SiGe buffer layer are thus separated from the first wafer, and transferred by bonding to the handle wafer. There are disadvantages to this approach. First, the bonding method requires wafer bonding and layer transfer, which are expensive and relatively low yield processes. Second, the as-deposited SiGe surface is too rough for wafer bonding, which can be achieved only with very smooth and flat surfaces. As a result a long chemical mechanical polishing (CMP) step is typically applied to reduce the surface roughness to an acceptable level. Third, to obtain a strong bond the wafers need to be annealed at a temperature of over 1000° C. However, such a high temperature will cause the strained silicon layer to relax and to diffuse Ge from the SiGe buffer into the strained silicon layer. Fourth, the lower anneal temperature that is therefore used can lead to reliability issues. Fifth, a SmartCut process in which hydrogen is implanted into the SiGe buffer layer may be difficult to control since the hydrogen will partially relocate to defects in the SiGe layer which are distant from the blistering location.[0008]
SUMMARY OF THE INVENTIONIn view of the problems discussed above this invention discloses a method for forming a tensilely strained SOI layer, and discloses a structure of a tensilely strained SOI layer.[0009]
It is noted that, for the sake of simplicity, the discussion here is for the specific case of tensile strained silicon. Although strained silicon may be of special interest due to its superior properties, one skilled in the art would notice that the method is general, and applicable to other semiconductor layers, such as SiGe, SiC, GaAs, InP, InGaAs etc. Or, more generally, the method can be extended to change the state of a strain, both in a quantitative manner, for instance to increase the amount of compression or tension in a layer, and in a qualitative manner, for instance to transform from compressive to tensile strain, and to do such strain change in a wide range of materials, not necessarily only in semiconductors.[0010]
The basic invention to create a tensile strain in a Si layer on top an insulator is as follows. One starts with, or take, a standard SOI wafer with a relaxed Si layer, a well known structure in the art. Then, one forms on the top of the Si layer a relaxed SiGe layer, having a given Ge concentration at the top portion of the SiGe layer. The term relaxed means that the a layer is essentially not under strain or stress, but is able to relax by assuming its equilibrium lattice constant. In practice, however, the layer relaxation may not be full (i.e. 100% relaxation) and the actual relaxation amount depends on the method used to relax the strain in the SiGe film and on the film thickness. For example, 65% relaxation was reported in SiGe films with 30% Ge grown on silicon and relaxed by ion implantation and rapid thermal anneal (H.-J. Herzog et. al, “Si/SiGe n-MODFETs on Thin SiGe Virtual Substrates Prepared by Means of He Implantation”, IEEE ELECTRON DEVICE LETTERS, p. 485, 23(8), August 2002). A relaxed SiGe layer can be formed by growing a pseudomorphic SiGe layer with a uniform Ge concentration, implanting helium or hydrogen and annealing the film to relax the strain. Alternatively, the a relaxed SiGe layer can be realized by growing a thick SiGe layer with a graded Ge composition. In the later case at the interface with the Si layer the Ge concentration is relatively low, and the lattice constant is not much larger than the Si layer lattice constant, but the mismatch with the Si lattice constant can be significant toward the top of the SiGe layer, due to the higher Ge concentration found there. Next, the relaxed Si layer on top of the insulator, and the bottom portion of the relaxed SiGe layer is amorphized by ion implantation. In this manner one has a monocrystalline SiGe layer on top of an amorphous material. Following the amorphization, one re-crystallizes by solid phase epitaxy the amorphized material including the silicon-on-insulator layer, starting from the crystalline top portion of the relaxed SiGe layer. The lattice constant of the crystalline SiGe at the point of its interface with the amorphous material will have to be accommodated during the re-crystallization. Since the lattice constant at the crystalline/amorphous interface was larger than that of the Si layer, the Si layer upon re-crystallization will be in a tensile strain state due to having had to accommodate the larger lattice constant of the top part of the relaxed SiGe layer. Once the SiGe layer is removed, one obtains the tensilely strained silicon-on-insulator layer.[0011]
There can be several variations in the embodiments of creating the tensilely strained silicon-on-insulator layer.[0012]
In one alternate embodiment of the invention, the process of amorphization and solid-state epitaxy is iterated to allow a gradual building up of the strain in the SOI layer. The amorphized portion of the graded SiGe layer is increased with each iteration so that re-crystallization is commencing with a seed having ever higher Ge concentration. Successive iterations strain the SOI layer to higher levels of strain by re-crystallizing it from a region having a higher Ge concentration, thus larger lattice constant.[0013]
In yet another embodiment of the invention, the process is iterated by removing and reforming the graded SiGe layer after each re-crystallization, and each time the layer is re-formed with a higher Ge concentration. Each iteration leaves the SOI layer with a higher level of strain.[0014]
It is the object of the present invention to present a method by which tensile strain is introduced into a silicon-on-insulator layer. It is also the object of the present invention to teach a tensilely strained silicon-on-insulator, and fabrication methods thereof. It is yet another object of the present invention to teach electronic systems which comprise a tensilely strained silicon-on-insulator layer. It is a further object of the present invention to teach the generality of the method for changing a strain state of a crystalline layer on top of a support platform.[0015]
BRIEF DESCRIPTION OF THE DRAWINGSThese and other features of the present invention will become apparent from the accompanying detailed description and drawings, wherein:[0016]
FIG. 1 Shows a schematic cross sectional view of a layered structure of the silicon-on-insulator wafer;[0017]
FIG. 2 Shows a schematic cross sectional view of the layered structure with a SiGe relaxed layer formed on top of the silicon-on-insulator wafer;[0018]
FIG. 3 Shows a schematic cross sectional view of the implantation of the layered structure;[0019]
FIG. 4 Shows a schematic cross sectional view of the layered structure with the Si and the bottom part of the SiGe relaxed layer amorphized;[0020]
FIG. 5 Shows a schematic cross sectional view of the initial stage of re-crystallization by solid phase epitaxy;[0021]
FIG. 6 Shows a schematic cross sectional view of the layered structure after re-crystallization, wherein the Si layer acquired a tensile strain;[0022]
FIG. 7 Shows a schematic cross sectional view of the silicon-on-insulator wafer with the strained Si layer;[0023]
FIG. 8 Schematically shows an electronic system containing the tensilely strained Si on insulator layer as its component.[0024]
DETAILED DESCRIPTION OF THE INVENTIONFIG. 1 shows a schematic cross sectional view of a layered structure of the silicon-on-insulator wafer. Taking such a wafer is the starting point of this invention. The wafer is a layered structure with a buried SiO[0025]2layer150 sandwiched between aSi substrate160 and amonocrystalline Si layer100. TheSi layer100 has a first lattice constant, which is the relaxed lattice constant of Si. SOI wafers are know in the art and are commercially available. Typically they are manufactured by techniques such as separation by implanted oxygen (SIMOX), or wafer bonding. The thickness of theSi layer100 can vary. Advanced device fabrication requires ever thinner structures. Also, the thinner the Si layer is, the more strain it can withstand without sacrificing crystal quality. Accordingly, the range ofSi layer100 thicknesses is about between 1 nm and 100 nm, and preferably about between 2 nm and 50 nm. This thickness does not change appreciably during the execution of the steps of this invention.
FIG. 2 shows a schematic cross sectional view of the layered structure with a SiGe[0026]relaxed layer110 formed on top of the silicon-on-insulator wafer. Typically such a relaxed SiGe layer has a graded Ge concentration. A characteristic grading of the Ge concentration inlayer110 will have about 5% Ge at the bottom of the layer, where it forms a first interface with the Si layer, and about 30% Ge at the top surface of the SiGe layer. How to form such a relaxed SiGe layer is known in the art. There are several processes available for fabricating them, such as by step grading process as described by in the incorporated U.S. Pat. No. 5,659,187 to LeGoues et al. An alternate process of mention is by an implant and anneal process, as described by S. H. Christiansen, et al in “Relaxed SiGe Layers on Si or Silicon on Insulator Substrates by Ion Implantation and Thermal Annealing” in U.S. patent applications: U.S. Ser. No. 10/115160, filed on Apr. 3, 2002, (Attorney Docket YOR920010546US2) incorporated herein by reference, and U.S. Ser. No. 10/299880 filed Nov. 19, 2002 (Attorney Docket YOR920010546US3) incorporated herein by reference. It is noted that a relaxedSiGe buffer layer100 fabricated by the He implant and anneal process contains a region of defects. This defect region in the SiGe layer is not an issue in this invention since it is being amorphized during the implant step of the invention.
The thickness of the SiGe[0027]relaxed layer110 can be in a relatively wide range, depending on the amount of strain desired in theSi layer100, and the method by whichlayer110 is formed. A step grading method typically requires thicker layers, ranging up to about 3000 nm, while other methods, such as the implant and anneal process can be done with a minimum thickness forlayer110 of about 20 nm.
FIG. 3 shows a schematic cross sectional view of the implantation of the layered structure. Converting the[0028]Si layer100 and the bottom portion of theSiGe layer110 into an amorphous state of material is the aim of the ion implantation, indicated byarrows200. The implanted species is typically Si or Ge, however one skilled in the art would recognize other species can serve the purpose, as well. The implant energy and dose are chosen such that the bottom part of theSiGe buffer layer110 and theSOI layer100 become amorphized.
FIG. 4 shows a schematic cross sectional view of the layered structure with the Si and the bottom part of the SiGe relaxed layer amorphized. Following the[0029]implant200, the bottom part of theSiGe buffer layer110′ and theSOI layer100′ are amorphized. The notations with the “prime” symbol added indicate that while these are the same layers as earlier, their material state changed, (for the SiGe layer only partially, since it is only partially amorphized). The extension of the amorphous semiconductor layers is shown by thecurly brackets410. In the SiGe layer the amorphous region goes from the interface with the Si layer, a first interface, up to a second interface which is between the amorphous and crystalline portions of the SiGe layer. The top portion of the SiGe layer is not amorphized and remains monocrystalline.
FIG. 5 shows a schematic cross sectional view of the initial stage of re-crystallization by solid phase epitaxy. As the structure is being annealed the amorphized portion of the[0030]layered structure410 is shrinking. The re-crystallization growth, indicated byarrows510, propagates downwards from its original seeding place on the second interface, where the SiGe crystalline layer had a second lattice constant which was larger than the first lattice constant of the Si layer. As shown in FIG. 5, part of theSiGe layer110′ andSi layer100′ are still amorphous. The crystalline top portion of the SiGe layer is now extending downwards. In the case of a graded SiGe film the crystalline SiGe layer is no longer relaxed, having taken on the lattice constant of the second interface. Hence the strained crystalline SiGe layer is annotated aslayer520.
FIG. 6 shows a schematic cross sectional view of the layered structure after re-crystallization, wherein the Si layer has acquired a tensile strain. The part of the SiGe layer which was amorphized is now strained, which is indicated with the[0031]new annotation520 referring to the whole layer. In this figure the Si layer is being forced to comply with the second lattice constant, and is acquiring a tensile strain. It has become the tensilely strained silicon-on-insulator600. With this, the method for introducing the tensile strain in the silicon-on-insulator layer is complete. To fabricate a silicon-on-insulator layer that can be used to house devices and circuits, one has to remove the SiGe layer from the top of the strained Si layer. Methods for such removal are known in the art, and are typically done by selective etching, such as with 1HF: 2H2O2: 3CH3COOH. The use of a selective SiGe etchant is especially useful with a relaxed SiGe film having a uniform Ge concentration that extends down to the SiGe/Si interface (which is typically the case when the relaxed SiGe layer is made by the implantation and anneal method). With graded SiGe buffer layers it is some time preferable to incorporate a stop-etch layer or marker at the SiGe/Si interface. For example a boron delta-doping is sometime used as a stop-etch layer for both wet and dry etching.
FIG. 7 shows a schematic cross sectional view of the silicon-on-insulator wafer with the strained Si layer. The[0032]strained SiGe layer520 has been removed, leaving thestrained Si layer600 exposed on the surface. TheSi layer600 is adhered to theinsulator layer150, typically an SiO2layer. The tensilely strained Si layer is of device quality with low defect densities, below 108/cm2, and preferably below 105/cm2.
This layered structure shows the effects of the[0033]ion implantation200 used for amorphization. When theSi layer100 was completely amorphized, then due to the natural spread of the implanted ions, some of the ions penetrated into the insulator layer. These ions stay in the insulator permanently. They have no detrimental electrical effects, but they can be shown to be in the insulator. Of several possible ways to show their existence, one is by the fact that the presence of the implanted species slightly alters the chemical composition of the insulator, which is typically SiO2. Due to the implanted ions the insulator layer contains at least one atomic species over a limit, which limit is the one that one can establish based on the known chemical composition of the insulator layer. For instance, if the insulator is SiO2and the implanted species is also Si, then the SiO2upon investigation would show some excess of Si, compared to the natural amount of Si expected on the basis or the SiO2chemical formula.
The strained SOI layered structure created by the current invention strains the Si layer already present on the original SOI wafer, it does not involve a layer transfer. Consequently, the crystalline orientation of the original Si layer is preserved throughout the straining process. If the original Si layer had the same crystalline orientation as the substrate underneath the insulator, which is the case when the SIMOX process has been used to create the original SOI wafer, the final, strained Si layer too, will match the crystalline orientation of the underlying Si substrate.[0034]
Depending on circumstances, the method for tensilely straining an SOI layer can be executed in differing embodiments. In one such embodiment, aimed to gradually adjust the matching between the Si layer and the underlaying insulator one repeats the converting and the re-crystallizing steps at least once, but possibly several times. In this embodiment of the method, after reaching the state of the layered structure as shown in FIG. 6, one goes back to ion implantation of FIG. 3, followed by re-crystallization of FIG. 5. This is done in a manner that at each repetition a larger portion of the SiGe layer is turned into amorphous material. In this way at the second interface, which serves as the seeding surface for the solid phase re-crystallization, the second lattice constant is increasing with each repetition, whereby the tensile strain in the Si layer is also increasing with each repetition. When the tensile strain in the Si layers has reached a predetermined, or desired, value the repetitions are terminated and the SiGe relaxed layer is removed.[0035]
In another embodiment, aimed increasing strain without having to form unduly thick SiGe layers, and also for the sake of general flexibility, one repeats the forming, converting, re-crystallizing, and removing steps at least once, but possibly several times. With each removing step the SOI wafer is provided anew and it is ready to be taken again for processing. In this embodiment of the method, after reaching the state of the layered structure shown in FIG. 7 one goes back to forming the relaxed SiGe layer as shown on FIG. 2, following with the usual order of ion implantation of FIG. 3, by re-crystallization of FIG. 5, and again removal of the SiGe layer as on FIG. 7. At each of these repetition cycles the SiGe layer is formed on an ever more strained Si layer and a higher Ge concentration can be reached near, or at the top, of the SiGe relaxed layer, resulting in a larger lattice constant. Consequently, at the second interface the second lattice constant is increasing with each repetition, whereby the tensile strain in the Si layer also increases with each repetition. When the tensile strain in the Si layers has reached a predetermined, or desired, value the repetitions are terminated and no new SiGe relaxed layer is formed on top of the strained Si layer.[0036]
FIG. 8 schematically shows an electronic system containing the tensilely strained Si on insulator layer as its component. In the figure the electronic system is shown in a generic way as a[0037]sphere800, comprising the strained Si oninsulator layer600. The strained Si oninsulator layer600 is hosting a variety of high performance devices and circuits. Electronic systems that can take advantage of the high performance devices afforded by the strained Si on insulator are of many kind. It is of special interest when such an electronic systems is a digital processor, such as a central electronic complex (CEC) of a computer.
The steps of the method for tensilely straining a Si layer on an insulator can be applied in general for modifying the strain state of any crystalline layer, or simply a first crystalline layer, having a first lattice constant, resting on a support platform. The support platform is preferably amorphous, whereby it does not influence the lattice constant of the first crystalline layer. One has to form an epitaxial relaxed monocrystalline second crystalline layer on top of the first crystalline layer, in such a way that near its top surface the second crystalline layer has a second lattice constant, which differs from the first lattice constant. Again the first layer and the bottom portion of the second layer, which is interfacing with the first layer are turned into amorphous state by ion implantation. Upon re-crystallization by solid phase epitaxy the first crystalline layer, by being forced to comply with the second lattice constant, has its strain state modified. This modification depends on the relation of the first lattice constant to the second lattice constant. If the second lattice constant is larger than the first lattice constant, as is the case for the Si layer and the SiGe relaxed layer, then the first layer's strain state will be modified in the tensile direction. In the opposite case, when the second lattice constant is smaller than the first lattice constant, then the first layer's strain state will be modified in the compressive direction. Removing the second layer will yield the modified strain state first layer on top of the original support structure.[0038]
Many modifications and variations of the present invention are possible in light of the above teachings, and could be apparent for those skilled in the art. The scope of the invention is defined by the appended claims.[0039]