Movatterモバイル変換


[0]ホーム

URL:


US20040142541A1 - Strained silicon-on-insulator (ssoi) and method to form the same - Google Patents

Strained silicon-on-insulator (ssoi) and method to form the same
Download PDF

Info

Publication number
US20040142541A1
US20040142541A1US10/326,437US32643702AUS2004142541A1US 20040142541 A1US20040142541 A1US 20040142541A1US 32643702 AUS32643702 AUS 32643702AUS 2004142541 A1US2004142541 A1US 2004142541A1
Authority
US
United States
Prior art keywords
layer
insulator
sige
strained
crystalline
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US10/326,437
Other versions
US6774015B1 (en
Inventor
Guy Cohen
Silke Christiansen
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
International Business Machines Corp
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by IndividualfiledCriticalIndividual
Assigned to INTERNATIONAL BUSNIESS MACHINES CORPORATIONreassignmentINTERNATIONAL BUSNIESS MACHINES CORPORATIONASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS).Assignors: CHRISTIANSEN, SILKE H., COHEN, GUY M.
Priority to US10/326,437priorityCriticalpatent/US6774015B1/en
Priority to TW092133334Aprioritypatent/TWI264061B/en
Priority to TW094145391Aprioritypatent/TWI283895B/en
Priority to KR1020057009099Aprioritypatent/KR100773007B1/en
Priority to PCT/US2003/038334prioritypatent/WO2004061921A2/en
Priority to EP03814644Aprioritypatent/EP1573791B1/en
Priority to AU2003297627Aprioritypatent/AU2003297627A1/en
Priority to JP2004565169Aprioritypatent/JP4716733B2/en
Priority to CNB2003801065060Aprioritypatent/CN100470724C/en
Priority to DE60331473Tprioritypatent/DE60331473D1/en
Priority to AT03814644Tprioritypatent/ATE459098T1/en
Publication of US20040142541A1publicationCriticalpatent/US20040142541A1/en
Publication of US6774015B1publicationCriticalpatent/US6774015B1/en
Application grantedgrantedCritical
Priority to IL169141Aprioritypatent/IL169141A/en
Adjusted expirationlegal-statusCritical
Expired - Lifetimelegal-statusCriticalCurrent

Links

Images

Classifications

Definitions

Landscapes

Abstract

A method for fabricating a strained Si layer on insulator, a structure of the strained Si layer on insulator, and electronic systems comprising such layers are disclosed. The method comprises the steps of forming epitaxially a relaxed SiGe layer on top of a Si layer on insulator; transforming the crystalline Si layer and the lower portion of the crystalline relaxed SiGe layer into an amorphous material state by ion implantation; and re-crystallizing the amorphous material from the crystalline top portion of the SiGe layer. The larger lattice constant of the SiGe seed layer forces a tensile strain in the Si layer.

Description

Claims (31)

We claim:
1. A method for tensilely straining a Si layer on an insulator, comprising the steps of:
taking a silicon-on-insulator wafer, said wafer comprising a buried insulator layer sandwiched between a Si substrate and a monocrystalline Si layer, said Si layer having a first lattice constant;
forming an epitaxial relaxed SiGe layer on top of said Si layer;
converting said Si layer and a bottom portion of said SiGe layer into an amorphous state by an ion implantation, wherein said bottom portion of said SiGe layer is sharing a first interface with said Si layer; and
re-crystallizing said bottom portion of said SiGe layer and said Si layer by solid phase epitaxy, said solid phase epitaxy seeding from a second interface between a crystalline top portion of said SiGe layer and said amorphous bottom portion of said SiGe layer, wherein at said second interface said top portion of said SiGe layer having a second lattice constant, said second lattice constant being larger than said first lattice constant, whereby upon re-crystallization said Si layer is forced to comply with said second lattice constant and acquires a tensile strain.
2. The method ofclaim 1, wherein said Si layer is chosen to be between about 1 nm and 100 nm thick.
3. The method ofclaim 2, wherein said Si layer is chosen to be between about 2 nm and 50 nm thick.
4. The method ofclaim 1, wherein in said ion implantation an implanted species is chosen to be Si.
5. The method ofclaim 1, wherein in said ion implantation an implanted species is chosen to be Ge.
6. The method ofclaim 1, wherein said relaxed SiGe layer is formed to a thickness between about 20 nm and 3000 nm.
7. The method ofclaim 1, wherein said buried insulator layer is chosen to be SiO2.
8. A monocrystalline tensilely strained Si layer, wherein said strained Si layer is adhered onto an insulator layer, and wherein said insulator layer contains at least one atomic species over a limit, wherein said limit is based on a known chemical composition of said insulator layer, whereby indicating ion implantation of said insulator layer with said at least one atomic species.
9. The strained Si layer ofclaim 8, wherein said insulator layer is SiO2.
10. The strained Si layer ofclaim 8, wherein said strained Si layer is between about 1 nm and 100 nm thick.
11. The strained Si layer ofclaim 10, wherein said strained Si layer is between about 2 nm and 50 nm thick.
12. The strained Si layer ofclaim 10, wherein said strained Si layer has less than 108/cm2defect density.
13. The strained Si layer ofclaim 12, wherein said strained Si layer has less than 105/cm2defect density.
14. The strained Si layer ofclaim 8, wherein said insulator layer is sandwiched between said strained Si layer and a Si substrate.
15. The strained Si layer ofclaim 14, wherein a crystalline orientation of said strained Si layer matches that of said Si substrate.
16. A method for fabricating a tensilely strained Si layer on an insulator, comprising the steps of:
taking a silicon-on-insulator wafer, said wafer comprising a buried insulator layer sandwiched between a Si substrate and a monocrystalline Si layer, said Si layer having a first lattice constant;
forming an epitaxial relaxed SiGe layer on top of said Si layer;
converting said Si layer and a bottom portion of said SiGe layer into an amorphous state by an ion implantation, wherein said bottom portion of said SiGe layer is sharing a first interface with said Si layer;
re-crystallizing said bottom portion of said SiGe layer and said Si layer by solid phase epitaxy, said solid phase epitaxy seeding from a second interface between a crystalline top portion of said SiGe layer and said amorphous bottom portion of said SiGe layer, wherein at said second interface said top portion of said SiGe layer having a second lattice constant, said second lattice constant being larger than said first lattice constant, whereby upon re-crystallization said Si layer is forced to comply with said second lattice constant and acquires a tensile strain; and
removing said SiGe layer, whereby said silicon-on-insulator wafer has been transformed into a wafer comprising said tensilely strained Si layer.
17. The method ofclaim 16, wherein said Si layer is chosen to be between about 1 nm and 100 nm thick.
18. The method ofclaim 17, wherein said Si layer is chosen to be between about 2 nm and 50 nm thick.
19. The method ofclaim 16, wherein in said ion implantation an implanted species is chosen to be Si.
20. The method ofclaim 16, wherein in said ion implantation an implanted species is chosen to be Ge.
21. The method ofclaim 16, wherein said buried insulator layer is chosen to be SiO2.
22. The method ofclaim 16, wherein said relaxed SiGe layer is formed by a step grading process.
23. The method ofclaim 16, wherein said relaxed SiGe layer is formed by an implant and anneal process.
24. The method ofclaim 16, wherein said relaxed SiGe layer is formed to a thickness between about 20 nm and 3000 nm.
25. The method ofclaim 16, further comprising the steps of:
repeating at least once the converting and the re-crystallizing steps in a manner that with each repetition at said second interface said second lattice constant is increasing with each repetition, whereby said tensile strain in said Si layer also increases with each repetition; and
terminating said repeating when said tensile strain in said Si layer has reached a predetermined value.
26. A method for fabricating a tensilely strained Si layer on an insulator, comprising the steps of:
taking a silicon-on-insulator wafer, said wafer comprising a buried SiO2layer sandwiched between a Si substrate and a monocrystalline Si layer, said Si layer having a first lattice constant;
forming an epitaxial relaxed SiGe layer on top of said Si layer;
converting said Si layer and a bottom portion of said SiGe layer into an amorphous state by an ion implantation, wherein said bottom portion of said SiGe layer is sharing a first interface with said Si layer;
re-crystallizing said bottom portion of said SiGe layer and said Si layer by solid phase epitaxy, said solid phase epitaxy seeding from a second interface between a crystalline top portion of said SiGe layer and said amorphous bottom portion of said SiGe layer, wherein at said second interface said top portion of said SiGe layer having a larger lattice constant than said first lattice constant, whereby upon re-crystallization said Si layer is forced to comply with said larger lattice constant and acquires a tensile strain;
removing said SiGe layer, whereby a silicon-on-insulator wafer has been provided anew, with said Si layer tensilely strained by having said first lattice constant increased;
repeating at least once the growing, converting, re-crystallizing and removing steps with said provided anew silicon-on-insulator wafer, in a manner that at said second interface said second lattice constant is increasing with each repetition, whereby said tensile strain in said Si layer also increases with each repetition; and
terminating said repeating when said tensile strain in said Si layer has reached a predetermined value.
27. An electronic system comprising a monocrystalline strained Si layer, wherein said strained Si layer is adhered onto an insulator layer, and wherein said insulator layer contains at least one atomic species over a limit, wherein said limit is based on a known chemical composition of said insulator layer, whereby indicating ion implantation of said insulator layer with said at least one atomic species.
28. The electronic system ofclaim 27, wherein said electronic system is a digital processor.
29. A method for modifying a strain state in a first crystalline layer on a support platform, comprising the steps of:
taking said first crystalline layer on said support platform, said first crystalline layer having a first lattice constant;
forming an epitaxial relaxed second crystalline layer on top of said first crystalline layer;
converting said first crystalline layer and a bottom portion of said second crystalline layer into an amorphous state by an ion implantation, wherein said bottom portion of said second crystalline layer is sharing a first interface with said first crystalline layer; and
re-crystallizing said bottom portion of said second crystalline layer and said first crystalline layer by solid phase epitaxy, said solid phase epitaxy seeding from a second interface between a crystalline top portion of said second crystalline layer and said amorphous bottom portion of said second crystalline layer, wherein at said second interface said top portion of said second crystalline layer having a second lattice constant, said second lattice constant differing from said first lattice constant, whereby upon re-crystallization said first crystalline layer by being forced to comply with said second lattice constant has its said strain state modified.
30. The method for modifying a strain state ofclaim 29, further comprising the step of:
removing said second crystalline layer from said first crystalline layer, following said re-crystallizing step.
31. The method for modifying a strain state ofclaim 29, wherein said support platform is comprising an amorphous material, wherein said amorphous material interfacing with said first crystalline layer.
US10/326,4372002-12-192002-12-19Strained silicon-on-insulator (SSOI) and method to form the sameExpired - LifetimeUS6774015B1 (en)

Priority Applications (12)

Application NumberPriority DateFiling DateTitle
US10/326,437US6774015B1 (en)2002-12-192002-12-19Strained silicon-on-insulator (SSOI) and method to form the same
TW092133334ATWI264061B (en)2002-12-192003-11-27Strained silicon-on-insulator (SSOI) and method to form same
TW094145391ATWI283895B (en)2002-12-192003-11-27Strained silicon-on-insulator (SSOI) and method to form same
AU2003297627AAU2003297627A1 (en)2002-12-192003-12-02Strained silicon-on-insulator (ssoi) and method to form the same
AT03814644TATE459098T1 (en)2002-12-192003-12-02 STRESS SILICON ON INSULATOR (SSOI) AND PRODUCTION METHOD THEREOF
EP03814644AEP1573791B1 (en)2002-12-192003-12-02Strained silicon-on-insulator (ssoi) and method to form the same
KR1020057009099AKR100773007B1 (en)2002-12-192003-12-02Strained silicon-on-insulator and method to form the same
JP2004565169AJP4716733B2 (en)2002-12-192003-12-02 Method for forming strained silicon on insulator (SSOI)
CNB2003801065060ACN100470724C (en)2002-12-192003-12-02Strained silicon-on-insulator (SSOI) and method to form the same
DE60331473TDE60331473D1 (en)2002-12-192003-12-02 PLACEMENT PROCEDURE THEREFOR
PCT/US2003/038334WO2004061921A2 (en)2002-12-192003-12-02Strained silicon-on-insulator (ssoi) and method to form the same
IL169141AIL169141A (en)2002-12-192005-06-14Strained-silicon-on-insulator (ssoi) and a method to form the same

Applications Claiming Priority (1)

Application NumberPriority DateFiling DateTitle
US10/326,437US6774015B1 (en)2002-12-192002-12-19Strained silicon-on-insulator (SSOI) and method to form the same

Publications (2)

Publication NumberPublication Date
US20040142541A1true US20040142541A1 (en)2004-07-22
US6774015B1 US6774015B1 (en)2004-08-10

Family

ID=32710790

Family Applications (1)

Application NumberTitlePriority DateFiling Date
US10/326,437Expired - LifetimeUS6774015B1 (en)2002-12-192002-12-19Strained silicon-on-insulator (SSOI) and method to form the same

Country Status (11)

CountryLink
US (1)US6774015B1 (en)
EP (1)EP1573791B1 (en)
JP (1)JP4716733B2 (en)
KR (1)KR100773007B1 (en)
CN (1)CN100470724C (en)
AT (1)ATE459098T1 (en)
AU (1)AU2003297627A1 (en)
DE (1)DE60331473D1 (en)
IL (1)IL169141A (en)
TW (2)TWI283895B (en)
WO (1)WO2004061921A2 (en)

Cited By (17)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US20040132267A1 (en)*2003-01-022004-07-08International Business Machines CorporationPatterned strained silicon for high performance circuits
US20040235274A1 (en)*2003-05-192004-11-25Toshiba Ceramics Co., Ltd.Manufacturing method for a silicon substrate having strained layer
US20040242006A1 (en)*2003-05-302004-12-02International Business Machines CorporationSiGe lattice engineering using a combination of oxidation, thinning and epitaxial regrowth
US20050070070A1 (en)*2003-09-292005-03-31International Business MachinesMethod of forming strained silicon on insulator
US20060001089A1 (en)*2004-07-022006-01-05International Business Machines CorporationUltra-thin, high quality strained silicon-on-insulator formed by elastic strain transfer
US20060030087A1 (en)*2003-01-102006-02-09S.O.I.Tec Silicon On Insulator Technologies, S.A.Compliant substrate for a heteroepitaxial structure and method for making same
US20060220127A1 (en)*2003-04-222006-10-05Forschungszentrum Julich GmbhMethod for producing a tensioned layer on a substrate, and a layer structure
US20070013002A1 (en)*2003-12-232007-01-18Klaus SchrueferField effect transistor with a heterostructure and associated production method
US20070026650A1 (en)*2006-06-092007-02-01Xavier HebrasMethod of limiting vacancy diffusion in a heterostructure
US20070281435A1 (en)*2006-05-302007-12-06Voon-Yew TheanEngineering strain in thick strained-soi substrates
WO2009017997A1 (en)*2007-07-302009-02-05Intel CorporationMethod for forming a semiconductor device having abrupt ultra shallow epi-tip regions
US20120112242A1 (en)*2010-09-212012-05-10Infineon Technologies Austria AgSemiconductor body with strained region
US8536028B1 (en)*2012-08-172013-09-17National Tsing Hua UniversitySelf alignment and assembly fabrication method for stacking multiple material layers
EP2782118A1 (en)*2013-03-202014-09-24STMicroelectronics (Crolles 2) SASMethod for forming a stressed silicon layer
US8846503B1 (en)*2013-08-022014-09-30National Tsing Hua UniversitySelf-aligned and lateral-assembly method for integrating heterogeneous material structures on the same plane
US20160351437A1 (en)*2014-01-232016-12-01Igor PeidousHigh resistivity soi wafers and a method of manufacturing thereof
US20170309483A1 (en)*2016-04-262017-10-26Commissariat A L'energie Atomique Et Aux Energies AlternativesManufacturing of silicon strained in tension on insulator by amorphisation then recrystallisation

Families Citing this family (32)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US6963078B2 (en)*2003-03-152005-11-08International Business Machines CorporationDual strain-state SiGe layers for microelectronics
JP2004281764A (en)*2003-03-172004-10-07Seiko Epson Corp Semiconductor device and method of manufacturing the same
US7029995B2 (en)*2003-06-132006-04-18Asm America, Inc.Methods for depositing amorphous materials and using them as templates for epitaxial films by solid phase epitaxy
JP2007505477A (en)*2003-07-232007-03-08エーエスエム アメリカ インコーポレイテッド Silicon-on-insulator structures and SiGe deposition on bulk substrates
US6972247B2 (en)*2003-12-052005-12-06International Business Machines CorporationMethod of fabricating strained Si SOI wafers
CN100459042C (en)*2003-12-162009-02-04Nxp股份有限公司Method for forming a strained Si-channel in a MOFSET structure
JP4950047B2 (en)*2004-07-222012-06-13ボード オブ トラスティーズ オブ ザ レランド スタンフォード ジュニア ユニバーシティ Method for growing germanium and method for manufacturing semiconductor substrate
US7202124B2 (en)*2004-10-012007-04-10Massachusetts Institute Of TechnologyStrained gettering layers for semiconductor processes
EP1650794B1 (en)*2004-10-192008-01-16S.O.I. Tec Silicon on Insulator Technologies S.A.A method for fabricating a wafer structure with a strained silicon layer and an intermediate product of this method
US7273800B2 (en)*2004-11-012007-09-25International Business Machines CorporationHetero-integrated strained silicon n- and p-MOSFETs
KR100601976B1 (en)*2004-12-082006-07-18삼성전자주식회사 Strained silicon on insulator structure and manufacturing method thereof
US7488670B2 (en)*2005-07-132009-02-10Infineon Technologies AgDirect channel stress
US7202513B1 (en)*2005-09-292007-04-10International Business Machines CorporationStress engineering using dual pad nitride with selective SOI device architecture
US20070096170A1 (en)*2005-11-022007-05-03International Business Machines CorporationLow modulus spacers for channel stress enhancement
US7655511B2 (en)*2005-11-032010-02-02International Business Machines CorporationGate electrode stress control for finFET performance enhancement
US7564081B2 (en)*2005-11-302009-07-21International Business Machines CorporationfinFET structure with multiply stressed gate electrode
US7656049B2 (en)2005-12-222010-02-02Micron Technology, Inc.CMOS device with asymmetric gate strain
US7863197B2 (en)2006-01-092011-01-04International Business Machines CorporationMethod of forming a cross-section hourglass shaped channel region for charge carrier mobility modification
US20070158743A1 (en)*2006-01-112007-07-12International Business Machines CorporationThin silicon single diffusion field effect transistor for enhanced drive performance with stress film liners
US7569499B2 (en)*2006-03-282009-08-04Texas Instruments IncorporatedSemiconductor device made by multiple anneal of stress inducing layer
US7341902B2 (en)*2006-04-212008-03-11International Business Machines CorporationFinfet/trigate stress-memorization method
US7528056B2 (en)*2007-01-122009-05-05International Business Machines CorporationLow-cost strained SOI substrate for high-performance CMOS technology
US20100216295A1 (en)*2009-02-242010-08-26Alex UsenkoSemiconductor on insulator made using improved defect healing process
CN101532179B (en)*2009-02-272011-04-20中国电子科技集团公司第四十八研究所Method for manufacturing silicon wafer on insulator
US8536022B2 (en)*2010-05-192013-09-17Koninklijke Philips N.V.Method of growing composite substrate using a relaxed strained layer
US8486776B2 (en)*2010-09-212013-07-16International Business Machines CorporationStrained devices, methods of manufacture and design structures
US8536032B2 (en)2011-06-082013-09-17International Business Machines CorporationFormation of embedded stressor through ion implantation
US8617968B1 (en)2012-06-182013-12-31International Business Machines CorporationStrained silicon and strained silicon germanium on insulator metal oxide semiconductor field effect transistors (MOSFETs)
US9991399B2 (en)2012-10-042018-06-05Cree, Inc.Passivation structure for semiconductor devices
US9391198B2 (en)2014-09-112016-07-12Globalfoundries Inc.Strained semiconductor trampoline
KR102465536B1 (en)2016-06-082022-11-14삼성전자주식회사Method of manufacturing semiconductor devices
FR3063571B1 (en)*2017-03-012021-04-30Soitec Silicon On Insulator PROCESS FOR MANUFACTURING A DONOR SUBSTRATE FOR THE TRAINING OF OPTOELECTRONIC DEVICES, COLLECTION OF SUBSTRATES FROM THIS PROCESS

Citations (2)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US5461250A (en)*1992-08-101995-10-24International Business Machines CorporationSiGe thin film or SOI MOSFET and method for making the same
US6607948B1 (en)*1998-12-242003-08-19Kabushiki Kaisha ToshibaMethod of manufacturing a substrate using an SiGe layer

Family Cites Families (13)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US4659392A (en)*1985-03-211987-04-21Hughes Aircraft CompanySelective area double epitaxial process for fabricating silicon-on-insulator structures for use with MOS devices and integrated circuits
US4863877A (en)1987-11-131989-09-05Kopin CorporationIon implantation and annealing of compound semiconductor layers
CA2062134C (en)*1991-05-311997-03-25Ibm Heteroepitaxial layers with low defect density and arbitrary network parameter
JPH05259075A (en)*1992-03-121993-10-08Hitachi Ltd Method for manufacturing semiconductor device
US5461243A (en)1993-10-291995-10-24International Business Machines CorporationSubstrate for tensilely strained semiconductor
WO2001082346A1 (en)*2000-04-242001-11-01Beijing Normal UniversityMethod for fabricating silicon-on-insulator
DE10034942B4 (en)*2000-07-122004-08-05Infineon Technologies Ag Method for producing a semiconductor substrate with buried doping
US6429061B1 (en)2000-07-262002-08-06International Business Machines CorporationMethod to fabricate a strained Si CMOS structure using selective epitaxial deposition of Si after device isolation formation
JP3998408B2 (en)*2000-09-292007-10-24株式会社東芝 Semiconductor device and manufacturing method thereof
US6593641B1 (en)2001-03-022003-07-15Amberwave Systems CorporationRelaxed silicon germanium platform for high speed CMOS electronics and high speed analog circuits
US20030077882A1 (en)*2001-07-262003-04-24Taiwan Semiconductor Manfacturing CompanyMethod of forming strained-silicon wafer for mobility-enhanced MOSFET device
US6793731B2 (en)*2002-03-132004-09-21Sharp Laboratories Of America, Inc.Method for recrystallizing an amorphized silicon germanium film overlying silicon
US6703293B2 (en)*2002-07-112004-03-09Sharp Laboratories Of America, Inc.Implantation at elevated temperatures for amorphization re-crystallization of Si1-xGex films on silicon substrates

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US5461250A (en)*1992-08-101995-10-24International Business Machines CorporationSiGe thin film or SOI MOSFET and method for making the same
US6607948B1 (en)*1998-12-242003-08-19Kabushiki Kaisha ToshibaMethod of manufacturing a substrate using an SiGe layer

Cited By (39)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US6878611B2 (en)*2003-01-022005-04-12International Business Machines CorporationPatterned strained silicon for high performance circuits
US20040132267A1 (en)*2003-01-022004-07-08International Business Machines CorporationPatterned strained silicon for high performance circuits
US20060030087A1 (en)*2003-01-102006-02-09S.O.I.Tec Silicon On Insulator Technologies, S.A.Compliant substrate for a heteroepitaxial structure and method for making same
US7615471B2 (en)*2003-04-222009-11-10Forschungszentrum Julich GmbhMethod for producing a tensioned layer on a substrate, and a layer structure
US20060220127A1 (en)*2003-04-222006-10-05Forschungszentrum Julich GmbhMethod for producing a tensioned layer on a substrate, and a layer structure
US20040235274A1 (en)*2003-05-192004-11-25Toshiba Ceramics Co., Ltd.Manufacturing method for a silicon substrate having strained layer
US7060597B2 (en)*2003-05-192006-06-13Toshiba Ceramics Co., Ltd.Manufacturing method for a silicon substrate having strained layer
US7026249B2 (en)*2003-05-302006-04-11International Business Machines CorporationSiGe lattice engineering using a combination of oxidation, thinning and epitaxial regrowth
US20040242006A1 (en)*2003-05-302004-12-02International Business Machines CorporationSiGe lattice engineering using a combination of oxidation, thinning and epitaxial regrowth
US20050070070A1 (en)*2003-09-292005-03-31International Business MachinesMethod of forming strained silicon on insulator
US7491612B2 (en)*2003-12-232009-02-17Infineon Technologies AgField effect transistor with a heterostructure and associated production method
US20110031530A1 (en)*2003-12-232011-02-10Infineon Technologies AgField effect transistor with a heterostructure
US8106424B2 (en)2003-12-232012-01-31Infineon Technologies AgField effect transistor with a heterostructure
US20070013002A1 (en)*2003-12-232007-01-18Klaus SchrueferField effect transistor with a heterostructure and associated production method
US7804110B2 (en)2003-12-232010-09-28Infineon Technologies AgField effect transistor with a heterostructure
US20090121289A1 (en)*2003-12-232009-05-14Infineon Technologies Ag.Field effect transistor with a heterostructure and associated production method
US20060081837A1 (en)*2004-07-022006-04-20International Business Machines CorporationUltra-thin, high quality strained silicon-on-insulator formed by elastic strain transfer
US7442993B2 (en)2004-07-022008-10-28International Business Machines CorporationUltra-thin, high quality strained silicon-on-insulator formed by elastic strain transfer
US6991998B2 (en)*2004-07-022006-01-31International Business Machines CorporationUltra-thin, high quality strained silicon-on-insulator formed by elastic strain transfer
US20060001089A1 (en)*2004-07-022006-01-05International Business Machines CorporationUltra-thin, high quality strained silicon-on-insulator formed by elastic strain transfer
US7468313B2 (en)2006-05-302008-12-23Freescale Semiconductor, Inc.Engineering strain in thick strained-SOI substrates
US20070281435A1 (en)*2006-05-302007-12-06Voon-Yew TheanEngineering strain in thick strained-soi substrates
US20070026650A1 (en)*2006-06-092007-02-01Xavier HebrasMethod of limiting vacancy diffusion in a heterostructure
WO2009017997A1 (en)*2007-07-302009-02-05Intel CorporationMethod for forming a semiconductor device having abrupt ultra shallow epi-tip regions
US9245943B2 (en)2010-09-212016-01-26Infineon Technologies Austria AgSemiconductor body with strained monocrystalline region
US20120112242A1 (en)*2010-09-212012-05-10Infineon Technologies Austria AgSemiconductor body with strained region
US8889531B2 (en)*2010-09-212014-11-18Infineon Technologies Austria AgSemiconductor device having two monocrystalline semiconductor regions with a different lattice constant and a strained semiconductor region between
TWI476817B (en)*2012-08-172015-03-11Nat Univ Tsing Hua Multi-layer material self-assembly stacking process method
US8536028B1 (en)*2012-08-172013-09-17National Tsing Hua UniversitySelf alignment and assembly fabrication method for stacking multiple material layers
EP2782118A1 (en)*2013-03-202014-09-24STMicroelectronics (Crolles 2) SASMethod for forming a stressed silicon layer
FR3003686A1 (en)*2013-03-202014-09-26St Microelectronics Crolles 2 METHOD FOR FORMING A CONTRAINTED SILICON LAYER
US9460923B2 (en)2013-03-202016-10-04Stmicroelectronics (Crolles 2) SasMethod of forming a strained silicon layer
TWI509659B (en)*2013-08-022015-11-21Nat Univ Tsing Hua Self-aligned horizontal joint manufacturing method for heterogeneous materials
US8846503B1 (en)*2013-08-022014-09-30National Tsing Hua UniversitySelf-aligned and lateral-assembly method for integrating heterogeneous material structures on the same plane
US20160351437A1 (en)*2014-01-232016-12-01Igor PeidousHigh resistivity soi wafers and a method of manufacturing thereof
US10079170B2 (en)*2014-01-232018-09-18Globalwafers Co., Ltd.High resistivity SOI wafers and a method of manufacturing thereof
TWI692060B (en)*2014-01-232020-04-21環球晶圓股份有限公司High resistivity soi wafers and a method of manufacturing thereof
US20170309483A1 (en)*2016-04-262017-10-26Commissariat A L'energie Atomique Et Aux Energies AlternativesManufacturing of silicon strained in tension on insulator by amorphisation then recrystallisation
US10115590B2 (en)*2016-04-262018-10-30Commissariat A L'energie Atomique Et Aux Energies AlternativesManufacturing of silicon strained in tension on insulator by amorphisation then recrystallisation

Also Published As

Publication numberPublication date
WO2004061921A3 (en)2004-10-14
EP1573791A2 (en)2005-09-14
AU2003297627A1 (en)2004-07-29
EP1573791B1 (en)2010-02-24
KR20050083925A (en)2005-08-26
US6774015B1 (en)2004-08-10
WO2004061921A2 (en)2004-07-22
ATE459098T1 (en)2010-03-15
JP2007521628A (en)2007-08-02
WO2004061921A8 (en)2004-11-25
JP4716733B2 (en)2011-07-06
KR100773007B1 (en)2007-11-05
DE60331473D1 (en)2010-04-08
CN100470724C (en)2009-03-18
IL169141A0 (en)2007-07-04
TW200425281A (en)2004-11-16
TWI283895B (en)2007-07-11
AU2003297627A8 (en)2004-07-29
TW200625414A (en)2006-07-16
CN1726581A (en)2006-01-25
TWI264061B (en)2006-10-11
IL169141A (en)2010-04-29

Similar Documents

PublicationPublication DateTitle
US6774015B1 (en)Strained silicon-on-insulator (SSOI) and method to form the same
JP4582487B2 (en) SiGe on insulator substrate material
KR100521708B1 (en)Method for fabricating semiconductor substrate
KR100690421B1 (en) Modified Si-based layer, method of fabrication thereof, multiple devices and electronic systems
US6972247B2 (en)Method of fabricating strained Si SOI wafers
US7226504B2 (en)Method to form thick relaxed SiGe layer with trench structure
US6946373B2 (en)Relaxed, low-defect SGOI for strained Si CMOS applications
JP5259954B2 (en) Method and layer structure for producing a strained layer on a substrate
US20060131606A1 (en)Lattice-mismatched semiconductor structures employing seed layers and related fabrication methods
JP3870188B2 (en) Method for forming strained silicon regions in a wafer
US20020185686A1 (en)Relaxed SiGe layers on Si or silicon-on-insulator substrates by ion implantation and thermal annealing
JP2004014856A (en) Method for manufacturing semiconductor substrate and method for manufacturing semiconductor device
JP2006524426A5 (en)
JP2005260070A (en) Semiconductor wafer and manufacturing method thereof

Legal Events

DateCodeTitleDescription
ASAssignment

Owner name:INTERNATIONAL BUSNIESS MACHINES CORPORATION, NEW Y

Free format text:ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:COHEN, GUY M.;CHRISTIANSEN, SILKE H.;REEL/FRAME:013613/0187;SIGNING DATES FROM 20021217 TO 20021218

FEPPFee payment procedure

Free format text:PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCFInformation on status: patent grant

Free format text:PATENTED CASE

FPAYFee payment

Year of fee payment:4

REMIMaintenance fee reminder mailed
FPAYFee payment

Year of fee payment:8

SULPSurcharge for late payment

Year of fee payment:7

FPAYFee payment

Year of fee payment:12


[8]ページ先頭

©2009-2025 Movatter.jp