Movatterモバイル変換


[0]ホーム

URL:


US20040108217A1 - Methods for forming copper interconnect structures by co-plating of noble metals and structures formed thereby - Google Patents

Methods for forming copper interconnect structures by co-plating of noble metals and structures formed thereby
Download PDF

Info

Publication number
US20040108217A1
US20040108217A1US10/313,760US31376002AUS2004108217A1US 20040108217 A1US20040108217 A1US 20040108217A1US 31376002 AUS31376002 AUS 31376002AUS 2004108217 A1US2004108217 A1US 2004108217A1
Authority
US
United States
Prior art keywords
layer
copper
copper alloy
noble metal
ruthenium
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US10/313,760
Inventor
Valery Dubin
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Intel Corp
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by IndividualfiledCriticalIndividual
Priority to US10/313,760priorityCriticalpatent/US20040108217A1/en
Assigned to INTEL CORPORATIONreassignmentINTEL CORPORATIONASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS).Assignors: DUBIN, VALERY M.
Priority to TW092130835Aprioritypatent/TWI255873B/en
Priority to EP03781909Aprioritypatent/EP1567695A1/en
Priority to AU2003287704Aprioritypatent/AU2003287704A1/en
Priority to PCT/US2003/036064prioritypatent/WO2004053202A1/en
Priority to CN200380105242.7Aprioritypatent/CN1720354A/en
Publication of US20040108217A1publicationCriticalpatent/US20040108217A1/en
Priority to US11/152,269prioritypatent/US20050230263A1/en
Abandonedlegal-statusCriticalCurrent

Links

Images

Classifications

Definitions

Landscapes

Abstract

A method of forming a copper interconnect, comprising forming an opening in a dielectric layer disposed on a substrate, forming a barrier layer over the opening, forming a seed layer over the metal layer, and forming a copper-noble metal alloy layer by electroplating and/or electroless deposition on the seed layer. The copper-noble metal alloy improves the electrical characteristics and reliability of the copper interconnect.

Description

Claims (29)

What is claimed is:
1. A method of plating copper, comprising:
plating a copper alloy layer on a surface by electroplating, wherein the copper alloy layer substantially comprises copper and a noble metal.
2. The method ofclaim 1 wherein the copper alloy layer is formed by electroplating.
3. The method ofclaim 1 wherein the copper alloy layer is formed by electroless deposition.
4. The method ofclaim 1 wherein the surface comprises either a seed layer or a barrier layer.
5. The method ofclaim 2 wherein the seed layer comprises less than about 10% atomic weight of the noble metal.
6. The method ofclaim 1 wherein the noble metal comprises less than about 4% of the atomic weight of the copper alloy layer.
7. The method ofclaim 1, wherein the noble metal substantially comprises a material selected from the group consisting of silver, palladium, platinum, rhodium, ruthenium, gold, iridium, osmium, and combinations thereof.
8. A method of forming a copper interconnect, comprising:
forming an opening in a dielectric layer disposed on a substrate;
forming a barrier layer over the opening;
forming a seed layer over the barrier layer; and
forming a copper alloy layer on the seed layer, wherein the copper alloy comprises copper and a noble metal.
9. The method ofclaim 8 wherein the copper alloy layer is formed by electroplating.
10. The method ofclaim 8 wherein the copper alloy layer is formed by electroless depostion.
11. The method ofclaim 8 wherein the noble metal comprises less than about 4% of the atomic weight of the copper alloy layer.
12. The method ofclaim 8 wherein the seed layer comprises less than about 10% atomic weight of noble metals.
13. The method ofclaim 8 wherein the noble metal substantially comprises a material selected from the group consisting of silver, palladium, platinum, rhodium, ruthenium, gold, iridium and osmium and combinations thereof.
14. The method ofclaim 8 wherein the seed layer substantially comprises a material selected from the group consisting of copper, tin, aluminum, magnesium, silver, palladium, platinum, rhodium, ruthenium, gold, iridium, osmium and combinations thereof.
15. The method ofclaim 8 wherein the opening in the dielectric layer is a damascene structure.
16. The method ofclaim 8 wherein the barrier layer substantially comprises a material selected from the group consisting of tantalum, tungsten, titanium, ruthenium, tantalum nitride, tungsten nitride, titanium nitride, ruthenium nitride, tantalum silicide, tungsten silicide, titanium silicide, ruthenium silicide, tantalum carbide, tungsten carbide, titanium carbide, ruthenium carbide, and combinations thereof.
17. The method ofclaim 8 further including forming an etch stop layer.
18. The method ofclaim 17 wherein the etch stop layer substantially comprises a material selected from the group consisting of silicon carbide, silicon nitride, and combinations thereof.
19. The method ofclaim 18 wherein the etch stop layer is formed by chemical vapor deposition and is less than about 1000 angstroms thick.
20. The method ofclaim 8 further including forming a cladding layer.
21. The method ofclaim 20 wherein the cladding layer substantially comprises a material selected from the group consisting of silver, palladium, platinum, rhodium, ruthenium, gold, iridium, osmium, tungsten and combinations thereof.
22. The method ofclaim 21 wherein the cladding layer is formed by electroless deposition.
23. The method ofclaim 22, wherein the cladding layer substantially comprises a material selected from the group consisting of cobalt, nickel, tungsten, titanium, tantalum, molybdenum, zirconium, rhenium, boron, phosphorus, and combinations thereof.
24. A copper interconnect, comprising:
a dielectric layer having an opening;
a barrier layer on the opening; and
a copper alloy layer on the barrier layer wherein the copper alloy layer substantially comprises copper and a noble metal.
25. The method ofclaim 24 wherein the noble metal comprises less than about 4% of the atomic weight of the copper alloy layer.
26. The copper interconnect ofclaim 25, further including forming a cladding layer on the copper alloy layer.
27. The copper interconnect ofclaim 26 wherein the cladding layer substantially comprises a material selected from the group consisting of silver, palladium, platinum, rhodium, ruthenium, gold, iridium, osmium, tungsten and combinations thereof.
28. The copper interconnect ofclaim 24, further including forming an etch stop layer on the copper alloy layer.
29. The copper interconnect ofclaim 28 wherein the etch stop layer substantially comprises a material selected from the group consisting of silicon carbide, silicon nitride, and combinations thereof.
US10/313,7602002-12-052002-12-05Methods for forming copper interconnect structures by co-plating of noble metals and structures formed therebyAbandonedUS20040108217A1 (en)

Priority Applications (7)

Application NumberPriority DateFiling DateTitle
US10/313,760US20040108217A1 (en)2002-12-052002-12-05Methods for forming copper interconnect structures by co-plating of noble metals and structures formed thereby
TW092130835ATWI255873B (en)2002-12-052003-11-04Methods for forming copper interconnect structures by co-plating of noble metals and structures formed thereby
EP03781909AEP1567695A1 (en)2002-12-052003-11-06Methods for forming copper interconnect structures by co-plating of noble metals and structures formed thereby
AU2003287704AAU2003287704A1 (en)2002-12-052003-11-06Methods for forming copper interconnect structures by co-plating of noble metals and structures formed thereby
PCT/US2003/036064WO2004053202A1 (en)2002-12-052003-11-06Methods for forming copper interconnect structures by co-plating of noble metals and structures formed thereby
CN200380105242.7ACN1720354A (en)2002-12-052003-11-06Methods for forming interconnect structures by co-plating of noble metals and structures formed thereby
US11/152,269US20050230263A1 (en)2002-12-052005-06-13Methods for forming interconnect structures by co-plating of noble metals and structures formed thereby

Applications Claiming Priority (1)

Application NumberPriority DateFiling DateTitle
US10/313,760US20040108217A1 (en)2002-12-052002-12-05Methods for forming copper interconnect structures by co-plating of noble metals and structures formed thereby

Related Child Applications (1)

Application NumberTitlePriority DateFiling Date
US11/152,269DivisionUS20050230263A1 (en)2002-12-052005-06-13Methods for forming interconnect structures by co-plating of noble metals and structures formed thereby

Publications (1)

Publication NumberPublication Date
US20040108217A1true US20040108217A1 (en)2004-06-10

Family

ID=32468337

Family Applications (2)

Application NumberTitlePriority DateFiling Date
US10/313,760AbandonedUS20040108217A1 (en)2002-12-052002-12-05Methods for forming copper interconnect structures by co-plating of noble metals and structures formed thereby
US11/152,269AbandonedUS20050230263A1 (en)2002-12-052005-06-13Methods for forming interconnect structures by co-plating of noble metals and structures formed thereby

Family Applications After (1)

Application NumberTitlePriority DateFiling Date
US11/152,269AbandonedUS20050230263A1 (en)2002-12-052005-06-13Methods for forming interconnect structures by co-plating of noble metals and structures formed thereby

Country Status (6)

CountryLink
US (2)US20040108217A1 (en)
EP (1)EP1567695A1 (en)
CN (1)CN1720354A (en)
AU (1)AU2003287704A1 (en)
TW (1)TWI255873B (en)
WO (1)WO2004053202A1 (en)

Cited By (24)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US20040241321A1 (en)*2002-06-042004-12-02Applied Materials, Inc.Ruthenium layer formation for copper film deposition
US20040262764A1 (en)*2003-06-232004-12-30International Business Machines CorporationDual damascene interconnect structures having different materials for line and via conductors
US20050006245A1 (en)*2003-07-082005-01-13Applied Materials, Inc.Multiple-step electrodeposition process for direct copper plating on barrier metals
US20050085031A1 (en)*2003-10-152005-04-21Applied Materials, Inc.Heterogeneous activation layers formed by ionic and electroless reactions used for IC interconnect capping layers
US20060063375A1 (en)*2004-09-202006-03-23Lsi Logic CorporationIntegrated barrier and seed layer for copper interconnect technology
US20060153973A1 (en)*2002-06-042006-07-13Applied Materials, Inc.Ruthenium layer formation for copper film deposition
US20060157857A1 (en)*2004-07-092006-07-20International Business Machines CorporationMetal capped copper interconnect
US20060251872A1 (en)*2005-05-052006-11-09Wang Jenn YConductive barrier layer, especially an alloy of ruthenium and tantalum and sputter deposition thereof
US20060254503A1 (en)*2005-05-132006-11-16Cambrios Technologies CorporationSeed layers, cap layers, and thin films and methods of making thereof
US20070059502A1 (en)*2005-05-052007-03-15Applied Materials, Inc.Integrated process for sputter deposition of a conductive barrier layer, especially an alloy of ruthenium and tantalum, underlying copper or copper alloy seed layer
US20070072415A1 (en)*2005-09-282007-03-29Tokyo Electron LimitedMethod for integrating a ruthenium layer with bulk copper in copper metallization
WO2007081434A1 (en)*2006-01-072007-07-19Aviza Technology, Inc.Apparatus and method for the deposition of ruthenium containing films
US7300860B2 (en)2004-03-302007-11-27Intel CorporationIntegrated circuit with metal layer having carbon nanotubes and methods of making same
US20080164613A1 (en)*2007-01-102008-07-10International Business Machines CorporationULTRA-THIN Cu ALLOY SEED FOR INTERCONNECT APPLICATION
US20080274279A1 (en)*2002-06-042008-11-06Mei ChangNoble metal layer formation for copper film deposition
US20100038784A1 (en)*2008-08-142010-02-18International Business Machines CorporationRedundant barrier structure for interconnect and wiring applications, design structure and method of manufacture
US20100059893A1 (en)*2007-12-182010-03-11Hui-Lin ChangSynergy Effect of Alloying Materials in Interconnect Structures
US20100164108A1 (en)*2006-06-302010-07-01Johnston Steven WIntegrating a bottomless via to promote adsorption of antisuppressor on exposed copper surface and enhance electroplating superfill on noble metals
US20130207267A1 (en)*2012-02-132013-08-15SK Hynix Inc.Interconnection structures in a semiconductor device and methods of manufacturing the same
US9281235B2 (en)2011-07-182016-03-08Samsung Electronics Co., Ltd.Semiconductor packages and methods of forming the same
US20180350765A1 (en)*2017-05-312018-12-06Taiwan Semiconductor Manufacturing Co., Ltd.Semiconductor package structure with conductive line and method for forming the same
US10304735B2 (en)*2017-06-222019-05-28Globalfoundries Inc.Mechanically stable cobalt contacts
US10406774B2 (en)2016-10-172019-09-10U.S. Department Of EnergyDiffusion bonding of silicon carbide using iridium and hermetic silicon carbide-iridium bonds
US10580696B1 (en)2018-08-212020-03-03Globalfoundries Inc.Interconnects formed by a metal displacement reaction

Families Citing this family (14)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
KR100702797B1 (en)*2005-12-092007-04-03동부일렉트로닉스 주식회사 Copper wiring film formation method of semiconductor device
US7598163B2 (en)*2007-02-152009-10-06John CallahanPost-seed deposition process
US20090038947A1 (en)*2007-08-072009-02-12Emat Technology, Llc.Electroplating aqueous solution and method of making and using same
US7905994B2 (en)2007-10-032011-03-15Moses Lake Industries, Inc.Substrate holder and electroplating system
US20090250352A1 (en)*2008-04-042009-10-08Emat Technology, LlcMethods for electroplating copper
US8262894B2 (en)2009-04-302012-09-11Moses Lake Industries, Inc.High speed copper plating bath
CN102044427B (en)*2009-10-092012-06-06中芯国际集成电路制造(上海)有限公司Forming method of copper interconnecting wire and electroplating device
JP5436259B2 (en)*2010-02-162014-03-05日本特殊陶業株式会社 Multilayer wiring board manufacturing method and multilayer wiring board
JP5996244B2 (en)*2011-04-192016-09-21ローム アンド ハース エレクトロニック マテリアルズ エルエルシーRohm and Haas Electronic Materials LLC Copper plating on semiconductors
US9165895B2 (en)*2011-11-072015-10-20Infineon Technologies AgMethod for separating a plurality of dies and a processing device for separating a plurality of dies
US20140008234A1 (en)*2012-07-092014-01-09Rohm And Haas Electronic Materials LlcMethod of metal plating semiconductors
US8749060B2 (en)2012-09-212014-06-10Taiwan Semiconductor Manufacturing Company, Ltd.Method of semiconductor integrated circuit fabrication
KR102491289B1 (en)*2016-12-162023-01-25토프쉐 에이/에스 Adhesion of Coatings to Interconnects for Solid Oxide Cell Stacks
TWI647342B (en)*2017-08-032019-01-11國家中山科學研究院 Copper-silver two-component metal plating liquid for semiconductor wires and plating method

Citations (16)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US5549808A (en)*1995-05-121996-08-27International Business Machines CorporationMethod for forming capped copper electrical interconnects
US5616422A (en)*1994-02-281997-04-01International Business Machines CorporationMetallized substrate
US5969422A (en)*1997-05-151999-10-19Advanced Micro Devices, Inc.Plated copper interconnect structure
US5989623A (en)*1997-08-191999-11-23Applied Materials, Inc.Dual damascene metallization
US6100184A (en)*1997-08-202000-08-08Sematech, Inc.Method of making a dual damascene interconnect structure using low dielectric constant material for an inter-level dielectric layer
US6136707A (en)*1999-10-022000-10-24Cohen; UriSeed layers for interconnects and methods for fabricating such seed layers
US6174812B1 (en)*1999-06-082001-01-16United Microelectronics Corp.Copper damascene technology for ultra large scale integration circuits
US6326305B1 (en)*2000-12-052001-12-04Advanced Micro Devices, Inc.Ceria removal in chemical-mechanical polishing of integrated circuits
US6344125B1 (en)*2000-04-062002-02-05International Business Machines CorporationPattern-sensitive electrolytic metal plating
US20020050459A1 (en)*2000-11-022002-05-02Kabushiki Kaisha ToshibaElectronic device manufacturing method
US20020084529A1 (en)*2000-12-282002-07-04Dubin Valery M.Interconnect structures and a method of electroless introduction of interconnect structures
US6503828B1 (en)*2001-06-142003-01-07Lsi Logic CorporationProcess for selective polishing of metal-filled trenches of integrated circuit structures
US6525425B1 (en)*2000-06-142003-02-25Advanced Micro Devices, Inc.Copper interconnects with improved electromigration resistance and low resistivity
US20030075808A1 (en)*2001-08-132003-04-24Hiroaki InoueSemiconductor device, method for manufacturing the same, and plating solution
US20030116439A1 (en)*2001-12-212003-06-26International Business Machines CorporationMethod for forming encapsulated metal interconnect structures in semiconductor integrated circuit devices
US6605874B2 (en)*2001-12-192003-08-12Intel CorporationMethod of making semiconductor device using an interconnect

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
JP3040745B2 (en)*1998-01-122000-05-15松下電子工業株式会社 Semiconductor device and manufacturing method thereof
US6153935A (en)*1999-09-302000-11-28International Business Machines CorporationDual etch stop/diffusion barrier for damascene interconnects
US6455409B1 (en)*2001-02-282002-09-24Advanced Micro Devices, Inc.Damascene processing using a silicon carbide hard mask
JP2003293193A (en)*2002-04-022003-10-15Nec Electronics Corp Fine circuit wiring forming method and apparatus used therefor
US20040118699A1 (en)*2002-10-022004-06-24Applied Materials, Inc.Homogeneous copper-palladium alloy plating for enhancement of electro-migration resistance in interconnects

Patent Citations (17)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US5616422A (en)*1994-02-281997-04-01International Business Machines CorporationMetallized substrate
US5549808A (en)*1995-05-121996-08-27International Business Machines CorporationMethod for forming capped copper electrical interconnects
US5969422A (en)*1997-05-151999-10-19Advanced Micro Devices, Inc.Plated copper interconnect structure
US5989623A (en)*1997-08-191999-11-23Applied Materials, Inc.Dual damascene metallization
US6100184A (en)*1997-08-202000-08-08Sematech, Inc.Method of making a dual damascene interconnect structure using low dielectric constant material for an inter-level dielectric layer
US6174812B1 (en)*1999-06-082001-01-16United Microelectronics Corp.Copper damascene technology for ultra large scale integration circuits
US6136707A (en)*1999-10-022000-10-24Cohen; UriSeed layers for interconnects and methods for fabricating such seed layers
US6344125B1 (en)*2000-04-062002-02-05International Business Machines CorporationPattern-sensitive electrolytic metal plating
US6525425B1 (en)*2000-06-142003-02-25Advanced Micro Devices, Inc.Copper interconnects with improved electromigration resistance and low resistivity
US20020050459A1 (en)*2000-11-022002-05-02Kabushiki Kaisha ToshibaElectronic device manufacturing method
US6326305B1 (en)*2000-12-052001-12-04Advanced Micro Devices, Inc.Ceria removal in chemical-mechanical polishing of integrated circuits
US20020084529A1 (en)*2000-12-282002-07-04Dubin Valery M.Interconnect structures and a method of electroless introduction of interconnect structures
US6977224B2 (en)*2000-12-282005-12-20Intel CorporationMethod of electroless introduction of interconnect structures
US6503828B1 (en)*2001-06-142003-01-07Lsi Logic CorporationProcess for selective polishing of metal-filled trenches of integrated circuit structures
US20030075808A1 (en)*2001-08-132003-04-24Hiroaki InoueSemiconductor device, method for manufacturing the same, and plating solution
US6605874B2 (en)*2001-12-192003-08-12Intel CorporationMethod of making semiconductor device using an interconnect
US20030116439A1 (en)*2001-12-212003-06-26International Business Machines CorporationMethod for forming encapsulated metal interconnect structures in semiconductor integrated circuit devices

Cited By (44)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US7658970B2 (en)2002-06-042010-02-09Mei ChangNoble metal layer formation for copper film deposition
US20040241321A1 (en)*2002-06-042004-12-02Applied Materials, Inc.Ruthenium layer formation for copper film deposition
US20060153973A1 (en)*2002-06-042006-07-13Applied Materials, Inc.Ruthenium layer formation for copper film deposition
US20080274279A1 (en)*2002-06-042008-11-06Mei ChangNoble metal layer formation for copper film deposition
US7910165B2 (en)2002-06-042011-03-22Applied Materials, Inc.Ruthenium layer formation for copper film deposition
US20040262764A1 (en)*2003-06-232004-12-30International Business Machines CorporationDual damascene interconnect structures having different materials for line and via conductors
US20080026566A1 (en)*2003-06-232008-01-31International Business Machines CorporationDual damascene interconnect structures having different materials for line and via conductors
US7300867B2 (en)2003-06-232007-11-27International Business Machines CorporationDual damascene interconnect structures having different materials for line and via conductors
US6958540B2 (en)*2003-06-232005-10-25International Business Machines CorporationDual damascene interconnect structures having different materials for line and via conductors
US20050245068A1 (en)*2003-06-232005-11-03International Business Machines CorporationDual damascene interconnect structures having different materials for line and via conductors
US7704876B2 (en)2003-06-232010-04-27International Business Machines CorporationDual damascene interconnect structures having different materials for line and via conductors
US20090120799A1 (en)*2003-07-082009-05-14Zhi-Wen SunMultiple-step electrodeposition process for direct copper plating on barrier metals
US20050006245A1 (en)*2003-07-082005-01-13Applied Materials, Inc.Multiple-step electrodeposition process for direct copper plating on barrier metals
US20050085031A1 (en)*2003-10-152005-04-21Applied Materials, Inc.Heterogeneous activation layers formed by ionic and electroless reactions used for IC interconnect capping layers
US7300860B2 (en)2004-03-302007-11-27Intel CorporationIntegrated circuit with metal layer having carbon nanotubes and methods of making same
US20060157857A1 (en)*2004-07-092006-07-20International Business Machines CorporationMetal capped copper interconnect
US7495338B2 (en)*2004-07-092009-02-24International Business Machines CorporationMetal capped copper interconnect
US20060063375A1 (en)*2004-09-202006-03-23Lsi Logic CorporationIntegrated barrier and seed layer for copper interconnect technology
US7300869B2 (en)*2004-09-202007-11-27Lsi CorporationIntegrated barrier and seed layer for copper interconnect technology
JP2008541428A (en)*2005-05-052008-11-20アプライド マテリアルズ インコーポレイテッド Conductive barrier layers, especially ruthenium and tantalum alloys and their sputter deposition
US20060251872A1 (en)*2005-05-052006-11-09Wang Jenn YConductive barrier layer, especially an alloy of ruthenium and tantalum and sputter deposition thereof
WO2006121604A3 (en)*2005-05-052007-09-13Applied Materials IncConductive barrier layer, especially an alloy of ruthenium and tantalum and sputter deposition thereof
US20070059502A1 (en)*2005-05-052007-03-15Applied Materials, Inc.Integrated process for sputter deposition of a conductive barrier layer, especially an alloy of ruthenium and tantalum, underlying copper or copper alloy seed layer
US7695981B2 (en)*2005-05-132010-04-13Siluria Technologies, Inc.Seed layers, cap layers, and thin films and methods of making thereof
US20060254503A1 (en)*2005-05-132006-11-16Cambrios Technologies CorporationSeed layers, cap layers, and thin films and methods of making thereof
US7713876B2 (en)*2005-09-282010-05-11Tokyo Electron LimitedMethod for integrating a ruthenium layer with bulk copper in copper metallization
US20070072415A1 (en)*2005-09-282007-03-29Tokyo Electron LimitedMethod for integrating a ruthenium layer with bulk copper in copper metallization
WO2007081434A1 (en)*2006-01-072007-07-19Aviza Technology, Inc.Apparatus and method for the deposition of ruthenium containing films
US20100164108A1 (en)*2006-06-302010-07-01Johnston Steven WIntegrating a bottomless via to promote adsorption of antisuppressor on exposed copper surface and enhance electroplating superfill on noble metals
WO2008027186A3 (en)*2006-08-292008-10-16Applied Materials IncIntegrated process for sputter deposition of a conductive barrier layer, especially an alloy of ruthenium and tantalum, underlying copper or copper alloy seed layer
US20080164613A1 (en)*2007-01-102008-07-10International Business Machines CorporationULTRA-THIN Cu ALLOY SEED FOR INTERCONNECT APPLICATION
US20100059893A1 (en)*2007-12-182010-03-11Hui-Lin ChangSynergy Effect of Alloying Materials in Interconnect Structures
US8264046B2 (en)2007-12-182012-09-11Taiwan Semiconductor Manufacturing Company, Ltd.Synergy effect of alloying materials in interconnect structures
US20100038784A1 (en)*2008-08-142010-02-18International Business Machines CorporationRedundant barrier structure for interconnect and wiring applications, design structure and method of manufacture
US7928569B2 (en)*2008-08-142011-04-19International Business Machines CorporationRedundant barrier structure for interconnect and wiring applications, design structure and method of manufacture
US9281235B2 (en)2011-07-182016-03-08Samsung Electronics Co., Ltd.Semiconductor packages and methods of forming the same
US20130207267A1 (en)*2012-02-132013-08-15SK Hynix Inc.Interconnection structures in a semiconductor device and methods of manufacturing the same
US10406774B2 (en)2016-10-172019-09-10U.S. Department Of EnergyDiffusion bonding of silicon carbide using iridium and hermetic silicon carbide-iridium bonds
US20180350765A1 (en)*2017-05-312018-12-06Taiwan Semiconductor Manufacturing Co., Ltd.Semiconductor package structure with conductive line and method for forming the same
US10515923B2 (en)*2017-05-312019-12-24Taiwan Semiconductor Manufacturing Co., Ltd.Method for forming semiconductor package structure with twinned copper layer
US11114405B2 (en)2017-05-312021-09-07Taiwan Semiconductor Manufacturing Co., Ltd.Semiconductor package structure with twinned copper
US10304735B2 (en)*2017-06-222019-05-28Globalfoundries Inc.Mechanically stable cobalt contacts
US10699949B2 (en)2017-06-222020-06-30Globalfoundries Inc.Mechanically stable cobalt contacts
US10580696B1 (en)2018-08-212020-03-03Globalfoundries Inc.Interconnects formed by a metal displacement reaction

Also Published As

Publication numberPublication date
AU2003287704A1 (en)2004-06-30
TWI255873B (en)2006-06-01
US20050230263A1 (en)2005-10-20
CN1720354A (en)2006-01-11
EP1567695A1 (en)2005-08-31
WO2004053202A1 (en)2004-06-24
TW200422440A (en)2004-11-01

Similar Documents

PublicationPublication DateTitle
US20040108217A1 (en)Methods for forming copper interconnect structures by co-plating of noble metals and structures formed thereby
US5969422A (en)Plated copper interconnect structure
US6249055B1 (en)Self-encapsulated copper metallization
US7694413B2 (en)Method of making a bottomless via
US5913147A (en)Method for fabricating copper-aluminum metallization
TWI406361B (en)Structure and method for creating reliable via contacts for interconnect applications
US7008872B2 (en)Use of conductive electrolessly deposited etch stop layers, liner layers and via plugs in interconnect structures
US6022808A (en)Copper interconnect methodology for enhanced electromigration resistance
EP1346408B1 (en)Method of electroless introduction of interconnect structures
US20040026786A1 (en)Semiconductor device using an interconnect
US20050014359A1 (en)Semiconductor device manufacturing method
US20120056325A1 (en)Methods of fabricating electronic devices using direct copper plating
JP2010505239A (en) Metal layer on insulator patterned by wet chemical deposition including electroless phase and current supply phase
US20060163739A1 (en)Semiconductor device and method for production thereof
US20040028882A1 (en)Structure comprising an interlayer of palladium and/or platinum and method for fabrication thereof
US20020092673A1 (en)Tungsten encapsulated copper interconnections using electroplating
JP2000156406A (en)Semiconductor device and its manufacture
US6875260B2 (en)Copper activator solution and method for semiconductor seed layer enhancement
US7479687B2 (en)Deep via seed repair using electroless plating chemistry
KR100451767B1 (en)Method for forming interconnect structures of semiconductor device
KR100451766B1 (en)Method for forming interconnect structures of semiconductor device
JP2008118063A (en) Semiconductor device and manufacturing method of semiconductor device
KR100720400B1 (en) Metal wiring formation method of semiconductor device
JP2007027177A (en)Method of manufacturing semiconductor device

Legal Events

DateCodeTitleDescription
ASAssignment

Owner name:INTEL CORPORATION, CALIFORNIA

Free format text:ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:DUBIN, VALERY M.;REEL/FRAME:013670/0241

Effective date:20030108

STCBInformation on status: application discontinuation

Free format text:ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION


[8]ページ先頭

©2009-2025 Movatter.jp