Movatterモバイル変換


[0]ホーム

URL:


US20040001363A1 - Enhanced read & write methods for negative differential resistance (ndr)based memory device - Google Patents

Enhanced read & write methods for negative differential resistance (ndr)based memory device
Download PDF

Info

Publication number
US20040001363A1
US20040001363A1US10/185,247US18524702AUS2004001363A1US 20040001363 A1US20040001363 A1US 20040001363A1US 18524702 AUS18524702 AUS 18524702AUS 2004001363 A1US2004001363 A1US 2004001363A1
Authority
US
United States
Prior art keywords
ndr
memory cell
bias signal
during
data value
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US10/185,247
Other versions
US6847562B2 (en
Inventor
Tsu-Jae King
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Synopsys Inc
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority to US10/185,247priorityCriticalpatent/US6847562B2/en
Application filed by IndividualfiledCriticalIndividual
Priority to PCT/US2003/019925prioritypatent/WO2004003915A2/en
Priority to AU2003243773Aprioritypatent/AU2003243773A1/en
Priority to CN03820152.6Aprioritypatent/CN1679113A/en
Priority to JP2004517782Aprioritypatent/JP2005531877A/en
Priority to EP03762013Aprioritypatent/EP1518245A4/en
Publication of US20040001363A1publicationCriticalpatent/US20040001363A1/en
Assigned to PROGRESSANT TECHNOLOGIES, INC.reassignmentPROGRESSANT TECHNOLOGIES, INC.ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS).Assignors: KING, TSU-JAE, LIU, DAVID K.Y.
Priority to US11/010,132prioritypatent/US7012842B2/en
Publication of US6847562B2publicationCriticalpatent/US6847562B2/en
Application grantedgrantedCritical
Priority to US11/243,346prioritypatent/US7095659B2/en
Assigned to SYNOPSYS, INC.reassignmentSYNOPSYS, INC.ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS).Assignors: PROGRESSANT TECHNOLOGIES, INC.
Adjusted expirationlegal-statusCritical
Expired - Lifetimelegal-statusCriticalCurrent

Links

Images

Classifications

Definitions

Landscapes

Abstract

An enhanced method of writing and reading a memory device, such as an SRAM using negative differential resistance (NDR) elements), is disclosed. This is done through selective control of biasing of the active elements in a memory cell. For example in a write operation, a memory cell is placed in an intermediate state to increase write speed. In an NDR based embodiments, this is done by reducing a bias voltage to NDR FETs so as to weaken the NDR element (and thus disable an NDR effect) during the write operation. Conversely, during a read operation, the bias voltages are increased to enhance peak current (as well as an NDR effect), and thus provide additional current drive to a BIT line. Embodiments using such procedures achieve superior peak to valley current ratios (PVR), read/write speed, etc.

Description

Claims (38)

What is claimed is:
1. A method of operating a memory cell that includes a negative differential resistance (NDR) capable element, comprising the steps of:
(a) applying a bias signal to the NDR-capable element, during a first operation period in which the memory cell is storing a data value, to enable the NDR-capable element to operate with an NDR characteristic;
wherein said NDR characteristic is adjusted to facilitate storing of said data value in the memory cell during a first storage operation;
(b) adjusting said bias signal, during a second operation period, so as to disable said NDR characteristic immediately prior to and/or during a second operation associated with the memory cell.
2. The method ofclaim 1, wherein said second operation is a write operation.
3. The method of claim, wherein the NDR-capable element is an NDR field effect transistor (FET) and said NDR characteristic is exhibited in a channel region of said NDR FET.
4. The method ofclaim 3, wherein said bias signal is adjusted so that is reduced below a threshold voltage required to activate said NDR characteristic in said NDR FET.
5. The method ofclaim 1, further including a step: adjusting said bias signal during said second operation period to re-enable said NDR characteristic and facilitate storing of a new data value written to the memory cell during said second operation.
6. A method of operating a memory cell that includes a negative differential resistance (NDR) element, comprising the steps of:
(a) applying a bias signal to the NDR element during a first period in which the memory cell is storing a data value, said bias signal having a first signal characteristic during said first period so as to control the NDR element to have a first NDR characteristic; and
(b) adjusting said bias signal to have a second signal characteristic during a second period, so as to control the NDR element to have a second NDR characteristic immediately prior to and/or during a write operation associated with the memory cell.
7. The method ofclaim 6, wherein said first signal characteristic is a first signal voltage amplitude level associated with said bias signal, and said second signal characteristic is a second signal voltage amplitude level associated with said bias signal.
8. The method ofclaim 7, wherein said first signal voltage amplitude level is greater than said second signal voltage amplitude level so that the first NDR characteristic includes an NDR operating region and the second NDR characteristic does not include an NDR operating region.
9. The method ofclaim 7, wherein said first signal voltage amplitude level is greater than said second signal voltage amplitude level so that the first NDR characteristic includes a relatively high peak current and the second NDR characteristic includes a relatively lower peak current.
10. The method ofclaim 6, wherein said data value is erased before said write operation effectuates writing of a subsequent data value to the memory cell.
11. The method ofclaim 6, wherein the NDR element is a first NDR element, and said bias signal is applied to a second NDR element of the memory cell as well at substantially the same time during said first period and said second period.
12. A method of operating a memory cell that includes a negative differential resistance (NDR) field effect transistor (FET) comprising the steps of:
(a) applying a bias signal to the NDR FET to cause it to operate with an NDR characteristic; and
(b) erasing a first data value stored in the memory cell, immediately prior to a write operation, by adjusting said bias signal to attenuate and/or disable said NDR characteristic, said first data value comprising at least a first voltage potential or a second voltage potential present in a storage node of the memory cell;
wherein said erasing step also sets said storage node to a third voltage potential, said third voltage potential being set without regard to a voltage potential associated with a second data value to be written to the memory cell;
(c) writing said second data value to the memory cell during a write operation under control of a write signal to adjust the storage node from said third voltage potential to one of at least said first voltage potential or said second voltage potential.
13. The method ofclaim 12, wherein said third voltage potential corresponds to a voltage potential that is approximately half-way between said first voltage potential and said second voltage potential.
14. The method ofclaim 12, wherein said third voltage potential corresponds to either said first voltage potential or said second voltage potential.
15. The method ofclaim 12, wherein the NDR FET is a pull-up element in the memory cell, and said bias signal is also applied to a second NDR FET acting as a pull-down element of the memory cell.
16. A method of operating a memory cell comprising the steps of:
(a) applying a bias signal to a pull-up element to cause it to store a first data value at a storage node, said first data value comprising at least a first logic level or a second logic level;
(b) erasing said first data value stored in the memory cell, immediately prior to a write operation, by controlling said bias signal;
wherein said erasing step also sets the memory cell to a third logic level, said third logic level being an indeterminate level between said first logic level and said second logic level;
(c) writing a second data value to the memory cell during a write operation under control of a write signal to set the memory cell to said first logic level or said second logic level.
17. The method ofclaim 16, further including a step: applying said bias signal to a pull-down element of the memory cell at least during steps (a) and (b).
18. The method ofclaim 16, wherein during step (a) said bias signal is set to a first amplitude, during step (b) said bias signal is set to a second amplitude that is less than said first amplitude, and during step (c) said bias signal is adjusted from said second amplitude back to said first amplitude.
19. The method ofclaim 16, further including a step: generating a bias control signal, in response to initiation of a write operation, to control signal characteristics of said bias signal, including an amplitude of such signal.
20. The method ofclaim 16, wherein the memory cell includes one or more negative differential resistance (NDR) elements receiving said bias signal, including at least one NDR field effect transistor.
21. A method of operating a memory cell that includes a negative differential resistance (NDR) capable element, comprising the steps of:
(a) applying a bias signal to the NDR-capable element, during a first operation period in which the memory cell is storing a data value, to enable the NDR-capable element to operate with an NDR characteristic;
wherein said NDR characteristic is adjusted to facilitate storing of said data value in the memory cell during a first storage operation;
(b) adjusting said bias signal, during a second operation period, so as to enhance said NDR characteristic and a current drive characteristic of the NDR-capable element immediately prior to and/or during a second operation associated with the memory cell.
22. The method ofclaim 21, wherein the NDR-capable element includes an NDR field effect transistor (NDR FET).
23. The method ofclaim 21, wherein said second operation is a read operation.
24. The method ofclaim 21, wherein during step (b) said bias signal is adjusted to have an amplitude that is larger than during step (a).
25. The method ofclaim 24, wherein after step (b) is completed, said bias signal is again adjusted to have an amplitude equal to that used in step (a).
26. The method ofclaim 21, wherein a ratio of a quiescent current produced by the memory cell to a read operation current produced by the memory cell exceeds 10,000 to enable the memory cell to operate as part of a multi-megabit memory array.
27. The method ofclaim 23, further including a step: precharging a BIT line coupled to the memory cell to accelerate said read operation.
28. A method of operating a memory cell that includes a negative differential resistance (NDR) capable element, comprising the steps of:
(a) applying a bias signal to the NDR-capable element, during a first operation period in which the memory cell is storing a data value, to enable the NDR-capable element to operate with a first peak current characteristic;
wherein said first peak current characteristic is adjusted to facilitate storing of said data value in the memory cell during a first storage operation;
(b) adjusting said bias signal, during a second operation period, so as to lower said first peak current characteristic immediately prior to and/or during a second operation associated with the memory cell.
29. The method ofclaim 28, wherein said second operation is a write operation.
30. The method ofclaim 28, wherein the NDR-capable element is an NDR field effect transistor (FET).
31. The method ofclaim 30, wherein said bias signal is adjusted so that is reduced below a threshold voltage required to activate an NDR characteristic in said NDR FET.
32. The method ofclaim 28, further including a step: adjusting said bias signal during said second operation period to re-enable said first peak current characteristic and facilitate storing of a new data value written to the memory cell during said second operation.
33. A method of operating a memory cell that includes a negative differential resistance (NDR) element, comprising the steps of:
applying a bias signal to the NDR element during a first period in which the memory cell is storing a data value, said bias signal having a first signal characteristic during said first period so as to control the NDR element to have a first NDR characteristic;
adjusting said bias signal to have a second characteristic during a second period, so as to control the NDR element to have a second NDR characteristic immediately prior to and/or during a read operation associated with the memory cell.
34. A method of operating a memory cell comprising the steps of:
applying a bias signal to at least one of a pull-up element or a pull-down element coupling a storage node to a first potential, during a first operation period in which the memory cell is storing a data value, to maintain said data value at said storage node in accordance with said first potential;
adjusting said bias signal, during a second operation period, so as to enhance a current drive characteristic of the pull-up element and/or pull-down element immediately prior to and/or during a read operation associated with the memory cell.
35. In a memory device having three active elements, including a transfer field effect transistor (FET), a first negative differential resistance (NDR) element and a second NDR element that are operably interconnected to store a data value, the improvement comprising the steps of:
applying a variable bias signal directly to at least one of the first NDR element and the second NDR element to control a current path that exhibits NDR behavior during operation of the memory device;
wherein said variable bias signal is configured at a first value during a period when the memory device is storing the data value, and said variable bias signal is configured at a second value at least during a period when the data value is being written to or read from the memory device.
36. In a memory device having including a transfer field effect transistor (FET), a first pull-down element and a pull-up element that are operably interconnected to store a data value at a storage node, the data value being represented by at least a first voltage state or a second voltage state, the improvement comprising the steps of:
applying a variable bias signal directly to at least one of the first pull-down element and the pull-up element to control current characteristics of a current path coupling the storage node to a first voltage potential;
wherein said variable bias signal is set to a first value during a period when the memory device is storing the data value, and said variable bias signal is set to a second value immediately prior at least during a period when the data value is being written to the memory device so as to disable said current path and place such storage node in an intermediate voltage potential state.
37. In a memory device having including a transfer field effect transistor (FET), a first pull-down element and a pull-up element that are operably interconnected to store a data value at a storage node, the improvement comprising the steps of:
applying a variable bias signal directly to at least one of the first pull-down element and the pull-up element to control current characteristics of a current path coupling the storage node to a first voltage potential;
wherein said variable bias signal is set to a first value during a period when the memory device is storing the data value, and said variable bias signal is set to a second value immediately prior at least during a period when the data value is being read from the memory device so as to increase an amount of current that can be carried in said current path and increase a read speed for the memory device.
38. In a memory cell consisting of at most three active elements, including a transfer field effect transistor (FET), a first negative differential resistance (NDR) FET and a second NDR FET that are operably interconnected to store a first data value, the first data value being represented by at least a first voltage state or a second voltage state, the improvement comprising the steps of:
(a) applying a first bias signal to the first NDR FET during a storage operation of the memory cell so as to control storing the first data value using a first NDR characteristic of said first NDR FET; and
(b) applying a second bias signal to the second NDR FET and the second NDR FET during a storage operation of the memory cell so as to control storing the first data value using NDR characteristics of said first NDR FET and said second NDR FET; and
(c) modifying said first bias signal and said second bias signal during a write operation to the memory cell to generate a write-enhancement first bias signal and a write-enhancement second bias signal; and
wherein said write-enhancement first bias signal and said write-enhancement second bias signal are adapted to erase the data value and set the memory cell to a third voltage state immediately prior to writing a subsequent data value to the memory cell, said third voltage state being intermediate said first voltage state and said second voltage state;
(d) modifying said first bias signal and said second bias signal during a read operation to the memory cell to generate a read-enhancement first bias signal and a read-enhancement second bias signal; and
wherein said read-enhancement first bias signal and said read-enhancement second bias signal are adapted to enhance current drive characteristics of the first NDR FET and the second NDR FET during said read operation.
US10/185,2472002-06-282002-06-28Enhanced read and write methods for negative differential resistance (NDR) based memory deviceExpired - LifetimeUS6847562B2 (en)

Priority Applications (8)

Application NumberPriority DateFiling DateTitle
US10/185,247US6847562B2 (en)2002-06-282002-06-28Enhanced read and write methods for negative differential resistance (NDR) based memory device
PCT/US2003/019925WO2004003915A2 (en)2002-06-282003-06-25Enhanced read & write methods for negative differential resistance (ndr) based memory device
AU2003243773AAU2003243773A1 (en)2002-06-282003-06-25Enhanced read and write methods for negative differential resistance (ndr) based memory device
CN03820152.6ACN1679113A (en)2002-06-282003-06-25 Enhanced read and write method for memory based on negative differential resistance (NDR)
JP2004517782AJP2005531877A (en)2002-06-282003-06-25 Enhanced write / read method for memory devices utilizing negative differential resistance (NDR)
EP03762013AEP1518245A4 (en)2002-06-282003-06-25Enhanced read-write methods for negative differential resistance (ndr) based memory device
US11/010,132US7012842B2 (en)2002-06-282004-12-09Enhanced read and write methods for negative differential resistance (NDR) based memory device
US11/243,346US7095659B2 (en)2002-06-282005-10-03Variable voltage supply bias and methods for negative differential resistance (NDR) based memory device

Applications Claiming Priority (1)

Application NumberPriority DateFiling DateTitle
US10/185,247US6847562B2 (en)2002-06-282002-06-28Enhanced read and write methods for negative differential resistance (NDR) based memory device

Related Child Applications (1)

Application NumberTitlePriority DateFiling Date
US11/010,132ContinuationUS7012842B2 (en)2002-06-282004-12-09Enhanced read and write methods for negative differential resistance (NDR) based memory device

Publications (2)

Publication NumberPublication Date
US20040001363A1true US20040001363A1 (en)2004-01-01
US6847562B2 US6847562B2 (en)2005-01-25

Family

ID=29779572

Family Applications (2)

Application NumberTitlePriority DateFiling Date
US10/185,247Expired - LifetimeUS6847562B2 (en)2002-06-282002-06-28Enhanced read and write methods for negative differential resistance (NDR) based memory device
US11/010,132Expired - LifetimeUS7012842B2 (en)2002-06-282004-12-09Enhanced read and write methods for negative differential resistance (NDR) based memory device

Family Applications After (1)

Application NumberTitlePriority DateFiling Date
US11/010,132Expired - LifetimeUS7012842B2 (en)2002-06-282004-12-09Enhanced read and write methods for negative differential resistance (NDR) based memory device

Country Status (6)

CountryLink
US (2)US6847562B2 (en)
EP (1)EP1518245A4 (en)
JP (1)JP2005531877A (en)
CN (1)CN1679113A (en)
AU (1)AU2003243773A1 (en)
WO (1)WO2004003915A2 (en)

Cited By (5)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US20040022109A1 (en)*2002-08-012004-02-05T-Ram, Inc.Single data line sensing scheme for TCCT-based memory cells
US20050153461A1 (en)*2002-12-092005-07-14Progressant Technologies, Inc.Process for controlling performance characteristics of a negative differential resistance (NDR) device
US7324394B1 (en)2002-08-012008-01-29T-Ram Semiconductor, Inc.Single data line sensing scheme for TCCT-based memory cells
US20090296506A1 (en)*2008-05-282009-12-03Macronix International Co., Ltd.Sense amplifier and data sensing method thereof
US9082640B2 (en)2012-09-062015-07-14Kabushiki Kaisha ToshibaPass gate and semiconductor storage device having the same

Families Citing this family (6)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US7301821B1 (en)2005-10-132007-11-27Actel CorporationVolatile data storage in a non-volatile memory cell array
KR100718043B1 (en)2006-05-042007-05-14주식회사 하이닉스반도체 Noise measuring power supply and noise measuring method of semiconductor memory
US20090185311A1 (en)*2008-01-182009-07-23Broadcom CorporationMultiple access hard disk
US8755218B2 (en)2011-05-312014-06-17Altera CorporationMultiport memory element circuitry
US9431097B2 (en)2014-12-222016-08-30Qualcomm IncorporatedVolatile/non-volatile SRAM device
AT517322A1 (en)2015-06-102016-12-15Trodat Gmbh Stamp and impression unit, in particular as a spare part for a stamp

Citations (90)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US3588736A (en)*1969-06-301971-06-28IbmThree-terminal bulk negative resistance device operable in oscillatory and bistable modes
US3903542A (en)*1974-03-111975-09-02Westinghouse Electric CorpSurface gate-induced conductivity modulated negative resistance semiconductor device
US3974486A (en)*1975-04-071976-08-10International Business Machines CorporationMultiplication mode bistable field effect transistor and memory utilizing same
US4047974A (en)*1975-12-301977-09-13Hughes Aircraft CompanyProcess for fabricating non-volatile field effect semiconductor memory structure utilizing implanted ions to induce trapping states
US4143393A (en)*1977-06-211979-03-06International Business Machines CorporationHigh field capacitor structure employing a carrier trapping region
US4644386A (en)*1982-06-291987-02-17Handotai Kenkyu ShinkokaiIntegrated circuit employing insulated gate electrostatic induction transistor
US4806998A (en)*1986-06-301989-02-21Thomson-CsfHeterojunction and dual channel semiconductor field effect transistor or negative transconductive device
US4945393A (en)*1988-06-211990-07-31At&T Bell LaboratoriesFloating gate memory circuit and apparatus
US5021841A (en)*1988-10-141991-06-04University Of IllinoisSemiconductor device with controlled negative differential resistance characteristic
US5023836A (en)*1988-07-201991-06-11Fujitsu LimitedSemiconductor memory device
US5032891A (en)*1989-05-171991-07-16Kabushiki Kaisha ToshibaSemiconductor memory device and manufacturing method thereof
US5084743A (en)*1990-03-151992-01-28North Carolina State University At RaleighHigh current, high voltage breakdown field effect transistor
US5093699A (en)*1990-03-121992-03-03Texas A & M University SystemGate adjusted resonant tunnel diode device and method of manufacture
US5130763A (en)*1989-01-241992-07-14U.S. Philips Corp.Integrated semiconductor device with an insulated-gate field effect transistor having a negative transconductance zone
US5162880A (en)*1989-09-271992-11-10Kabushiki Kaisha ToshibaNonvolatile memory cell having gate insulation film with carrier traps therein
US5189499A (en)*1990-02-211993-02-23Sony CorporationCharge-coupled device and process of fabrication thereof
US5357134A (en)*1991-10-311994-10-18Rohm Co., Ltd.Nonvolatile semiconductor device having charge trap film containing silicon crystal grains
US5390145A (en)*1993-04-151995-02-14Fujitsu LimitedResonance tunnel diode memory
US5442194A (en)*1994-01-071995-08-15Texas Instruments IncorporatedRoom-temperature tunneling hot-electron transistor
US5448513A (en)*1993-12-021995-09-05Regents Of The University Of CaliforniaCapacitorless DRAM device on silicon-on-insulator substrate
US5455432A (en)*1994-10-111995-10-03Kobe Steel UsaDiamond semiconductor device with carbide interlayer
US5463234A (en)*1992-03-311995-10-31Kabushiki Kaisha ToshibaHigh-speed semiconductor gain memory cell with minimal area occupancy
US5477169A (en)*1994-06-201995-12-19MotorolaLogic circuit with negative differential resistance device
US5523603A (en)*1990-04-161996-06-04Digital Equipment CorporationSemiconductor device with reduced time-dependent dielectric failures
US5543652A (en)*1992-08-101996-08-06Hitachi, Ltd.Semiconductor device having a two-channel MISFET arrangement defined by I-V characteristic having a negative resistance curve and SRAM cells employing the same
US5552622A (en)*1992-07-141996-09-03Mitsuteru KimuraTunnel transistor
US5606177A (en)*1993-10-291997-02-25Texas Instruments IncorporatedSilicon oxide resonant tunneling diode structure
US5633178A (en)*1993-11-291997-05-27Sgs-Thomson Microelectronics S.A.Method of making volatile memory cell with interface charge traps
US5689458A (en)*1995-06-081997-11-18Mitsubishi Denki Kabushiki KaishaSemiconductor memory device having negative resistance element operated stably with single low power source
US5698997A (en)*1995-09-281997-12-16Mayo Foundation For Medical Education And ResearchResonant tunneling diode structures for functionally complete low power logic
US5705827A (en)*1991-12-251998-01-06Nec CorporationTunnel transistor and method of manufacturing same
US5732014A (en)*1997-02-201998-03-24Micron Technology, Inc.Merged transistor structure for gain memory cell
US5761114A (en)*1997-02-191998-06-02International Business Machines CorporationMulti-level storage gain cell with stepline
US5770958A (en)*1996-04-041998-06-23Nippon Telegraph And Telephone CorporationPeriodic waveform generating circuit
US5773996A (en)*1995-05-221998-06-30Nippon Telegraph And Telephone CorporationMultiple-valued logic circuit
US5798965A (en)*1996-04-121998-08-25Lg Semicon Co., Ltd.Dynamic random access memory having no capacitor and method for fabricating the same
US5804475A (en)*1994-11-141998-09-08The United States Of America As Represented By The Secretary Of The NavyMethod of forming an interband lateral resonant tunneling transistor
US5843812A (en)*1993-10-281998-12-01Goldstar Electron Co., Ltd.Method of making a PMOSFET in a semiconductor device
US5869845A (en)*1997-06-261999-02-09Texas Instruments IncorporatedResonant tunneling memory
US5883829A (en)*1997-06-271999-03-16Texas Instruments IncorporatedMemory cell having negative differential resistance devices
US5883549A (en)*1997-06-201999-03-16Hughes Electronics CorporationBipolar junction transistor (BJT)--resonant tunneling diode (RTD) oscillator circuit and method
US5895934A (en)*1997-08-131999-04-20The United States Of America As Represented By The Secretary Of The ArmyNegative differential resistance device based on tunneling through microclusters, and method therefor
US5903170A (en)*1997-06-031999-05-11The Regents Of The University Of MichiganDigital logic design using negative differential resistance diodes and field-effect transistors
US5907159A (en)*1996-11-051999-05-25Electronics And Telecommunications Research InstituteHot electron device and a resonant tunneling hot electron device
US5936265A (en)*1996-03-251999-08-10Kabushiki Kaisha ToshibaSemiconductor device including a tunnel effect element
US5945706A (en)*1990-10-211999-08-31Lg Semicon Co., Ltd.Memory device
US5959328A (en)*1996-01-081999-09-28Siemens AktiengesellschaftElectrically programmable memory cell arrangement and method for its manufacture
US5962864A (en)*1996-08-161999-10-05Kabushiki Kaisha ToshibaGated resonant tunneling device and fabricating method thereof
US6015978A (en)*1996-03-012000-01-18Matsushita Electric Industrial Co., Ltd.Resonance tunnel device
US6015739A (en)*1997-10-292000-01-18Advanced Micro DevicesMethod of making gate dielectric for sub-half micron MOS transistors including a graded dielectric constant
US6075265A (en)*1997-06-272000-06-13Siemens AktiengesellschaftDRAM cell arrangement and method for its fabrication
US6077760A (en)*1997-09-042000-06-20National Science CouncilStructure and method of manufacturing single-crystal silicon carbide/single-crystal silicon heterojunctions with negative differential resistance characteristics
US6084796A (en)*1996-05-302000-07-04Axon Technologies CorporationProgrammable metallization cell structure and method of making same
US6091077A (en)*1996-10-222000-07-18Matsushita Electric Industrial Co., Ltd.MIS SOI semiconductor device with RTD and/or HET
US6097036A (en)*1995-03-082000-08-01Hitachi, LlpSemiconductor logic element and apparatus using thereof
US6104631A (en)*1997-12-172000-08-15National Scientific Corp.Static memory cell with load circuit using a tunnel diode
US6128216A (en)*1998-05-132000-10-03Micron Technology Inc.High density planar SRAM cell with merged transistors
US6130559A (en)*1997-04-042000-10-10Board Of Regents Of The University Of Texas SystemQMOS digital logic circuits
US6150242A (en)*1998-03-252000-11-21Texas Instruments IncorporatedMethod of growing crystalline silicon overlayers on thin amorphous silicon oxide layers and forming by method a resonant tunneling diode
US6184539B1 (en)*1996-11-122001-02-06Micron Technology, Inc.Static memory cell and method of forming static memory cell
US6205054B1 (en)*1998-12-142001-03-20Global Alliance Inc.Nonvolatile memory
US6222766B1 (en)*1999-01-122001-04-24International Business Machiness CorporationEEPROM memory cell and method of fabricating the same
US6225165B1 (en)*1998-05-132001-05-01Micron Technology, Inc.High density SRAM cell with latched vertical transistors
US6246606B1 (en)*1997-11-132001-06-12Micron Technology, Inc.Memory using insulator traps
US20010005327A1 (en)*1999-12-222001-06-28Russell DuaneNegative resistance device
US20010013621A1 (en)*1999-12-092001-08-16Kazuo NakazatoMemory Device
US20010019137A1 (en)*2000-03-062001-09-06Kabushiki ToshibaSemiconductor device and method of manufacturing the same
US6294412B1 (en)*2000-06-092001-09-25Advanced Micro DevicesSilicon based lateral tunneling memory cell
US20010024841A1 (en)*1998-05-132001-09-27Noble Wendell P.High density vertical sram cell using bipolar latchup induced by gated diode breakdown
US6301147B1 (en)*1997-12-172001-10-09National Scientific CorporationElectronic semiconductor circuit which includes a tunnel diode
US6303942B1 (en)*1998-03-172001-10-16Farmer, Ii Kenneth RudolphMulti-layer charge injection barrier and uses thereof
US20010053568A1 (en)*1998-09-242001-12-20Gerald DeboyMethod for manufacturing a semiconductor component
US20020017681A1 (en)*2000-07-112002-02-14Seiko Epson CorporationSemiconductor device and method of manufacture
US6353251B1 (en)*1997-11-282002-03-05Mitsuteru KimuraMOS gate Schottky tunnel transistor and an integrated circuit using the same
US20020048190A1 (en)*2000-06-222002-04-25Tsu-Jae KingInsulated-gate field-effect transistor integrated with negative differential resistance (NDR) FET
US20020054502A1 (en)*2000-06-222002-05-09Tsu-Jae KingMemory cell using negative differential resistance field effect transistors
US20020057123A1 (en)*2000-06-222002-05-16Tsu-Jae KingDual mode fet & logic circuit having negative differential resistance mode
US6396731B1 (en)*2001-03-302002-05-28Taiwan Semiconductor Manufacturing Company, LtdSRAM cell employing tunnel switched diode
US20020063277A1 (en)*2000-11-282002-05-30Ramsbey Mark T.Planar structure for non-volatile memory devices
US20020067651A1 (en)*2000-06-222002-06-06King Tsu-JaeCharge pump for negative differential resistance transistor
US20020066933A1 (en)*2000-06-222002-06-06King Tsu-JaeNegative differential resistance field effect transistor (NDR-FET) & circuits using the same
US6404018B1 (en)*1995-06-212002-06-11Micron Technology, Inc.Static memory cell and method of manufacturing a static memory cell
US20020076850A1 (en)*2000-12-192002-06-20Sadd Michael A.Device structure for storing charge and method therefore
US20020093030A1 (en)*2001-01-162002-07-18International Business Machines CorporationT-RAM array having a planar cell structure and method for fabricating the same
US6424174B1 (en)*2001-10-172002-07-23International Business Machines CorporationLow leakage logic gates
US20020096723A1 (en)*1999-12-312002-07-25Kaoru AwakaTransient frequency in dynamic threshold metal-oxide-semiconductor field effect transistors
US20020100918A1 (en)*2001-01-262002-08-01Hsu Louis L.T-RAM array having a planar cell structure and method for fabricating the same
US20020109150A1 (en)*2001-02-132002-08-15Kabushiki Kaisha ToshibaSemiconductor device and manufacturing method thereof
US6472263B2 (en)*1999-03-302002-10-29Micron Technology, Inc.Negative resistance memory cell and method
US6490193B1 (en)*2001-08-222002-12-03Raytheon CompanyForming and storing data in a memory cell

Family Cites Families (19)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US353251A (en)*1886-11-23Sole-laying machine
WO1990003646A1 (en)1988-09-301990-04-05Dallas Semiconductor CorporationIntegrated circuit with compact load elements
DE4122334A1 (en)1991-07-051993-01-07Zementanlagen Und Maschinenbau METHOD AND SYSTEM FOR TREATING MINERAL WOOL WASTE
JP2773474B2 (en)1991-08-061998-07-09日本電気株式会社 Semiconductor device
JP3613594B2 (en)1993-08-192005-01-26株式会社ルネサステクノロジ Semiconductor element and semiconductor memory device using the same
US5773328A (en)1995-02-281998-06-30Sgs-Thomson Microelectronics, Inc.Method of making a fully-dielectric-isolated fet
EP0747961A3 (en)1995-06-071998-11-11STMicroelectronics, Inc.Zero-power SRAM with patterned buried oxide isolation
DE69624390T2 (en)1995-10-092003-02-20Matsushita Electric Industrial Co., Ltd. Optical disk and optical disk recording method
SE9801799D0 (en)1998-05-201998-05-20Sten Eric Lindquist Dye sensitized nanostructured photovoltaic tandem cell
US6229161B1 (en)1998-06-052001-05-08Stanford UniversitySemiconductor capacitively-coupled NDR device and its applications in high-density high-speed memories and in power switches
US6348887B1 (en)1999-01-062002-02-19Raytheon CompanyMethod and system for quantizing an analog signal utilizing a clocked resonant tunneling diode pair
JP3475851B2 (en)1999-04-282003-12-10日本電気株式会社 Flip-flop circuit
US6366134B1 (en)1999-09-162002-04-02Texas Instruments IncorporatedCMOS dynamic logic circuitry using quantum mechanical tunneling structures
US6440805B1 (en)2000-02-292002-08-27Mototrola, Inc.Method of forming a semiconductor device with isolation and well regions
US6625435B1 (en)2000-02-292003-09-23Ericsson Inc.Frequency synthesis using a programmable offset synthesizer
US6320784B1 (en)2000-03-142001-11-20Motorola, Inc.Memory cell and method for programming thereof
US6348394B1 (en)2000-05-182002-02-19International Business Machines CorporationMethod and device for array threshold voltage control by trapped charge in trench isolation
US6448161B1 (en)*2000-06-092002-09-10Advanced Micro Devices, Inc.Silicon based vertical tunneling memory cell
US6512274B1 (en)2000-06-222003-01-28Progressant Technologies, Inc.CMOS-process compatible, tunable NDR (negative differential resistance) device and method of operating same

Patent Citations (93)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US3588736A (en)*1969-06-301971-06-28IbmThree-terminal bulk negative resistance device operable in oscillatory and bistable modes
US3903542A (en)*1974-03-111975-09-02Westinghouse Electric CorpSurface gate-induced conductivity modulated negative resistance semiconductor device
US3974486A (en)*1975-04-071976-08-10International Business Machines CorporationMultiplication mode bistable field effect transistor and memory utilizing same
US4047974A (en)*1975-12-301977-09-13Hughes Aircraft CompanyProcess for fabricating non-volatile field effect semiconductor memory structure utilizing implanted ions to induce trapping states
US4143393A (en)*1977-06-211979-03-06International Business Machines CorporationHigh field capacitor structure employing a carrier trapping region
US4644386A (en)*1982-06-291987-02-17Handotai Kenkyu ShinkokaiIntegrated circuit employing insulated gate electrostatic induction transistor
US4806998A (en)*1986-06-301989-02-21Thomson-CsfHeterojunction and dual channel semiconductor field effect transistor or negative transconductive device
US4945393A (en)*1988-06-211990-07-31At&T Bell LaboratoriesFloating gate memory circuit and apparatus
US5023836A (en)*1988-07-201991-06-11Fujitsu LimitedSemiconductor memory device
US5021841A (en)*1988-10-141991-06-04University Of IllinoisSemiconductor device with controlled negative differential resistance characteristic
US5130763A (en)*1989-01-241992-07-14U.S. Philips Corp.Integrated semiconductor device with an insulated-gate field effect transistor having a negative transconductance zone
US5032891A (en)*1989-05-171991-07-16Kabushiki Kaisha ToshibaSemiconductor memory device and manufacturing method thereof
US5162880A (en)*1989-09-271992-11-10Kabushiki Kaisha ToshibaNonvolatile memory cell having gate insulation film with carrier traps therein
US5189499A (en)*1990-02-211993-02-23Sony CorporationCharge-coupled device and process of fabrication thereof
US5093699A (en)*1990-03-121992-03-03Texas A & M University SystemGate adjusted resonant tunnel diode device and method of manufacture
US5084743A (en)*1990-03-151992-01-28North Carolina State University At RaleighHigh current, high voltage breakdown field effect transistor
US5523603A (en)*1990-04-161996-06-04Digital Equipment CorporationSemiconductor device with reduced time-dependent dielectric failures
US5945706A (en)*1990-10-211999-08-31Lg Semicon Co., Ltd.Memory device
US5357134A (en)*1991-10-311994-10-18Rohm Co., Ltd.Nonvolatile semiconductor device having charge trap film containing silicon crystal grains
US5705827A (en)*1991-12-251998-01-06Nec CorporationTunnel transistor and method of manufacturing same
US5463234A (en)*1992-03-311995-10-31Kabushiki Kaisha ToshibaHigh-speed semiconductor gain memory cell with minimal area occupancy
US5552622A (en)*1992-07-141996-09-03Mitsuteru KimuraTunnel transistor
US5543652A (en)*1992-08-101996-08-06Hitachi, Ltd.Semiconductor device having a two-channel MISFET arrangement defined by I-V characteristic having a negative resistance curve and SRAM cells employing the same
US5390145A (en)*1993-04-151995-02-14Fujitsu LimitedResonance tunnel diode memory
US5843812A (en)*1993-10-281998-12-01Goldstar Electron Co., Ltd.Method of making a PMOSFET in a semiconductor device
US5606177A (en)*1993-10-291997-02-25Texas Instruments IncorporatedSilicon oxide resonant tunneling diode structure
US5633178A (en)*1993-11-291997-05-27Sgs-Thomson Microelectronics S.A.Method of making volatile memory cell with interface charge traps
US5448513A (en)*1993-12-021995-09-05Regents Of The University Of CaliforniaCapacitorless DRAM device on silicon-on-insulator substrate
US5442194A (en)*1994-01-071995-08-15Texas Instruments IncorporatedRoom-temperature tunneling hot-electron transistor
US5477169A (en)*1994-06-201995-12-19MotorolaLogic circuit with negative differential resistance device
US5455432A (en)*1994-10-111995-10-03Kobe Steel UsaDiamond semiconductor device with carbide interlayer
US5804475A (en)*1994-11-141998-09-08The United States Of America As Represented By The Secretary Of The NavyMethod of forming an interband lateral resonant tunneling transistor
US6097036A (en)*1995-03-082000-08-01Hitachi, LlpSemiconductor logic element and apparatus using thereof
US5773996A (en)*1995-05-221998-06-30Nippon Telegraph And Telephone CorporationMultiple-valued logic circuit
US5689458A (en)*1995-06-081997-11-18Mitsubishi Denki Kabushiki KaishaSemiconductor memory device having negative resistance element operated stably with single low power source
US6404018B1 (en)*1995-06-212002-06-11Micron Technology, Inc.Static memory cell and method of manufacturing a static memory cell
US5698997A (en)*1995-09-281997-12-16Mayo Foundation For Medical Education And ResearchResonant tunneling diode structures for functionally complete low power logic
US5959328A (en)*1996-01-081999-09-28Siemens AktiengesellschaftElectrically programmable memory cell arrangement and method for its manufacture
US6015978A (en)*1996-03-012000-01-18Matsushita Electric Industrial Co., Ltd.Resonance tunnel device
US5936265A (en)*1996-03-251999-08-10Kabushiki Kaisha ToshibaSemiconductor device including a tunnel effect element
US5770958A (en)*1996-04-041998-06-23Nippon Telegraph And Telephone CorporationPeriodic waveform generating circuit
US5798965A (en)*1996-04-121998-08-25Lg Semicon Co., Ltd.Dynamic random access memory having no capacitor and method for fabricating the same
US6261896B1 (en)*1996-05-162001-07-17Hyundai Electronics Industries Co., Ltd.Memory device and method of forming the same
US6084796A (en)*1996-05-302000-07-04Axon Technologies CorporationProgrammable metallization cell structure and method of making same
US5962864A (en)*1996-08-161999-10-05Kabushiki Kaisha ToshibaGated resonant tunneling device and fabricating method thereof
US6091077A (en)*1996-10-222000-07-18Matsushita Electric Industrial Co., Ltd.MIS SOI semiconductor device with RTD and/or HET
US5907159A (en)*1996-11-051999-05-25Electronics And Telecommunications Research InstituteHot electron device and a resonant tunneling hot electron device
US6184539B1 (en)*1996-11-122001-02-06Micron Technology, Inc.Static memory cell and method of forming static memory cell
US5761114A (en)*1997-02-191998-06-02International Business Machines CorporationMulti-level storage gain cell with stepline
US5732014A (en)*1997-02-201998-03-24Micron Technology, Inc.Merged transistor structure for gain memory cell
US6130559A (en)*1997-04-042000-10-10Board Of Regents Of The University Of Texas SystemQMOS digital logic circuits
US5903170A (en)*1997-06-031999-05-11The Regents Of The University Of MichiganDigital logic design using negative differential resistance diodes and field-effect transistors
US5883549A (en)*1997-06-201999-03-16Hughes Electronics CorporationBipolar junction transistor (BJT)--resonant tunneling diode (RTD) oscillator circuit and method
US5869845A (en)*1997-06-261999-02-09Texas Instruments IncorporatedResonant tunneling memory
US6075265A (en)*1997-06-272000-06-13Siemens AktiengesellschaftDRAM cell arrangement and method for its fabrication
US5883829A (en)*1997-06-271999-03-16Texas Instruments IncorporatedMemory cell having negative differential resistance devices
US5953249A (en)*1997-06-271999-09-14Texas Instruments IncorporatedMemory cell having negative differential resistance devices
US5895934A (en)*1997-08-131999-04-20The United States Of America As Represented By The Secretary Of The ArmyNegative differential resistance device based on tunneling through microclusters, and method therefor
US6077760A (en)*1997-09-042000-06-20National Science CouncilStructure and method of manufacturing single-crystal silicon carbide/single-crystal silicon heterojunctions with negative differential resistance characteristics
US6015739A (en)*1997-10-292000-01-18Advanced Micro DevicesMethod of making gate dielectric for sub-half micron MOS transistors including a graded dielectric constant
US6246606B1 (en)*1997-11-132001-06-12Micron Technology, Inc.Memory using insulator traps
US6353251B1 (en)*1997-11-282002-03-05Mitsuteru KimuraMOS gate Schottky tunnel transistor and an integrated circuit using the same
US6104631A (en)*1997-12-172000-08-15National Scientific Corp.Static memory cell with load circuit using a tunnel diode
US6301147B1 (en)*1997-12-172001-10-09National Scientific CorporationElectronic semiconductor circuit which includes a tunnel diode
US6303942B1 (en)*1998-03-172001-10-16Farmer, Ii Kenneth RudolphMulti-layer charge injection barrier and uses thereof
US6150242A (en)*1998-03-252000-11-21Texas Instruments IncorporatedMethod of growing crystalline silicon overlayers on thin amorphous silicon oxide layers and forming by method a resonant tunneling diode
US6225165B1 (en)*1998-05-132001-05-01Micron Technology, Inc.High density SRAM cell with latched vertical transistors
US20010024841A1 (en)*1998-05-132001-09-27Noble Wendell P.High density vertical sram cell using bipolar latchup induced by gated diode breakdown
US6128216A (en)*1998-05-132000-10-03Micron Technology Inc.High density planar SRAM cell with merged transistors
US20010053568A1 (en)*1998-09-242001-12-20Gerald DeboyMethod for manufacturing a semiconductor component
US6205054B1 (en)*1998-12-142001-03-20Global Alliance Inc.Nonvolatile memory
US6222766B1 (en)*1999-01-122001-04-24International Business Machiness CorporationEEPROM memory cell and method of fabricating the same
US6472263B2 (en)*1999-03-302002-10-29Micron Technology, Inc.Negative resistance memory cell and method
US20010013621A1 (en)*1999-12-092001-08-16Kazuo NakazatoMemory Device
US20010005327A1 (en)*1999-12-222001-06-28Russell DuaneNegative resistance device
US6310799B2 (en)*1999-12-222001-10-30National University Of Ireland, CorkNegative resistance device
US20020096723A1 (en)*1999-12-312002-07-25Kaoru AwakaTransient frequency in dynamic threshold metal-oxide-semiconductor field effect transistors
US20010019137A1 (en)*2000-03-062001-09-06Kabushiki ToshibaSemiconductor device and method of manufacturing the same
US6294412B1 (en)*2000-06-092001-09-25Advanced Micro DevicesSilicon based lateral tunneling memory cell
US20020057123A1 (en)*2000-06-222002-05-16Tsu-Jae KingDual mode fet & logic circuit having negative differential resistance mode
US20020048190A1 (en)*2000-06-222002-04-25Tsu-Jae KingInsulated-gate field-effect transistor integrated with negative differential resistance (NDR) FET
US20020067651A1 (en)*2000-06-222002-06-06King Tsu-JaeCharge pump for negative differential resistance transistor
US20020066933A1 (en)*2000-06-222002-06-06King Tsu-JaeNegative differential resistance field effect transistor (NDR-FET) & circuits using the same
US20020054502A1 (en)*2000-06-222002-05-09Tsu-Jae KingMemory cell using negative differential resistance field effect transistors
US20020017681A1 (en)*2000-07-112002-02-14Seiko Epson CorporationSemiconductor device and method of manufacture
US20020063277A1 (en)*2000-11-282002-05-30Ramsbey Mark T.Planar structure for non-volatile memory devices
US20020076850A1 (en)*2000-12-192002-06-20Sadd Michael A.Device structure for storing charge and method therefore
US20020093030A1 (en)*2001-01-162002-07-18International Business Machines CorporationT-RAM array having a planar cell structure and method for fabricating the same
US20020100918A1 (en)*2001-01-262002-08-01Hsu Louis L.T-RAM array having a planar cell structure and method for fabricating the same
US20020109150A1 (en)*2001-02-132002-08-15Kabushiki Kaisha ToshibaSemiconductor device and manufacturing method thereof
US6396731B1 (en)*2001-03-302002-05-28Taiwan Semiconductor Manufacturing Company, LtdSRAM cell employing tunnel switched diode
US6490193B1 (en)*2001-08-222002-12-03Raytheon CompanyForming and storing data in a memory cell
US6424174B1 (en)*2001-10-172002-07-23International Business Machines CorporationLow leakage logic gates

Cited By (12)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US20040022109A1 (en)*2002-08-012004-02-05T-Ram, Inc.Single data line sensing scheme for TCCT-based memory cells
US6903987B2 (en)*2002-08-012005-06-07T-Ram, Inc.Single data line sensing scheme for TCCT-based memory cells
US7006398B1 (en)2002-08-012006-02-28T-Ram, Inc.Single data line sensing scheme for TCCT-based memory cells
US7324394B1 (en)2002-08-012008-01-29T-Ram Semiconductor, Inc.Single data line sensing scheme for TCCT-based memory cells
US20050153461A1 (en)*2002-12-092005-07-14Progressant Technologies, Inc.Process for controlling performance characteristics of a negative differential resistance (NDR) device
US7220636B2 (en)*2002-12-092007-05-22Synopsys, Inc.Process for controlling performance characteristics of a negative differential resistance (NDR) device
US20080020524A1 (en)*2002-12-092008-01-24Synopsys Inc.Process For Controlling Performance Characteristics Of A Negative Differential Resistance (NDR) Device
US7557009B2 (en)*2002-12-092009-07-07Synopsys, Inc.Process for controlling performance characteristics of a negative differential resistance (NDR) device
US20090296506A1 (en)*2008-05-282009-12-03Macronix International Co., Ltd.Sense amplifier and data sensing method thereof
US20110149669A1 (en)*2008-05-282011-06-23Macronix International Co., Ltd.Sense Amplifier and Data Sensing Method Thereof
US8238184B2 (en)2008-05-282012-08-07Macronix International Co., Ltd.Sense amplifier with a sensing transmission transistor and a reference transmission transistor operating in saturation regions and data sensing method thereof
US9082640B2 (en)2012-09-062015-07-14Kabushiki Kaisha ToshibaPass gate and semiconductor storage device having the same

Also Published As

Publication numberPublication date
EP1518245A2 (en)2005-03-30
AU2003243773A8 (en)2004-01-19
EP1518245A4 (en)2006-08-02
US20050128797A1 (en)2005-06-16
CN1679113A (en)2005-10-05
WO2004003915A2 (en)2004-01-08
US7012842B2 (en)2006-03-14
WO2004003915A3 (en)2004-05-06
US6847562B2 (en)2005-01-25
AU2003243773A1 (en)2004-01-19
JP2005531877A (en)2005-10-20

Similar Documents

PublicationPublication DateTitle
US6654273B2 (en)Shadow ram cell using a ferroelectric capacitor
US6181608B1 (en)Dual Vt SRAM cell with bitline leakage control
US5130580A (en)Sense amplifier driving circuit employing current mirror for semiconductor memory device
KR100487098B1 (en) Sense Amplifier Timing Circuit
EP1573739A2 (en)Low-power high-performance memory cell and related methods
EP3396672B1 (en)Memory cell and associated array structure
US6847562B2 (en)Enhanced read and write methods for negative differential resistance (NDR) based memory device
US7259986B2 (en)Circuits and methods for providing low voltage, high performance register files
US7715262B2 (en)Hybrid DRAM
US20230071807A1 (en)Sense amplifier sleep state for leakage savings without bias mismatch
US5239510A (en)Multiple voltage supplies for field programmable gate arrays and the like
US7355915B2 (en)Memory circuit with supply voltage flexibility and supply voltage adapted performance
JP2006507617A (en) SRAM cell and method for compensating leakage current flowing into the SRAM cell
KR100697901B1 (en) Integrated circuit having memory cells and write-data bit write method for memory cells
JP2573335B2 (en) Non-volatile memory
KR100513403B1 (en)Non-volatile semiconductor memory apparatus having speed sense amplifier
US5898610A (en)Method and apparatus for bit cell ground choking for improved memory write margin
US6873553B1 (en)Very dense SRAM circuits
US7095659B2 (en)Variable voltage supply bias and methods for negative differential resistance (NDR) based memory device
US6034909A (en)Method and apparatus for bit line isolation for random access memory devices
JP3082670B2 (en) Semiconductor storage device
US6639826B2 (en)Memory cell operation using ramped wordlines
US5818770A (en)Circuit and method for write recovery control
US5889697A (en)Memory cell for storing at least three logic states
KR20050016897A (en)Enhanced read and write methods for negative differential resistance(ndr) based memory device

Legal Events

DateCodeTitleDescription
ASAssignment

Owner name:PROGRESSANT TECHNOLOGIES, INC., CALIFORNIA

Free format text:ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:KING, TSU-JAE;LIU, DAVID K.Y.;REEL/FRAME:014926/0849

Effective date:20040730

FEPPFee payment procedure

Free format text:PAT HOLDER NO LONGER CLAIMS SMALL ENTITY STATUS, ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: STOL); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCFInformation on status: patent grant

Free format text:PATENTED CASE

ASAssignment

Owner name:SYNOPSYS, INC., CALIFORNIA

Free format text:ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:PROGRESSANT TECHNOLOGIES, INC.;REEL/FRAME:018837/0769

Effective date:20061218

FPAYFee payment

Year of fee payment:4

FPAYFee payment

Year of fee payment:8

FPAYFee payment

Year of fee payment:12


[8]ページ先頭

©2009-2025 Movatter.jp