Movatterモバイル変換


[0]ホーム

URL:


US20030203600A1 - Strained Si based layer made by UHV-CVD, and devices therein - Google Patents

Strained Si based layer made by UHV-CVD, and devices therein
Download PDF

Info

Publication number
US20030203600A1
US20030203600A1US10/454,842US45484203AUS2003203600A1US 20030203600 A1US20030203600 A1US 20030203600A1US 45484203 AUS45484203 AUS 45484203AUS 2003203600 A1US2003203600 A1US 2003203600A1
Authority
US
United States
Prior art keywords
layer
devices
strained
processor
concentration
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US10/454,842
Inventor
Jack Chu
Khaled Ismail
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
International Business Machines Corp
Original Assignee
International Business Machines Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by International Business Machines CorpfiledCriticalInternational Business Machines Corp
Priority to US10/454,842priorityCriticalpatent/US20030203600A1/en
Publication of US20030203600A1publicationCriticalpatent/US20030203600A1/en
Abandonedlegal-statusCriticalCurrent

Links

Images

Classifications

Definitions

Landscapes

Abstract

A method for fabricating a strained Si based layer, devices manufactured in this layer, and electronic systems comprising such layers and devices are disclosed. The method comprises the steps of growing epitaxially a SiGe layer on a substrate, and creating a varying Ge concentration in this SiGe layer. The Ge concentration in the SiGe layer includes a unique Ge overshoot zone, where the Ge concentration is abruptly and significantly increased. The Si based layer is epitaxially deposited onto the SiGe layer, whereby is becomes tensilely strained. It is also disclosed that the strained Si based layer, typically Si or SiGe, can be transferred to a different bulk substrate, or to an insulator.

Description

Claims (59)

We claim:
1. A method for fabricating a strained Si based layer comprising the steps of:
growing epitaxially a SiGe layer on a substrate, wherein creating a varying Ge concentration in the thickness direction of said SiGe layer, said Ge concentration having a first value at the interface with said substrate and having a second value at full thickness of said SiGe layer, said second value of Ge concentration being larger than said first value of Ge concentration, furthermore said SiGe layer imbedding a Ge overshoot zone, wherein said Ge overshoot zone having a third value of Ge concentration, said third value being larger than said second value; and
depositing epitaxially said Si based layer onto said SiGe layer.
2. The method ofclaim 1, wherein in said SiGe layer said varying Ge concentration has two regions: a step graded Ge concentration region, and a relaxed buffer region with a flat Ge concentration, said step graded region commencing at said interface with said substrate, said relaxed buffer region grown on top of said step graded region, furthermore said Ge overshoot zone being imbedded in said relaxed buffer region.
3. The method ofclaim 1, wherein in said SiGe layer said varying Ge concentration is a linearly graded concentration, furthermore said Ge overshoot zone being imbedded in said linearly graded concentration, an wherein said Ge overshoot zone is nearer to said full SiGe layer thickness than to said substrate.
4. The method ofclaim 1, wherein said strained Si based layer is a Si layer.
5. The method ofclaim 1, wherein said strained Si based layer is a SiGe layer.
6. The method ofclaim 1, wherein said strained Si based layer contains up to 5% percent of C.
7. The method ofclaim 1, wherein said substrate is a Si wafer.
8. The method ofclaim 7, comprising the step of creating a porous layer on the surface of said Si wafer.
9. The method ofclaim 7, comprising the step of creating a porous subsurface layer on said Si wafer.
10. The method ofclaim 1, wherein the thickness of said strained Si based layer is between 1 nm and 50 nm.
11. The method ofclaim 1, wherein the steps of said method are carried out in an AICVD system.
12. The method ofclaim 1, further comprising the step of:
transferring said strained Si based layer onto a second substrate.
13. The method ofclaim 12, wherein said layer transfer step is an ELTRAN process.
14. The method ofclaim 12, wherein said layer transfer step is a bonding, CMP polishing, and etch-back process.
15. The method ofclaim 12, wherein said layer transfer step is a Smart-Cut process.
16. The method ofclaim 12, wherein said second substrate is a Si wafer.
17. The method ofclaim 12, wherein said second substrate has an insulating layer on its surface, and wherein said insulating surface layer receives said Si based strained layer during said layer transfer.
18. The method ofclaim 17, wherein said insulating layer is silicon-oxide, silicon-nitride, aluminum-oxide, lithium-niobate, “low-k” material, “high-k” material, or combinations of two or more of said insulators.
19. The method ofclaim 12, wherein the steps of said method are carried out in an AICVD system.
20. A method for fabricating a strained Si based layer on an insulator comprising the steps of:
growing epitaxially a SiGe layer on a substrate, wherein creating a varying Ge concentration in the thickness direction of said SiGe layer, said Ge concentration having a first value at the interface with said substrate and having a second value at full thickness of said SiGe layer, said second value of Ge concentration being larger than said first value of Ge concentration, furthermore said SiGe layer imbedding a Ge overshoot zone, wherein said Ge overshoot zone having a third value of Ge concentration, said third value being larger than said second value;
depositing epitaxially said Si based layer onto said SiGe layer; and
transferring said strained Si based layer onto said insulator.
21. The method ofclaim 20, wherein in said SiGe layer said varying Ge concentration has two regions: a step graded Ge concentration region, and a relaxed buffer region with a flat Ge concentration, said step graded region commencing at said interface with said substrate, said relaxed buffer region grown on top of said step graded region, furthermore said Ge overshoot zone being imbedded in said relaxed buffer region.
22. The method ofclaim 20, wherein in said SiGe layer said varying Ge concentration is a linearly graded concentration, furthermore said Ge overshoot zone being imbedded in said linearly graded concentration, an wherein said Ge overshoot zone is nearer to said full SiGe layer thickness than to said substrate.
23. The method ofclaim 20, wherein said strained Si based layer is a Si layer.
24. The method ofclaim 20, wherein said strained Si based layer is a SiGe layer.
25. The method ofclaim 20, wherein said strained Si based layer contains up to 5% percent of C.
26. The method ofclaim 20, wherein said layer transfer step is an ELTRAN process.
27. The method ofclaim 20, wherein said layer transfer step is a bonding, CMP polishing, and etch-back process.
28. The method ofclaim 20, wherein said layer transfer step is a Smart-Cut process.
29. The method ofclaim 20, wherein said insulating layer is silicon-oxide, silicon-nitride, aluminum-oxide, lithium-niobate, “low-k” material, “high-k” material, or combinations of two or more of said insulators.
30. A plurality of devices manufactured in a strained Silicon based layer, wherein said strained Silicon based layer is fabricated by a method as recited in the steps ofclaim 1.
31. The devices ofclaim 30, wherein said devices are FET devices.
32. The devices ofclaim 30, wherein said devices are bipolar devices.
33. The devices ofclaim 31, wherein said devices are interconnected into CMOS configurations.
34. The devices ofclaim 30, wherein said devices are a mixture of bipolar and FET devices.
35. A plurality of devices manufactured in a strained Silicon based layer, wherein said strained layer is fabricated by a method as recited in the steps ofclaim 12.
36. The devices ofclaim 35, wherein said devices are FET devices.
37. The devices ofclaim 35, wherein said devices are bipolar devices.
38. The devices ofclaim 36, wherein said devices are interconnected into CMOS configurations.
39. The devices ofclaim 35, wherein said devices are a mixture of bipolar and FET devices.
40. A plurality of devices manufactured in a strained Silicon based layer, wherein said strained layer is fabricated by a method as recited in the steps ofclaim 20.
41. The devices ofclaim 40, wherein said devices are FET devices.
42. The devices ofclaim 40, wherein said devices are bipolar devices.
43. The devices ofclaim 41, wherein said devices are interconnected into CMOS configurations.
44. The devices ofclaim 40, wherein said devices are a mixture of bipolar and FET devices.
45. An electronic system comprising a strained Silicon based layer, wherein said strained Silicon based layer is fabricated by a method as recited in the steps ofclaim 1.
46. The electronic system ofclaim 45, wherein said electronic system is a processor.
47. The processor ofclaim 46, wherein said processor is a digital processor.
48. The processor ofclaim 46, wherein said processor is a wireless communication processor.
49. The processor ofclaim 46, wherein said processor is an optical communication processor.
50. An electronic system comprising a strained Silicon based layer, wherein said strained Silicon based layer is fabricated by a method as recited in the steps ofclaim 12.
51. The electronic system ofclaim 50, wherein said electronic system is a processor.
52. The processor ofclaim 51, wherein said processor is a digital processor.
53. The processor ofclaim 51, wherein said processor is a wireless communication processor.
54. The processor ofclaim 51, wherein said processor is an optical communication processor.
55. An electronic system comprising a strained Silicon based layer, wherein said strained Silicon based layer is fabricated by a method as recited in the steps ofclaim 20.
56. The electronic system ofclaim 55, wherein said electronic system is a processor.
57. The processor ofclaim 56, wherein said processor is a digital processor.
58. The processor ofclaim 56, wherein said processor is a wireless communication processor.
59. The processor ofclaim 56, wherein said processor is an optical communication processor.
US10/454,8422002-02-112003-06-05Strained Si based layer made by UHV-CVD, and devices thereinAbandonedUS20030203600A1 (en)

Priority Applications (1)

Application NumberPriority DateFiling DateTitle
US10/454,842US20030203600A1 (en)2002-02-112003-06-05Strained Si based layer made by UHV-CVD, and devices therein

Applications Claiming Priority (2)

Application NumberPriority DateFiling DateTitle
US10/073,562US6649492B2 (en)2002-02-112002-02-11Strained Si based layer made by UHV-CVD, and devices therein
US10/454,842US20030203600A1 (en)2002-02-112003-06-05Strained Si based layer made by UHV-CVD, and devices therein

Related Parent Applications (1)

Application NumberTitlePriority DateFiling Date
US10/073,562DivisionUS6649492B2 (en)2002-02-112002-02-11Strained Si based layer made by UHV-CVD, and devices therein

Publications (1)

Publication NumberPublication Date
US20030203600A1true US20030203600A1 (en)2003-10-30

Family

ID=27659704

Family Applications (2)

Application NumberTitlePriority DateFiling Date
US10/073,562Expired - Fee RelatedUS6649492B2 (en)2002-02-112002-02-11Strained Si based layer made by UHV-CVD, and devices therein
US10/454,842AbandonedUS20030203600A1 (en)2002-02-112003-06-05Strained Si based layer made by UHV-CVD, and devices therein

Family Applications Before (1)

Application NumberTitlePriority DateFiling Date
US10/073,562Expired - Fee RelatedUS6649492B2 (en)2002-02-112002-02-11Strained Si based layer made by UHV-CVD, and devices therein

Country Status (8)

CountryLink
US (2)US6649492B2 (en)
EP (1)EP1483783A2 (en)
JP (1)JP4197651B2 (en)
KR (1)KR100690421B1 (en)
CN (1)CN100342494C (en)
AU (1)AU2003208985A1 (en)
TW (1)TWI222111B (en)
WO (1)WO2003069658A2 (en)

Cited By (31)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US20040097025A1 (en)*2000-12-042004-05-20Amberwave Systems CorporationMethod of fabricating CMOS inverter and integrated circuits utilizing strained silicon surface channel mosfets
US6921914B2 (en)2000-08-162005-07-26Massachusetts Institute Of TechnologyProcess for producing semiconductor article using graded epitaxial growth
US6940089B2 (en)2001-04-042005-09-06Massachusetts Institute Of TechnologySemiconductor device structure
US20050196936A1 (en)*2004-03-052005-09-08Nicolas DavalMethods for thermally treating a semiconductor layer
US20050196937A1 (en)*2004-03-052005-09-08Nicolas DavalMethods for forming a semiconductor structure
US20060014363A1 (en)*2004-03-052006-01-19Nicolas DavalThermal treatment of a semiconductor layer
US6995430B2 (en)2002-06-072006-02-07Amberwave Systems CorporationStrained-semiconductor-on-insulator device structures
US20060113603A1 (en)*2004-12-012006-06-01Amberwave Systems CorporationHybrid semiconductor-on-insulator structures and related methods
US7060632B2 (en)2002-03-142006-06-13Amberwave Systems CorporationMethods for fabricating strained layers on semiconductor substrates
US20060141748A1 (en)*2004-03-052006-06-29Nicolas DavalThermal treament of a semiconductor layer
US7074623B2 (en)2002-06-072006-07-11Amberwave Systems CorporationMethods of forming strained-semiconductor-on-insulator finFET device structures
US7122449B2 (en)2002-06-102006-10-17Amberwave Systems CorporationMethods of fabricating semiconductor structures having epitaxially grown source and drain elements
US20070051975A1 (en)*2005-09-072007-03-08Christophe FiguetSemiconductor heterostructure and method for forming same
US7217603B2 (en)2002-06-252007-05-15Amberwave Systems CorporationMethods of forming reacted conductive gate electrodes
US7227176B2 (en)1998-04-102007-06-05Massachusetts Institute Of TechnologyEtch stop layer system
US7256142B2 (en)2001-03-022007-08-14Amberwave Systems CorporationRelaxed SiGe platform for high speed CMOS electronics and high speed analog circuits
US7307273B2 (en)2002-06-072007-12-11Amberwave Systems CorporationControl of strain in device layers by selective relaxation
US7332417B2 (en)2003-01-272008-02-19Amberwave Systems CorporationSemiconductor structures with structural homogeneity
US7335545B2 (en)2002-06-072008-02-26Amberwave Systems CorporationControl of strain in device layers by prevention of relaxation
US20080067499A1 (en)*2006-09-152008-03-20Sharp Laboratories Of America, Inc.Silicon/germanium superlattice thermal sensor
US20080132031A1 (en)*2006-11-302008-06-05Cecile AulnetteMethod of manufacturing a semiconductor heterostructure
US7393733B2 (en)2004-12-012008-07-01Amberwave Systems CorporationMethods of forming hybrid fin field-effect transistor structures
US7504704B2 (en)2003-03-072009-03-17Amberwave Systems CorporationShallow trench isolation process
US7615829B2 (en)2002-06-072009-11-10Amberwave Systems CorporationElevated source and drain elements for strained-channel heterojuntion field-effect transistors
US8748292B2 (en)2002-06-072014-06-10Taiwan Semiconductor Manufacturing Company, Ltd.Methods of forming strained-semiconductor-on-insulator device structures
US20140183601A1 (en)*2011-06-232014-07-03SoitecMethod for transferring a layer of a semiconductor and substrate comprising a confinement structure
US8822282B2 (en)2001-03-022014-09-02Taiwan Semiconductor Manufacturing Company, Ltd.Methods of fabricating contact regions for FET incorporating SiGe
CN106711049A (en)*2016-12-222017-05-24武汉华星光电技术有限公司Porous substrate and manufacturing method thereof and manufacturing method of thin film transistor
US20170301611A1 (en)*2016-04-152017-10-19Taiwan Semiconductor Manufacturing Company Ltd.METHOD FOR MANUFACTURING A SEMICONDUCTOR STRUCTURE COMPRISING A SEMICONDUCTOR DEVICE LAYER FORMED ON A TEMPORARY SUBSTRATE HAVING A GRADED SiGe ETCH STOP LAYER THERE BETWEEN
US20170317103A1 (en)*2016-04-282017-11-02Globalfoundries Singapore Pte. Ltd.Integrated circuits with selectively strained device regions and methods for fabricating same
US20210408032A1 (en)*2020-06-252021-12-30Sandisk Technologies LlcThree-dimensional memory device including iii-v compound semiconductor channel layer and method of making the same

Families Citing this family (63)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
JP2003017667A (en)*2001-06-292003-01-17Canon Inc Member separating method and separating device
JP2003017668A (en)*2001-06-292003-01-17Canon Inc Member separating method and separating device
KR20050032527A (en)*2002-06-192005-04-07메사추세츠 인스티튜트 오브 테크놀로지Ge photodetectors
US7018910B2 (en)*2002-07-092006-03-28S.O.I.Tec Silicon On Insulator Technologies S.A.Transfer of a thin layer from a wafer comprising a buffer layer
US6730576B1 (en)*2002-12-312004-05-04Advanced Micro Devices, Inc.Method of forming a thick strained silicon layer and semiconductor structures incorporating a thick strained silicon layer
CN100483666C (en)*2003-01-072009-04-29S.O.I.Tec绝缘体上硅技术公司Recycling of a wafer comprising a multi-layer structure after taking-off a thin layer
JP2004245660A (en)*2003-02-132004-09-02Seiko Instruments IncManufacture of chip sample, and method and system for observing wall surface of the same
US7198974B2 (en)*2003-03-052007-04-03Micron Technology, Inc.Micro-mechanically strained semiconductor film
US6911379B2 (en)*2003-03-052005-06-28Taiwan Semiconductor Manufacturing Company, Ltd.Method of forming strained silicon on insulator substrate
DE10310740A1 (en)*2003-03-102004-09-30Forschungszentrum Jülich GmbH Method for producing a stress-relaxed layer structure on a non-lattice-matched substrate, and use of such a layer system in electronic and / or optoelectronic components
US6949451B2 (en)*2003-03-102005-09-27Taiwan Semiconductor Manufacturing Company, Ltd.SOI chip with recess-resistant buried insulator and method of manufacturing the same
US6902962B2 (en)*2003-04-042005-06-07Taiwan Semiconductor Manufacturing Company, Ltd.Silicon-on-insulator chip with multiple crystal orientations
US7041575B2 (en)*2003-04-292006-05-09Micron Technology, Inc.Localized strained semiconductor on insulator
US7220656B2 (en)*2003-04-292007-05-22Micron Technology, Inc.Strained semiconductor by wafer bonding with misorientation
US6987037B2 (en)*2003-05-072006-01-17Micron Technology, Inc.Strained Si/SiGe structures by ion implantation
US7115480B2 (en)*2003-05-072006-10-03Micron Technology, Inc.Micromechanical strained semiconductor by wafer bonding
US7662701B2 (en)*2003-05-212010-02-16Micron Technology, Inc.Gettering of silicon on insulator using relaxed silicon germanium epitaxial proximity layers
US7008854B2 (en)2003-05-212006-03-07Micron Technology, Inc.Silicon oxycarbide substrates for bonded silicon on insulator
US7273788B2 (en)2003-05-212007-09-25Micron Technology, Inc.Ultra-thin semiconductors bonded on glass substrates
US6905923B1 (en)*2003-07-152005-06-14Advanced Micro Devices, Inc.Offset spacer process for forming N-type transistors
US7439158B2 (en)*2003-07-212008-10-21Micron Technology, Inc.Strained semiconductor by full wafer bonding
US7153753B2 (en)2003-08-052006-12-26Micron Technology, Inc.Strained Si/SiGe/SOI islands and processes of making same
US7091108B2 (en)*2003-09-112006-08-15Intel CorporationMethods and apparatuses for manufacturing ultra thin device layers for integrated circuit devices
WO2005057253A2 (en)*2003-12-042005-06-23Sioptical, Inc.Planar waveguide optical isolator in thin silicon-on-isolator (soi) structure
EP1583139A1 (en)*2004-04-022005-10-05Interuniversitaire Microelectronica Centrum vzw ( IMEC)Method for depositing a group III-nitride material on a silicon substrate and device therefor
US7662689B2 (en)2003-12-232010-02-16Intel CorporationStrained transistor integration for CMOS
JP2005210062A (en)*2003-12-262005-08-04Canon Inc Semiconductor member, manufacturing method thereof, and semiconductor device
US6995078B2 (en)*2004-01-232006-02-07Chartered Semiconductor Manufacturing Ltd.Method of forming a relaxed semiconductor buffer layer on a substrate with a large lattice mismatch
US7166522B2 (en)*2004-01-232007-01-23Chartered Semiconductor Manufacturing Ltd.Method of forming a relaxed semiconductor buffer layer on a substrate with a large lattice mismatch
JP4763967B2 (en)*2004-01-292011-08-31富士通セミコンダクター株式会社 Manufacturing method of semiconductor memory device
US20050211982A1 (en)*2004-03-232005-09-29Ryan LeiStrained silicon with reduced roughness
US7244958B2 (en)*2004-06-242007-07-17International Business Machines CorporationIntegration of strained Ge into advanced CMOS technology
JP4617820B2 (en)*2004-10-202011-01-26信越半導体株式会社 Manufacturing method of semiconductor wafer
KR100601976B1 (en)*2004-12-082006-07-18삼성전자주식회사 Strained silicon on insulator structure and manufacturing method thereof
EP1705697A1 (en)*2005-03-212006-09-27S.O.I. Tec Silicon on Insulator Technologies S.A.Composition graded layer structure and method for forming the same
US7338886B2 (en)*2005-04-152008-03-04Chartered Semiconductor Manufacturing, Ltd.Implantation-less approach to fabricating strained semiconductor on isolation wafers
US7262484B2 (en)*2005-05-092007-08-28International Business Machines CorporationStructure and method for performance improvement in vertical bipolar transistors
US7321145B2 (en)*2005-10-132008-01-22Macronix International Co., Ltd.Method and apparatus for operating nonvolatile memory cells with modified band structure
US7544584B2 (en)2006-02-162009-06-09Micron Technology, Inc.Localized compressive strained semiconductor
US7785995B2 (en)*2006-05-092010-08-31Asm America, Inc.Semiconductor buffer structures
FR2902233B1 (en)*2006-06-092008-10-17Soitec Silicon On Insulator METHOD FOR LIMITING LACUNAR MODE BROADCAST DISTRIBUTION IN A HETEROSTRUCTURE
US7608526B2 (en)*2006-07-242009-10-27Asm America, Inc.Strained layers within semiconductor buffer structures
US7485544B2 (en)*2006-08-022009-02-03Micron Technology, Inc.Strained semiconductor, devices and systems and methods of formation
US8962447B2 (en)*2006-08-032015-02-24Micron Technology, Inc.Bonded strained semiconductor with a desired surface orientation and conductance direction
US7968960B2 (en)2006-08-182011-06-28Micron Technology, Inc.Methods of forming strained semiconductor channels
US7897480B2 (en)*2007-04-232011-03-01International Business Machines CorporationPreparation of high quality strained-semiconductor directly-on-insulator substrates
US20090146194A1 (en)*2007-12-052009-06-11Ecole Polytechnique Federale De Lausanne (Epfl)Semiconductor device and method of manufacturing a semiconductor device
US7524740B1 (en)2008-04-242009-04-28International Business Machines CorporationLocalized strain relaxation for strained Si directly on insulator
KR101642362B1 (en)*2009-05-142016-07-26주성엔지니어링(주)Semiconductor Device And Method Of Fabricating The Same
CN101916770B (en)*2010-07-132012-01-18清华大学Si-Ge-Si semiconductor structure with double graded junctions and forming method thereof
US8962400B2 (en)*2011-07-072015-02-24Taiwan Semiconductor Manufacturing Company, Ltd.In-situ doping of arsenic for source and drain epitaxy
CN104160478B (en)*2011-12-282017-02-15英特尔公司Methods of forming heterogeneous layers with reduced surface roughness and bulk defect density on non-native surfaces and structures formed thereby
US9653639B2 (en)*2012-02-072017-05-16Apic CorporationLaser using locally strained germanium on silicon for opto-electronic applications
US9127345B2 (en)2012-03-062015-09-08Asm America, Inc.Methods for depositing an epitaxial silicon germanium layer having a germanium to silicon ratio greater than 1:1 using silylgermane and a diluent
US9171715B2 (en)2012-09-052015-10-27Asm Ip Holding B.V.Atomic layer deposition of GeO2
US8987069B1 (en)2013-12-042015-03-24International Business Machines CorporationSemiconductor substrate with multiple SiGe regions having different germanium concentrations by a single epitaxy process
US9218963B2 (en)2013-12-192015-12-22Asm Ip Holding B.V.Cyclical deposition of germanium
US9343303B2 (en)2014-03-202016-05-17Samsung Electronics Co., Ltd.Methods of forming low-defect strain-relaxed layers on lattice-mismatched substrates and related semiconductor structures and devices
EP2978016B1 (en)2014-07-252018-06-13IMEC vzwA method for providing an nMOS device and a pMOS device on a silicon substrate and silicon substrate comprising an nMOS device and a pMOS device
KR102257423B1 (en)2015-01-232021-05-31삼성전자주식회사Semiconductor substrate and semiconductor device including the same
CN107731817B (en)*2017-10-272019-11-29重庆邮电大学Manufacture the method and silicon-base multi-layer structure of bipolar complementary metal oxide semiconductor device
EP4220686B1 (en)*2022-01-312024-07-10Siltronic AGMethod for depositing a strain relaxed graded buffer layer of silicon germanium on a surface of a substrate
CN118197904A (en)*2024-02-082024-06-14北京怀柔实验室Semiconductor with wavy structure, preparation method and application thereof

Citations (3)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US20020168802A1 (en)*2001-05-142002-11-14Hsu Sheng TengSiGe/SOI CMOS and method of making the same
US6602613B1 (en)*2000-01-202003-08-05Amberwave Systems CorporationHeterointegration of materials using deposition and bonding
US6603156B2 (en)*2001-03-312003-08-05International Business Machines CorporationStrained silicon on insulator structures

Family Cites Families (18)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US5298452A (en)1986-09-121994-03-29International Business Machines CorporationMethod and apparatus for low temperature, low pressure chemical vapor deposition of epitaxial silicon layers
EP0747935B1 (en)1990-08-032004-02-04Canon Kabushiki KaishaProcess for preparing an SOI-member
CA2062134C (en)1991-05-311997-03-25Ibm Heteroepitaxial layers with low defect density and arbitrary network parameter
US5461243A (en)1993-10-291995-10-24International Business Machines CorporationSubstrate for tensilely strained semiconductor
US5906951A (en)1997-04-301999-05-25International Business Machines CorporationStrained Si/SiGe layers on insulator
JP3535527B2 (en)*1997-06-242004-06-07マサチューセッツ インスティテュート オブ テクノロジー Controlling threading dislocations in germanium-on-silicon using graded GeSi layer and planarization
US5963817A (en)1997-10-161999-10-05International Business Machines CorporationBulk and strained silicon on insulator using local selective oxidation
JP3443343B2 (en)*1997-12-032003-09-02松下電器産業株式会社 Semiconductor device
JP3762221B2 (en)*1998-04-102006-04-05マサチューセッツ・インスティテュート・オブ・テクノロジー Silicon germanium etch stop layer system
US6350993B1 (en)*1999-03-122002-02-26International Business Machines CorporationHigh speed composite p-channel Si/SiGe heterostructure for field effect devices
KR100441469B1 (en)1999-03-122004-07-23인터내셔널 비지네스 머신즈 코포레이션High speed ge channel heterostructures for field effect devices
AU2001268577A1 (en)*2000-06-222002-01-02Massachusetts Institute Of TechnologyEtch stop layer system
US6573126B2 (en)*2000-08-162003-06-03Massachusetts Institute Of TechnologyProcess for producing semiconductor article using graded epitaxial growth
US6524935B1 (en)2000-09-292003-02-25International Business Machines CorporationPreparation of strained Si/SiGe on insulator by hydrogen induced layer transfer technique
US6475072B1 (en)2000-09-292002-11-05International Business Machines CorporationMethod of wafer smoothing for bonding using chemo-mechanical polishing (CMP)
US6410371B1 (en)*2001-02-262002-06-25Advanced Micro Devices, Inc.Method of fabrication of semiconductor-on-insulator (SOI) wafer having a Si/SiGe/Si active layer
WO2002082514A1 (en)*2001-04-042002-10-17Massachusetts Institute Of TechnologyA method for semiconductor device fabrication
EP1415331A2 (en)*2001-08-062004-05-06Massachusetts Institute Of TechnologyFormation of planar strained layers

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US6602613B1 (en)*2000-01-202003-08-05Amberwave Systems CorporationHeterointegration of materials using deposition and bonding
US6603156B2 (en)*2001-03-312003-08-05International Business Machines CorporationStrained silicon on insulator structures
US20020168802A1 (en)*2001-05-142002-11-14Hsu Sheng TengSiGe/SOI CMOS and method of making the same

Cited By (59)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US7227176B2 (en)1998-04-102007-06-05Massachusetts Institute Of TechnologyEtch stop layer system
US6921914B2 (en)2000-08-162005-07-26Massachusetts Institute Of TechnologyProcess for producing semiconductor article using graded epitaxial growth
US6881632B2 (en)2000-12-042005-04-19Amberwave Systems CorporationMethod of fabricating CMOS inverter and integrated circuits utilizing strained surface channel MOSFETS
US20040097025A1 (en)*2000-12-042004-05-20Amberwave Systems CorporationMethod of fabricating CMOS inverter and integrated circuits utilizing strained silicon surface channel mosfets
US8822282B2 (en)2001-03-022014-09-02Taiwan Semiconductor Manufacturing Company, Ltd.Methods of fabricating contact regions for FET incorporating SiGe
US7256142B2 (en)2001-03-022007-08-14Amberwave Systems CorporationRelaxed SiGe platform for high speed CMOS electronics and high speed analog circuits
US7501351B2 (en)2001-03-022009-03-10Amberwave Systems CorporationRelaxed SiGe platform for high speed CMOS electronics and high speed analog circuits
US6940089B2 (en)2001-04-042005-09-06Massachusetts Institute Of TechnologySemiconductor device structure
US7348259B2 (en)2001-04-042008-03-25Massachusetts Institute Of TechnologyMethod of fabricating a semiconductor structure that includes transferring one or more material layers to a substrate and smoothing an exposed surface of at least one of the material layers
US7060632B2 (en)2002-03-142006-06-13Amberwave Systems CorporationMethods for fabricating strained layers on semiconductor substrates
US8748292B2 (en)2002-06-072014-06-10Taiwan Semiconductor Manufacturing Company, Ltd.Methods of forming strained-semiconductor-on-insulator device structures
US7588994B2 (en)2002-06-072009-09-15Amberwave Systems CorporationMethods for forming strained-semiconductor-on-insulator device structures by mechanically inducing strain
US7074623B2 (en)2002-06-072006-07-11Amberwave Systems CorporationMethods of forming strained-semiconductor-on-insulator finFET device structures
US7109516B2 (en)2002-06-072006-09-19Amberwave Systems CorporationStrained-semiconductor-on-insulator finFET device structures
US6995430B2 (en)2002-06-072006-02-07Amberwave Systems CorporationStrained-semiconductor-on-insulator device structures
US7420201B2 (en)2002-06-072008-09-02Amberwave Systems CorporationStrained-semiconductor-on-insulator device structures with elevated source/drain regions
US7414259B2 (en)2002-06-072008-08-19Amberwave Systems CorporationStrained germanium-on-insulator device structures
US7615829B2 (en)2002-06-072009-11-10Amberwave Systems CorporationElevated source and drain elements for strained-channel heterojuntion field-effect transistors
US7838392B2 (en)2002-06-072010-11-23Taiwan Semiconductor Manufacturing Company, Ltd.Methods for forming III-V semiconductor device structures
US7297612B2 (en)2002-06-072007-11-20Amberwave Systems CorporationMethods for forming strained-semiconductor-on-insulator device structures by use of cleave planes
US7259388B2 (en)2002-06-072007-08-21Amberwave Systems CorporationStrained-semiconductor-on-insulator device structures
US7335545B2 (en)2002-06-072008-02-26Amberwave Systems CorporationControl of strain in device layers by prevention of relaxation
US7307273B2 (en)2002-06-072007-12-11Amberwave Systems CorporationControl of strain in device layers by selective relaxation
US7122449B2 (en)2002-06-102006-10-17Amberwave Systems CorporationMethods of fabricating semiconductor structures having epitaxially grown source and drain elements
US7439164B2 (en)2002-06-102008-10-21Amberwave Systems CorporationMethods of fabricating semiconductor structures having epitaxially grown source and drain elements
US7217603B2 (en)2002-06-252007-05-15Amberwave Systems CorporationMethods of forming reacted conductive gate electrodes
US8129821B2 (en)2002-06-252012-03-06Taiwan Semiconductor Manufacturing Co., Ltd.Reacted conductive gate electrodes
US7332417B2 (en)2003-01-272008-02-19Amberwave Systems CorporationSemiconductor structures with structural homogeneity
US7504704B2 (en)2003-03-072009-03-17Amberwave Systems CorporationShallow trench isolation process
US20050196937A1 (en)*2004-03-052005-09-08Nicolas DavalMethods for forming a semiconductor structure
US20060141748A1 (en)*2004-03-052006-06-29Nicolas DavalThermal treament of a semiconductor layer
US20050196936A1 (en)*2004-03-052005-09-08Nicolas DavalMethods for thermally treating a semiconductor layer
US20050245049A1 (en)*2004-03-052005-11-03Takeshi AkatsuAtomic implantation and thermal treatment of a semiconductor layer
US20060014363A1 (en)*2004-03-052006-01-19Nicolas DavalThermal treatment of a semiconductor layer
US7276428B2 (en)2004-03-052007-10-02S.O.I.Tec Silicon On Insulator TechnologiesMethods for forming a semiconductor structure
US7285495B2 (en)2004-03-052007-10-23S.O.I.Tec Silicon On Insulator TechnologiesMethods for thermally treating a semiconductor layer
US7449394B2 (en)2004-03-052008-11-11S.O.I.Tec Silicon On Insulator TechnologiesAtomic implantation and thermal treatment of a semiconductor layer
US7282449B2 (en)2004-03-052007-10-16S.O.I.Tec Silicon On Insulator TechnologiesThermal treatment of a semiconductor layer
US20060113603A1 (en)*2004-12-012006-06-01Amberwave Systems CorporationHybrid semiconductor-on-insulator structures and related methods
US7393733B2 (en)2004-12-012008-07-01Amberwave Systems CorporationMethods of forming hybrid fin field-effect transistor structures
US8183627B2 (en)2004-12-012012-05-22Taiwan Semiconductor Manufacturing Company, Ltd.Hybrid fin field-effect transistor structures and related methods
US20070051975A1 (en)*2005-09-072007-03-08Christophe FiguetSemiconductor heterostructure and method for forming same
US7772127B2 (en)2005-09-072010-08-10S.O.I.Tec Silicon On Insulator TechnologiesSemiconductor heterostructure and method for forming same
US20100264463A1 (en)*2005-09-072010-10-21Christophe FiguetSemiconductor heterostructure and method for forming same
EP1763069A1 (en)*2005-09-072007-03-14S.O.I.TEC. Silicon on Insulator Technologies S.A.Semiconductor heterostructure and method for forming a semiconductor heterostructure
US8084784B2 (en)2005-09-072011-12-27S.O.I. Tec Silicon On Insulator TechnologiesSemiconductor heterostructure and method for forming same
US20080067499A1 (en)*2006-09-152008-03-20Sharp Laboratories Of America, Inc.Silicon/germanium superlattice thermal sensor
US7442599B2 (en)*2006-09-152008-10-28Sharp Laboratories Of America, Inc.Silicon/germanium superlattice thermal sensor
US20080132031A1 (en)*2006-11-302008-06-05Cecile AulnetteMethod of manufacturing a semiconductor heterostructure
US7459374B2 (en)2006-11-302008-12-02S.O.I.Tec Silicon On Insulator TechnologiesMethod of manufacturing a semiconductor heterostructure
US20140183601A1 (en)*2011-06-232014-07-03SoitecMethod for transferring a layer of a semiconductor and substrate comprising a confinement structure
US9716029B2 (en)*2011-06-232017-07-25SoitecMethod for transferring a layer of a semiconductor and substrate comprising a confinement structure
US20170301611A1 (en)*2016-04-152017-10-19Taiwan Semiconductor Manufacturing Company Ltd.METHOD FOR MANUFACTURING A SEMICONDUCTOR STRUCTURE COMPRISING A SEMICONDUCTOR DEVICE LAYER FORMED ON A TEMPORARY SUBSTRATE HAVING A GRADED SiGe ETCH STOP LAYER THERE BETWEEN
US11049797B2 (en)*2016-04-152021-06-29Taiwan Semiconductor Manufacturing Company Ltd.Method for manufacturing a semiconductor structure comprising a semiconductor device layer formed on a tem, porary substrate having a graded SiGe etch stop layer therebetween
US20170317103A1 (en)*2016-04-282017-11-02Globalfoundries Singapore Pte. Ltd.Integrated circuits with selectively strained device regions and methods for fabricating same
US10529738B2 (en)*2016-04-282020-01-07Globalfoundries Singapore Pte. Ltd.Integrated circuits with selectively strained device regions and methods for fabricating same
CN106711049A (en)*2016-12-222017-05-24武汉华星光电技术有限公司Porous substrate and manufacturing method thereof and manufacturing method of thin film transistor
US20210408032A1 (en)*2020-06-252021-12-30Sandisk Technologies LlcThree-dimensional memory device including iii-v compound semiconductor channel layer and method of making the same
US11778817B2 (en)*2020-06-252023-10-03Sandisk Technologies LlcThree-dimensional memory device including III-V compound semiconductor channel layer and method of making the same

Also Published As

Publication numberPublication date
CN1630933A (en)2005-06-22
CN100342494C (en)2007-10-10
KR100690421B1 (en)2007-03-09
US6649492B2 (en)2003-11-18
WO2003069658A2 (en)2003-08-21
JP2005518093A (en)2005-06-16
TW200401340A (en)2004-01-16
KR20060033692A (en)2006-04-19
EP1483783A2 (en)2004-12-08
WO2003069658A3 (en)2004-02-19
TWI222111B (en)2004-10-11
WO2003069658B1 (en)2004-05-27
AU2003208985A1 (en)2003-09-04
JP4197651B2 (en)2008-12-17
US20030153161A1 (en)2003-08-14

Similar Documents

PublicationPublication DateTitle
US6649492B2 (en)Strained Si based layer made by UHV-CVD, and devices therein
US6963078B2 (en)Dual strain-state SiGe layers for microelectronics
US7825470B2 (en)Transistor and in-situ fabrication process
US7348259B2 (en)Method of fabricating a semiconductor structure that includes transferring one or more material layers to a substrate and smoothing an exposed surface of at least one of the material layers
US6703688B1 (en)Relaxed silicon germanium platform for high speed CMOS electronics and high speed analog circuits
JP4716733B2 (en) Method for forming strained silicon on insulator (SSOI)
US6723661B2 (en)Relaxed silicon germanium platform for high speed CMOS electronics and high speed analog circuits
JP4678877B2 (en) Silicon devices on Si: C-OI and SGOI and manufacturing methods
US6787793B2 (en)Strained Si device with first SiGe layer with higher Ge concentration being relaxed to have substantially same lattice constant as second SiGe layer with lower Ge concentration
US6830976B2 (en)Relaxed silicon germanium platform for high speed CMOS electronics and high speed analog circuits
US6677192B1 (en)Method of fabricating a relaxed silicon germanium platform having planarizing for high speed CMOS electronics and high speed analog circuits
US7560328B2 (en)Strained Si on multiple materials for bulk or SOI substrates
US6593641B1 (en)Relaxed silicon germanium platform for high speed CMOS electronics and high speed analog circuits
US7842940B2 (en)Structure and method to form semiconductor-on-pores (SOP) for high device performance and low manufacturing cost
US20060131606A1 (en)Lattice-mismatched semiconductor structures employing seed layers and related fabrication methods
US20030089901A1 (en)Relaxed silicon germanium platform for high speed cmos electronics and high speed analog circuits
JP5065676B2 (en) Method and layer structure for producing a strained layer on a substrate
JP2006524426A (en) Method and layer structure for producing strained layers on a substrate
US20080311708A1 (en)Hybrid strained orientated substrates and devices
JP2003078116A (en) Semiconductor member manufacturing method and semiconductor device manufacturing method
TW554449B (en)A method of fabricating wafer with strained channel layers
JP2005109186A (en)Semiconductor substrate and its manufacturing method, and semiconductor device and its manufacturing method
CN1492480A (en)Method for manufacturing wafer with strain channel layer

Legal Events

DateCodeTitleDescription
STCBInformation on status: application discontinuation

Free format text:ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION


[8]ページ先頭

©2009-2025 Movatter.jp