Movatterモバイル変換


[0]ホーム

URL:


US20030080372A1 - Semiconductor memory cell, method for fabricating the memory cell, and semiconductor memory device - Google Patents

Semiconductor memory cell, method for fabricating the memory cell, and semiconductor memory device
Download PDF

Info

Publication number
US20030080372A1
US20030080372A1US10/283,856US28385602AUS2003080372A1US 20030080372 A1US20030080372 A1US 20030080372A1US 28385602 AUS28385602 AUS 28385602AUS 2003080372 A1US2003080372 A1US 2003080372A1
Authority
US
United States
Prior art keywords
regions
gate
memory
memory gate
memory cell
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US10/283,856
Inventor
Thomas Mikolajick
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Individual
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by IndividualfiledCriticalIndividual
Publication of US20030080372A1publicationCriticalpatent/US20030080372A1/en
Priority to US11/021,626priorityCriticalpatent/US7273786B2/en
Abandonedlegal-statusCriticalCurrent

Links

Images

Classifications

Definitions

Landscapes

Abstract

In order to be able to store information in a non-volatile fashion as compactly and as flexibly as possible in a semiconductor memory cell, the original gate region of a conventional memory transistor is removed, and a memory gate configuration having a plurality of memory gates that are spatially separate from one another and that are electrically insulated with respect to one another is formed.

Description

Claims (71)

I claim:
1. A semiconductor memory cell for non-volatile information storage, comprising:
a memory gate configuration designed for non-volatile information storage;
a source/drain configuration designed for accessing said memory gate configuration; and
a control gate configuration designed for controlling access to said memory gate configuration;
said memory gate configuration having a plurality of memory gate regions; and
each of said plurality of said memory gate regions being designed for essentially independent information storage such that a corresponding plurality of information units can be stored independently of one another.
2. The semiconductor memory cell according toclaim 1, wherein the plurality of the information units are binary bits.
3. The semiconductor memory cell according toclaim 1, wherein said plurality of said memory gate regions are pairwise, spatially separate from one another.
4. The semiconductor memory cell according toclaim 3, wherein said plurality of said memory gate regions are electrically insulated from one another.
5. The semiconductor memory cell according toclaim 1, wherein said plurality of said memory-gate regions are electrically insulated from one another.
6. The semiconductor memory cell according toclaim 1, wherein:
said control gate configuration has a common control gate; and
access to said plurality of said memory gate regions is jointly controllable by said common control gate.
7. The semiconductor memory cell according toclaim 1, wherein:
said source/drain configuration includes a plurality of source/drain regions present in a number corresponding to a number of said plurality of said memory gate regions; and
a respective one of said plurality of said source/drain regions is assigned to a respective one of said plurality of said memory gate regions such that said respective one of said plurality of said memory gate regions can be accessed using said control gate configuration and said respective one of said plurality of said source/drain regions.
8. The semiconductor memory cell according toclaim 1, wherein said plurality of said memory gate regions have essentially identical geometrical properties.
9. The semiconductor memory cell according toclaim 8, wherein said plurality of said memory gate regions have essentially identical material properties.
10. The semiconductor memory cell according toclaim 1, wherein said plurality of said memory gate regions have essentially identical material properties.
11. The semiconductor memory cell according toclaim 1, wherein:
said control gate configuration has a control gate and said source/drain configuration has a plurality of source/drain regions; and
said plurality of said memory gate regions are configured and designed to be essentially electrically insulated from one another, from said control gate and from said plurality of said source/drain regions.
12. The semiconductor memory cell according toclaim 1, wherein said plurality of said memory gate regions are designed as floating gate regions so that the semiconductor memory cell functions as a floating gate memory cell.
13. The semiconductor memory cell according toclaim 1, wherein said plurality of said memory gate regions are designed and configured as essentially capacitively coupled floating gates.
14. The semiconductor memory cell according toclaim 13, wherein said floating gates are made of a material selected from a group consisting of a polysilicon material, a polycide, and a metal.
15. The semiconductor memory cell according toclaim 1, wherein said plurality of said memory gate regions are floating gates made of a material selected from a group consisting of a polysilicon material, a polycide, and a metal.
16. The semiconductor memory cell according toclaim 1, wherein: said plurality of said memory gate regions are designed as charge trapping gates so that the semiconductor memory cell functions as a charge trapping memory cell.
17. The semiconductor memory cell according toclaim 16, wherein said charge trapping gates include a material in which charge trapping states can be formed.
18. The semiconductor memory cell according toclaim 17, wherein said material of said charge trapping gates is an insulator having a sufficient number of defects capable of being occupied by electrons and/or holes.
19. The semiconductor memory cell according toclaim 17, wherein: said material of said charge trapping gates is an insulator in which a sufficient number of defects can be formed; and said defects can be occupied by electrons and/or holes.
20. The semiconductor memory cell according toclaim 17, comprising:
a channel region; and
an insulation region made of silicon dioxide;
said source/drain configuration having a plurality of source/drain regions;
said control gate configuration having a control gate;
said insulating region configured for insulating said charge trapping gates from said control gate, said plurality of said source/drain regions and said channel region;
said charge trapping gates being composed of silicon nitride;
said charge trapping gates having a structure selected from a group consisting of an ONO structure and an NO structure; and
said charge trapping gates including a material selected from a group consisting of ZrO2, Al2O3, Ta2O5, HfO2.
21. The semiconductor memory cell according toclaim 1, wherein each one of said plurality of said memory gate regions can assume a plurality of charge or potential states corresponding to information states assigned to said plurality of said memory gate regions.
22. The semiconductor memory cell according toclaim 1, wherein:
said source/drain configuration includes a plurality of source/drain regions;
said control gate configuration includes a control gate configured and designed to be essentially electrically insulated from said plurality of said memory gate regions and from said plurality of said source/drain regions.
23. The semiconductor memory cell according toclaim 1, wherein said control gate configuration includes a control gate composed of a material selected from a group consisting of a polysilicon material, a polycide, and a metal.
24. The semiconductor memory cell according toclaim 1, comprising:
an intermediate insulation region;
said control gate configuration including a control gate;
said plurality of said memory gate regions being pairwise, spatially separate from one another;
said plurality of said memory gate regions and said control gate being configured in direct spatial proximity to one another; and
said intermediate insulation region located between said control gate and said plurality of said memory gate regions.
25. The semiconductor memory cell according toclaim 24, wherein said intermediate insulation region is an intermediate dielectric.
26. The semiconductor memory cell according toclaim 1, comprising:
an insulation region;
said source/drain configuration including a plurality of source/drain regions;
each one of said plurality of said memory gate regions being designed and configured in direct spatial proximity to a respective one of said plurality of said source/drain regions such that a spatial overlap is formed between said one plurality of said memory gate regions and said respective one of said plurality of said source/drain regions; and
said insulation region provided between said one plurality of said memory gate regions and said respective one of said plurality of said source/drain regions.
27. The semiconductor memory cell according toclaim 26, wherein said insulation region is formed from a silicon dioxide material.
28. The semiconductor memory cell according toclaim 1, comprising:
an insulation region formed with a recess;
said plurality of said memory gate regions designed as spacer, elements embedded in said recess of said insulation region.
29. The semiconductor memory cell according toclaim 1, wherein said plurality of said memory gate regions are designed as exchange elements for at least a part of an original gate of a conventional MOSFET.
30. The semiconductor memory cell according toclaim 29, comprising:
an additional insulator, said plurality of said memory gate regions defining a level; and
an intermediate region located between said plurality of said memory gate regions being filled with said additional insulator to at most the level of said plurality of said memory gate regions to form an insulator thickness greater than a thickness of an original gate oxide or tunnel oxide.
31. A semiconductor memory device, comprising:
a plurality of memory cells designed for non-volatile information storage;
each one of said plurality of said memory cells including:
a memory gate configuration designed for non-volatile information storage;
a source/drain configuration designed for accessing said memory gate configuration; and
a control gate configuration designed for controlling access to said memory gate configuration;
said memory gate configuration having a plurality of memory gate regions; and
each of said plurality of said memory gate regions being designed for essentially independent information storage such that a corresponding plurality of information units can be stored independently of one another.
32. The semiconductor memory device according toclaim 31, wherein:
said control gate configuration of each one of said plurality of said memory cells includes a control gate; and
said control gate of adjacent ones of at least some of said plurality of said memory cells are designed as a common control gate.
33. A method for fabricating a semiconductor memory cell for non-volatile information storage, the method which comprises:
providing a memory gate configuration having a plurality of memory gate regions in which each one of the plurality of the memory gate regions is designed for essentially independently storing information such that a corresponding plurality of information units can be stored independently of one another;
providing a source/drain configuration designed for accessing the memory gate configuration; and
providing a control gate configuration for controlling access to the memory gate configuration.
34. The method according toclaim 33, wherein the information units are binary bits.
35. The method according toclaim 33, which comprises designing the plurality of the memory gate regions to be pairwise, spatially separate from one another.
36. The method according toclaim 33, which comprises designing the plurality of the memory gate regions to be electrically insulated from one another.
37. The method according toclaim 33, which comprises providing the control gate configuration with a common control gate for jointly controlling access to the plurality of the memory gate regions.
38. The method according toclaim 33, which comprises:
providing the source/drain configuration with a plurality of source/drain regions present in a number corresponding to a number of the plurality of the memory gate regions; and
assigning each one of the plurality of the source/drain regions to a respective one of the plurality of the memory gate regions such that the one of the plurality of the memory gate regions can be accessed using the control gate configuration and the one of the plurality of the source/drain regions.
39. The method according toclaim 33, which comprises designing the plurality of the memory gate regions to have essentially identical geometrical properties.
40. The method according toclaim 33, which comprises designing the plurality of the memory gate regions to have essentially identical material properties.
41. The method according toclaim 33, which comprises
providing the control gate configuration with a control gate and providing the source/drain configuration with a plurality of source/drain regions; and
configuring and designing the plurality of the memory gate regions to be essentially electrically insulated from one another, from the control gate and from the plurality of the source/drain regions.
42. The method according toclaim 33, which comprises designing the plurality of the memory gate regions as floating gate regions or floating gates so that the semiconductor memory cell functions as a floating gate memory cell.
43. The method according toclaim 42, which comprises designing and configuring the plurality of the memory gate regions as floating gates being essentially capacitively coupled.
44. The method according toclaim 33, which comprises designing the plurality of the memory gate regions as floating gates made of a material selected from a group consisting of a polysilicon material, a polycide, and a metal.
45. The method according toclaim 33, which comprises designing the plurality of the memory gate regions as charge trapping gate regions or charge trapping gates so that the semiconductor memory cell functions as a charge trapping memory cell.
46. The method according toclaim 45, which comprises: designing the plurality of the memory gate regions as charge trapping gates formed with silicon nitride;
providing the plurality of the memory gate regions with an ONO structure or an NO structure;
providing the plurality of the memory gate regions with a material selected from a group consisting of ZrO2, Al2O3, Ta2O5, and HfO2; and
providing an insulation region between the charge trapping gates and a control gate of the control gate configuration.
47. The method according toclaim 46, which comprises also providing the insulation region between the charge trapping gates and source/drain regions of the source/drain configuration and between the charge trapping gates and a channel region.
48. The method according toclaim 33, which comprises: designing the plurality of the memory gate regions as charge trapping gates so that the semiconductor memory cell functions as a charge trapping memory cell; and
forming the charge trapping gates using a material in which charge trapping states can be formed.
49. The method according toclaim 48, which comprises: providing the material of the charge trapping gates as an insulator that has or that can form a sufficient number of defects that can be occupied by electrons and/or holes.
50. The method according toclaim 33, which comprises designing the plurality of the memory gate regions such that a plurality of charge and/or potential states can be assumed which correspond to information states assigned to the plurality of the memory gate regions.
51. The method according toclaim 50, wherein the plurality of the charge and/or potential states is exactly two states.
52. The method according toclaim 33, which comprises providing the control gate configuration with a control gate that is electrically insulated from the plurality of the memory gate regions and from source/drain regions of the source/drain configuration.
53. The method according toclaim 33, which comprises providing the control gate configuration with a control gate formed from a material selected from a group consisting of a polysilicon material, a polycide, and a metal.
54. The method according toclaim 33, which comprises:
providing the control gate configuration with a control gate;
configuring the plurality of the memory gate regions and the control gate in direct spatial proximity to one another; and
providing an intermediate insulation region between the control gate and the plurality of the memory gate regions.
55. The method according toclaim 54, which comprises providing the intermediate insulation region as an intermediate dielectric.
56. The method according toclaim 33, which comprises:
configuring each one of said plurality of said memory gate regions in direct spatial proximity to an assigned source/drain region such that a spatial overlap is formed between the one of said plurality of said memory gate regions and the assigned source/drain region; and
providing an insulation region between one of said plurality of said memory gate regions and the assigned source/drain region.
57. The method according toclaim 56, which comprises forming the insulation region from silicon dioxide.
58. The method according toclaim 33, which comprises designing the plurality of the memory gate regions as spacer elements embedded in a recess of an insulation region.
59. The method according toclaim 33, which comprises designing the plurality of the memory gate regions to replace at least a part of an original gate of a conventional MOSFET.
60. The method according toclaim 33, which comprises:
first, using self-aligning polysilicon technology to form a conventional MOSFET having an original gate embedded in an insulation region;
second, removing the original gate of the MOSFET to create a recess in the insulation region embedding the original gate; and
third, forming the plurality of the memory gate regions in the recess, embedding the plurality of the memory gate regions in an insulating manner, and providing the control gate configuration.
61. The method according toclaim 33, which comprises: first embedding an original gate of a conventional MOSFET in an insulation region, the original gate having a surface region defining a level; and second, performing a planarization step and stopping on the level of the surface region of the original gate.
62. The method according toclaim 61, which comprises providing the insulation region as SiO2.
63. The method according toclaim 61, which comprises using a masked etching to remove the original gate of the conventional MOSFET and to thereby form a recess in the insulation region in a region above and between source/drain regions of the source/drain configuration.
64. The method according toclaim 63, which comprises conformally depositing a spacer layer such that the recess is lined.
65. The method according toclaim 64, which comprises providing the spacer layer as silicon nitride, an ONO structure, or an NO structure.
66. The method according toclaim 63, which comprises conformally depositing at least one material layer for producing the plurality of the memory gate regions such that edge regions of the recess are lined.
67. The method according toclaim 66, which comprises:
in order to form floating gates, using an electrically conductive material for the material layer for producing the plurality of the memory gate regions;
for forming charge trapping gates, using an electrically insulating material for the material layer for producing the plurality of the memory gate regions; and
for the electrically insulating material, using a material that has or that can form a high density of traps.
68. The method according toclaim 66, which comprises patterning the material layer by anisotropically etching the material layer such that the plurality of the memory gate regions remain as spatially separate parts of the material layer in edge regions of the recess.
69. The method according toclaim 68, which comprises performing a thermal oxidation or a deposition and subsequently etching back to make an original gate insulator or an original gate oxide located between the plurality of the memory gate regions thicker than a gate insulator or a gate oxide located below the plurality of the memory gate regions.
70. The method according toclaim 68, which comprises conformally depositing at least one insulation layer to embed the plurality of the memory gate-regions in the insulation layer.
71. The method according toclaim 70, which comprises depositing and patterning at least one material layer for the control gate configuration such that the recess is filled.
US10/283,8562001-10-302002-10-30Semiconductor memory cell, method for fabricating the memory cell, and semiconductor memory deviceAbandonedUS20030080372A1 (en)

Priority Applications (1)

Application NumberPriority DateFiling DateTitle
US11/021,626US7273786B2 (en)2001-10-302004-12-22Method for fabricating a semiconductor memory cell

Applications Claiming Priority (2)

Application NumberPriority DateFiling DateTitle
DE10153384ADE10153384B4 (en)2001-10-302001-10-30 Semiconductor memory cell, method for its production and semiconductor memory device
DE10153384.52001-10-30

Related Child Applications (1)

Application NumberTitlePriority DateFiling Date
US11/021,626DivisionUS7273786B2 (en)2001-10-302004-12-22Method for fabricating a semiconductor memory cell

Publications (1)

Publication NumberPublication Date
US20030080372A1true US20030080372A1 (en)2003-05-01

Family

ID=7704119

Family Applications (2)

Application NumberTitlePriority DateFiling Date
US10/283,856AbandonedUS20030080372A1 (en)2001-10-302002-10-30Semiconductor memory cell, method for fabricating the memory cell, and semiconductor memory device
US11/021,626Expired - Fee RelatedUS7273786B2 (en)2001-10-302004-12-22Method for fabricating a semiconductor memory cell

Family Applications After (1)

Application NumberTitlePriority DateFiling Date
US11/021,626Expired - Fee RelatedUS7273786B2 (en)2001-10-302004-12-22Method for fabricating a semiconductor memory cell

Country Status (2)

CountryLink
US (2)US20030080372A1 (en)
DE (1)DE10153384B4 (en)

Cited By (19)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US20040218413A1 (en)*2003-02-042004-11-04Masaki IshidaoSemiconductor memory device and manufacturing method thereof
US20050104117A1 (en)*2003-11-172005-05-19Thomas MikolajickCharge-trapping memory device and methods for operating and manufacturing the cell
US6897522B2 (en)2001-10-312005-05-24Sandisk CorporationMulti-state non-volatile integrated circuit memory systems that employ dielectric storage elements
US20050139897A1 (en)*2003-12-312005-06-30Dongbuanam Semiconductor Inc.Non-volatile flash memory device
US20050157551A1 (en)*2001-10-312005-07-21Eliyahou HarariMulti-state non-volatile integrated circuit memory systems that employ dielectric storage elements
US20050162884A1 (en)*2003-12-312005-07-28Dongbuanam Semiconductor Inc.Non-volatile memory device
US20050251617A1 (en)*2004-05-072005-11-10Sinclair Alan WHybrid non-volatile memory system
US20060076604A1 (en)*2004-10-082006-04-13Prinz Erwin JVirtual ground memory array and method therefor
US20060076586A1 (en)*2004-10-082006-04-13Swift Craig TVirtual ground memory array and method therefor
US20060079051A1 (en)*2004-10-082006-04-13Chindalore Gowrishankar LMethod for forming a multi-bit non-volatile memory device
US20060086953A1 (en)*2003-04-012006-04-27Samsung Electronics Co., Ltd.Twin-ONO-type SONOS memory
US20060134871A1 (en)*2004-12-202006-06-22Stefan JakschikCharge-trapping memory device and method of production
DE102005025167B3 (en)*2005-06-012006-07-13Infineon Technologies AgMulti-bit virtual ground NAND-memory unit, has memory cells of two adjacent groups of rows connected in common
US20060245233A1 (en)*2005-04-292006-11-02Thomas MikolajickMulti-bit virtual-ground NAND memory device
US7157345B1 (en)*2005-06-292007-01-02Freescale Semiconductor, Inc.Source side injection storage device and method therefor
US20070020849A1 (en)*2005-06-292007-01-25Freescale Semiconductor, Inc.Source side injection storage device with spacer gates and method therefor
US20100041192A1 (en)*2008-08-122010-02-18Promos Technologies Inc.Method For Preparing Multi-Level Flash Memory Structure
US20100133646A1 (en)*2010-02-032010-06-03Shenqing FangSelf-aligned si rich nitride charge trap layer isolation for charge trap flash memory
US8642441B1 (en)*2006-12-152014-02-04Spansion LlcSelf-aligned STI with single poly for manufacturing a flash memory device

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
KR100558003B1 (en)*2003-09-262006-03-06삼성전자주식회사 Non-volatile memory cell adopting a plurality of dielectric nanoclusters and method of manufacturing the same
US8411506B2 (en)*2010-11-182013-04-02Macronix International Co., Ltd.Non-volatile memory and operating method of memory cell
US8546871B2 (en)*2011-07-062013-10-01United Microelectronics Corp.Non-volatile memory cell and fabricating method thereof

Citations (1)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US6281545B1 (en)*1997-11-202001-08-28Taiwan Semiconductor Manufacturing CompanyMulti-level, split-gate, flash memory cell

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US4965825A (en)*1981-11-031990-10-23The Personalized Mass Media CorporationSignal processing apparatus and methods
JP3070531B2 (en)*1997-06-272000-07-31日本電気株式会社 Nonvolatile semiconductor memory device
US6768165B1 (en)*1997-08-012004-07-27Saifun Semiconductors Ltd.Two bit non-volatile electrically erasable and programmable semiconductor memory cell utilizing asymmetrical charge trapping
US6465836B2 (en)*2001-03-292002-10-15Taiwan Semiconductor Manufacturing Co., LtdVertical split gate field effect transistor (FET) device
US6762092B2 (en)*2001-08-082004-07-13Sandisk CorporationScalable self-aligned dual floating gate memory cell array and methods of forming the array
US6963103B2 (en)*2001-08-302005-11-08Micron Technology, Inc.SRAM cells with repressed floating gate memory, low tunnel barrier interpoly insulators
US6778441B2 (en)*2001-08-302004-08-17Micron Technology, Inc.Integrated circuit memory device and method

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US6281545B1 (en)*1997-11-202001-08-28Taiwan Semiconductor Manufacturing CompanyMulti-level, split-gate, flash memory cell

Cited By (50)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US20080116509A1 (en)*2001-10-312008-05-22Eliyahou HarariMulti-State Non-Volatile Integrated Circuit Memory Systems that Employ Dielectric Storage Elements
US7834392B2 (en)2001-10-312010-11-16Sandisk CorporationMulti-state non-volatile integrated circuit memory systems that employ dielectric storage elements
US6897522B2 (en)2001-10-312005-05-24Sandisk CorporationMulti-state non-volatile integrated circuit memory systems that employ dielectric storage elements
US7341918B2 (en)2001-10-312008-03-11Sandisk CorporationMulti-state non-volatile integrated circuit memory systems that employ dielectric storage elements
US20080119026A1 (en)*2001-10-312008-05-22Eliyahou HarariMulti-State Non-Volatile Integrated Circuit Memory Systems that Employ Dielectric Storage Elements
US20050157551A1 (en)*2001-10-312005-07-21Eliyahou HarariMulti-state non-volatile integrated circuit memory systems that employ dielectric storage elements
US20050180210A1 (en)*2001-10-312005-08-18Eliyahou HarariMulti-state non-volatile integrated circuit memory systems that employ dielectric storage elements
US7479677B2 (en)2001-10-312009-01-20Sandisk CorporationMulti-state non-volatile integrated circuit memory systems that employ dielectric storage elements
US7342279B2 (en)2001-10-312008-03-11Sandisk CorporationMulti-state non-volatile integrated circuit memory systems that employ dielectric storage elements
US7579247B2 (en)2001-10-312009-08-25Sandisk CorporationMulti-state non-volatile integrated circuit memory systems that employ dielectric storage elements
US6925007B2 (en)2001-10-312005-08-02Sandisk CorporationMulti-state non-volatile integrated circuit memory systems that employ dielectric storage elements
US20040218413A1 (en)*2003-02-042004-11-04Masaki IshidaoSemiconductor memory device and manufacturing method thereof
US6987297B2 (en)*2003-02-042006-01-17Fujitsu LimitedSemiconductor memory device and manufacturing method thereof
US7132332B2 (en)2003-02-042006-11-07Fujitsu LimitedSemiconductor memory device and manufacturing method thereof
US7511334B2 (en)*2003-04-012009-03-31Samsung Electronics Co., Ltd.Twin-ONO-type SONOS memory
US20060086953A1 (en)*2003-04-012006-04-27Samsung Electronics Co., Ltd.Twin-ONO-type SONOS memory
US20060091448A1 (en)*2003-11-172006-05-04Thomas MikolajickCharge-trapping memory device and methods for operating and manufacturing the cell
US7049651B2 (en)2003-11-172006-05-23Infineon Technologies AgCharge-trapping memory device including high permittivity strips
US7402490B2 (en)2003-11-172008-07-22Infineon Technologies AgCharge-trapping memory device and methods for operating and manufacturing the cell
WO2005050734A1 (en)*2003-11-172005-06-02Infineon Technologies AgCharge-trapping memory device, operating and manufacturing
US20050104117A1 (en)*2003-11-172005-05-19Thomas MikolajickCharge-trapping memory device and methods for operating and manufacturing the cell
US7177185B2 (en)*2003-12-312007-02-13Dongbu Electronics Co., Ltd.Non-volatile flash memory device having dual-bit floating gate
US20050162884A1 (en)*2003-12-312005-07-28Dongbuanam Semiconductor Inc.Non-volatile memory device
US7135737B2 (en)*2003-12-312006-11-14Dongbu Electronics Co., Ltd.Non-volatile flash memory device
US20050139897A1 (en)*2003-12-312005-06-30Dongbuanam Semiconductor Inc.Non-volatile flash memory device
US20100023681A1 (en)*2004-05-072010-01-28Alan Welsh SinclairHybrid Non-Volatile Memory System
US20050251617A1 (en)*2004-05-072005-11-10Sinclair Alan WHybrid non-volatile memory system
US20060076586A1 (en)*2004-10-082006-04-13Swift Craig TVirtual ground memory array and method therefor
US20090170262A1 (en)*2004-10-082009-07-02Freescale Semiconductor, Inc.Virtual ground memory array and method therefor
US7842573B2 (en)2004-10-082010-11-30Freescale Semiconductor, Inc.Virtual ground memory array and method therefor
US20060076604A1 (en)*2004-10-082006-04-13Prinz Erwin JVirtual ground memory array and method therefor
US20060079051A1 (en)*2004-10-082006-04-13Chindalore Gowrishankar LMethod for forming a multi-bit non-volatile memory device
US7518179B2 (en)2004-10-082009-04-14Freescale Semiconductor, Inc.Virtual ground memory array and method therefor
US7064030B2 (en)2004-10-082006-06-20Freescale Semiconductor, Inc.Method for forming a multi-bit non-volatile memory device
US7132337B2 (en)2004-12-202006-11-07Infineon Technologies AgCharge-trapping memory device and method of production
US20060134871A1 (en)*2004-12-202006-06-22Stefan JakschikCharge-trapping memory device and method of production
US7272040B2 (en)2005-04-292007-09-18Infineon Technologies AgMulti-bit virtual-ground NAND memory device
US20060245233A1 (en)*2005-04-292006-11-02Thomas MikolajickMulti-bit virtual-ground NAND memory device
DE102005025167B3 (en)*2005-06-012006-07-13Infineon Technologies AgMulti-bit virtual ground NAND-memory unit, has memory cells of two adjacent groups of rows connected in common
US7550348B2 (en)2005-06-292009-06-23Freescale Semiconductor, Inc.Source side injection storage device with spacer gates and method therefor
US7235823B2 (en)2005-06-292007-06-26Freescale Semiconductor, Inc.Source side injection storage device with spacer gates and method therefor
US7157345B1 (en)*2005-06-292007-01-02Freescale Semiconductor, Inc.Source side injection storage device and method therefor
US20070004135A1 (en)*2005-06-292007-01-04Gowrishankar ChindaloreSource side injection storage device and method therefor
US20070020849A1 (en)*2005-06-292007-01-25Freescale Semiconductor, Inc.Source side injection storage device with spacer gates and method therefor
US8642441B1 (en)*2006-12-152014-02-04Spansion LlcSelf-aligned STI with single poly for manufacturing a flash memory device
US9276007B2 (en)2006-12-152016-03-01Cypress Semiconductor CorporationSystem and method for manufacturing self-aligned STI with single poly
US10622370B1 (en)2006-12-152020-04-14Monterey Research, LlcSystem and method for manufacturing self-aligned STI with single poly
US20100041192A1 (en)*2008-08-122010-02-18Promos Technologies Inc.Method For Preparing Multi-Level Flash Memory Structure
US20100133646A1 (en)*2010-02-032010-06-03Shenqing FangSelf-aligned si rich nitride charge trap layer isolation for charge trap flash memory
US8551858B2 (en)2010-02-032013-10-08Spansion LlcSelf-aligned SI rich nitride charge trap layer isolation for charge trap flash memory

Also Published As

Publication numberPublication date
US7273786B2 (en)2007-09-25
DE10153384A1 (en)2003-05-15
DE10153384B4 (en)2007-08-02
US20050141271A1 (en)2005-06-30

Similar Documents

PublicationPublication DateTitle
US7273786B2 (en)Method for fabricating a semiconductor memory cell
US7192830B2 (en)Method for fabricating a memory cell
EP1338034B1 (en)Simultaneous formation of charge storage and bitline for wordline isolation
US6468865B1 (en)Method of simultaneous formation of bitline isolation and periphery oxide
US20090278186A1 (en)Double Gate Transistor and Method of Manufacturing Same
US6373095B1 (en)NVRAM cell having increased coupling ratio between a control gate and floating gate without an increase in cell area
US20130313626A1 (en)Methods and Apparatus for Non-Volatile Memory Cells
US6809966B2 (en)Non-volatile semiconductor memory device and fabricating method thereof
US20160204273A1 (en)Non-volatile memory unit and method for manufacturing the same
JP2004538644A (en) Scalable self-aligned dual floating gate memory cell array and method of forming the array
KR100642901B1 (en) Manufacturing method of nonvolatile memory device
US6734055B1 (en)Multi-level (4 state/2-bit) stacked gate flash memory cell
JPH11195719A (en) Method of manufacturing split gate type flash memory cell
US7541637B2 (en)Non-volatile semiconductor memory element and corresponding production and operation method
US6551880B1 (en)Method of utilizing fabrication process of floating gate spacer to build twin-bit monos/sonos memory
JPH11261038A (en)Semiconductor nonvolatile storage device and its manufacture
US6225646B1 (en)Integrated circuit incorporating a memory cell and a transistor elevated above an insulating base
US7180128B2 (en)Non-volatile memory, non-volatile memory array and manufacturing method thereof
US7118969B2 (en)Method of manufacturing a floating gate and method of manufacturing a non-volatile semiconductor memory device comprising the same
US6760252B2 (en)Floating gate memory cell, method for fabricating it, and semiconductor memory device
JP2003508921A (en) New easily shrinkable non-volatile semiconductor storage device cell using split dielectric floating gate and method of manufacturing the same
US6891751B2 (en)Charge trapping memory cell, method for fabricating it, and semiconductor memory device
US7790547B2 (en)Non-volatile memory device and method for fabricating the same
JPH08255847A (en) Nonvolatile semiconductor memory device and method of manufacturing the same
US6794236B1 (en)Eeprom device with improved capacitive coupling and fabrication process

Legal Events

DateCodeTitleDescription
STCBInformation on status: application discontinuation

Free format text:ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION


[8]ページ先頭

©2009-2025 Movatter.jp