Movatterモバイル変換


[0]ホーム

URL:


US20020137359A1 - Ultralow dielectric constant material as an intralevel or interlevel dielectric in a semiconductor device and electronic device containing the same - Google Patents

Ultralow dielectric constant material as an intralevel or interlevel dielectric in a semiconductor device and electronic device containing the same
Download PDF

Info

Publication number
US20020137359A1
US20020137359A1US09/769,089US76908901AUS2002137359A1US 20020137359 A1US20020137359 A1US 20020137359A1US 76908901 AUS76908901 AUS 76908901AUS 2002137359 A1US2002137359 A1US 2002137359A1
Authority
US
United States
Prior art keywords
layer
insulating material
ultralow
dielectric
region
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/769,089
Other versions
US6441491B1 (en
Inventor
Alfred Grill
David Medeiros
Vishnubhai Patel
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Intel Corp
Original Assignee
International Business Machines Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by International Business Machines CorpfiledCriticalInternational Business Machines Corp
Assigned to INTERNATIONAL BUSINESS MACHINES CORPORATIONreassignmentINTERNATIONAL BUSINESS MACHINES CORPORATIONASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS).Assignors: GRILL, ALFRED, MEDEIROS, DAVID R., PATEL, VISHNUBHAI V.
Priority to US09/769,089priorityCriticalpatent/US6441491B1/en
Priority to US09/938,949prioritypatent/US6756323B2/en
Priority to SG200504912-7Aprioritypatent/SG137695A1/en
Priority to JP2002544765Aprioritypatent/JP4272424B2/en
Priority to SG200504909-3Aprioritypatent/SG137694A1/en
Priority to KR1020037005450Aprioritypatent/KR100586133B1/en
Priority to PCT/US2001/050830prioritypatent/WO2002043119A2/en
Priority to EP01987525Aprioritypatent/EP1352107A2/en
Priority to CNB018204090Aprioritypatent/CN100386472C/en
Priority to US10/176,438prioritypatent/US6541398B2/en
Priority to US10/174,749prioritypatent/US6768200B2/en
Publication of US6441491B1publicationCriticalpatent/US6441491B1/en
Application grantedgrantedCritical
Publication of US20020137359A1publicationCriticalpatent/US20020137359A1/en
Priority to US10/340,000prioritypatent/US6770573B2/en
Priority to US10/357,134prioritypatent/US6790789B2/en
Priority to JP2006290010Aprioritypatent/JP4410783B2/en
Assigned to INTEL CORPORATIONreassignmentINTEL CORPORATIONASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS).Assignors: INTERNATIONAL BUSINESS MACHINES CORPORATION
Anticipated expirationlegal-statusCritical
Expired - Lifetimelegal-statusCriticalCurrent

Links

Images

Classifications

Definitions

Landscapes

Abstract

A method for fabricating a thermally stable ultralow dielectric constant film comprising Si, C, O and H atoms in a parallel plate chemical vapor deposition process utilizing plasma enhanced chemical vapor deposition (“PECVD”) process is disclosed. Electronic devices containing insulating layers of thermally stable ultralow dielectric constant materials that are prepared by the method are further disclosed. To enable the fabrication of thermally stable ultralow dielectric constant film, specific precursor materials are used, such as, cyclic siloxanes and organic molecules containing ring structures, for instance, tetramethylcycloterasiloxane and cyclopentene oxide.

Description

Claims (58)

Having thus described our invention, what we claim as new and desire to secure by Letters Patent is:
1. A method for fabricating a thermally stable ultralow dielectric constant film comprising the steps of:
providing a plasma enhanced chemical vapor deposition (PECVD) reactor;
positioning a substrate in said PECVD reactor;
flowing a first precursor gas comprising cyclic siloxane molecules into said PECVD reactor;
flowing at least a second precursor gas comprising organic molecules with ring structures having C, H and O atoms into said PECVD reactor; and
depositing a film comprising Si, C, O and H and a multiplicity of nanometer-sized pores on said substrate.
2. The method according toclaim 1, further comprising the step of:
mixing said first precursor gas with an inert carrier gas.
3. The method according toclaim 1, wherein said PECVD reactor is of a parallel plate type reactor.
4. The method according toclaim 1, wherein said film is optionally heated after deposition at a temperature not less than about 300° C. for at least about 0.25 hours.
5. The method according toclaim 1, wherein said film has a dielectric constant of not more than about 2.8.
6. The method according toclaim 1, wherein said film has a dielectric constant of not more than about 2.3.
7. The method according toclaim 1, wherein said film has a dielectric constant in a range from about 1.5 to about 2.5.
8. The method according toclaim 1, wherein said film comprises:
between about 5 and about 40 atomic percent of Si;
between about 5 and about 45 atomic percent of C;
between 0 and about 50 atomic percent of O; and
between about 10 and about 55 atomic percent of H.
9. The method according toclaim 1, further comprising the step of:
providing a parallel plate reactor having an area of a substrate chuck between about 300 cm2and about 700 cm2, and a gap between the substrate and a top electrode between about 1 cm and about 10 cm.
10. The method for fabricating a thermally stable ultralow dielectric constant film according toclaim 3, said method further comprising the step of:
applying a RF power to an electrode of said parallel plate PECVD reactor.
11. The method according toclaim 1, further comprising a step of:
heat treating said film at a temperature not higher than about 300° C. for a first time period and heat treating said film at a temperature not lower than about 300° C. for a second time period, said second time period being longer than said first time period.
12. The method according toclaim 11, wherein said second time period is at least about ten times that of said first time period.
13. The method according toclaim 1, wherein said cyclic siloxane is selected from the group consisting of: tetramethylcyclotetrasiloxane and octamethylcyclotetrasiloxane.
14. The method according toclaim 1, wherein said cyclic siloxane is tetramethylcyclotetrasiloxane.
15. The method according toclaim 1, wherein said organic molecules comprise species of fused rings including ring structures that impart significant ring strain, wherein said ring structures that impart significant ring strain include rings of 3, 4, 7 or more atoms.
16. The method according toclaim 1, wherein said organic molecules are cyclopentene oxide.
17. The method according toclaim 1, wherein said step of depositing the film further comprises the steps of:
setting a temperature for said substrate at between about 25° C. and about 400° C.; and
setting a RF power density at between about 0.05 W/cm2and about 2.0 W/cm2.
18. The method according toclaim 1, wherein said step of depositing the film further comprises:
setting flow rates for said cyclic siloxane at between about 5 sccm and about 1000 sccm.
19. The method according toclaim 18, wherein said flow rates for said cyclic siloxane are at between about 25 sccm and about 200 sccm.
20. The method according toclaim 1, wherein said step of depositing said film further comprises:
setting flow rates said for said organic molecules at between about 5 sccm and about 1000 sccm.
21. The methodclaim 20, wherein said flow rates for said organic molecules are at between about 25 sccm and about 200 sccm.
22. The method according toclaim 1, wherein said step of depositing said film further comprises:
setting a pressure for said PECVD reactor at between about 50 mTorr and about 5000 mTorr.
23. The method according toclaim 22, wherein said pressure for said PECVD reactor is between about 100 mTorr and about 3000 mTorr.
24. The method according toclaim 1, wherein said step of depositing said film further comprises:
setting a flow rate ratio of organic molecules of cyclopentene oxide to cyclic siloxane of tetramethylcyclotetrasiloxane to between about 0.1 and about 0.7.
25. The method for fabricating a thermally stable ultralow dielectric constant film according toclaim 24, wherein said flow rate ratio of said cyclopentene oxide to said tetramethylcyclotetrasiloxane is between about 0.2 and about 0.4.
26. The method according toclaim 1, said method further comprising:
providing a parallel plate plasma enhanced chemical vapor deposition chamber.
27. The method according toclaim 1, wherein plasma in said PECVD reactor is run in a continuous mode.
28. The method according toclaim 1, wherein plasma in said PECVD reactor is run in a pulsed mode.
29. The method according toclaim 9, wherein a change in the area of said substrate chuck by a factor, X, changes the RF power by a factor, X.
30. The method according toclaim 9, wherein a change in the area of the substrate chuck by a factor, Y, and a change in the gap between a gas distribution plate and the substrate chuck by a factor, Z, changes gas flow rates by a factor, YZ, such that residence time in plasma is maintained.
31. The method according toclaim 18, wherein when said PECVD reactor includes a plurality of depositions stations then the flow rates of said cyclic siloxane are multiplied by a total number of deposition stations in said PECVD reactor.
32. A method for fabricating a thermally stable ultralow-k film comprising the steps of:
providing parallel plate type plasma enhanced chemical vapor deposition (PECVD) reactor;
positioning a pre-processed wafer on a substrate chuck having an area between about 300 cm2and about 700 cm2and maintaining a gap between said wafer and a top electrode between about 1 cm and about 10 cm;
flowing a first precursor gas comprising cyclic siloxane molecules into said PECVD reactor;
flowing at least a second precursor gas comprising organic molecules with ring structures having C, H and O atoms; and
depositing an ultralow-k film on said wafer.
33. A method for fabricating a thermally stable ultralow-k film comprising the steps of:
providing a parallel plate type plasma enhanced chemical vapor deposition (PECVD) reactor;
positioning a wafer on a substrate chuck having an area between about 300 cm and about 700 cm2, and maintaining a gap between the wafer and a top electrode between about 1 cm and about 10 cm;
flowing into said reactor over said wafer kept at a temperature between about 25° C. and about 400° C., a precursor gas of a cyclic siloxane at a flow rate between about 5 sccm and about 1000 sccm, and a second precursor gas of organic molecules at a flow rate between about 5 sccm and about 1000 sccm, while keeping a pressure in said reactor between about 50 mTorr and about 5000 mTorr;
depositing an ultralow-k film on said wafer under a RF power density between about 0.05 W/cm2and about 2.0 W/cm2; and
annealing said ultralow-k film at a temperature not less than about 300° C. for at least about 0.25 hour.
34. A method for fabricating a thermally stable ultralow-k film comprising the steps of:
providing a parallel plate type plasma enhanced chemical vapor deposition (PECVD) reactor;
positioning a wafer on a substrate chuck having an area between about 500 cm2and about 600 cm2, and maintaining a gap between the wafer and a top electrode between about 1 cm and about 7 cm;
flowing a precursor gas of a cyclic siloxane into said reactor over said wafer kept at a temperature between about 60° C. and about 200° C. at a flow rate between about 25 sccm and about 200 sccm and a second precursor of organic molecules at a flow rate between about 10 sccm and about 120 sccm while keeping a pressure in said reactor between about 100 mTorr and about 3000 mTorr;
depositing an ultralow-k film on said wafer under a RF power density between about 0.25 W/cm2and about 0.8 W/cm2; and
annealing said ultralow-k film at a temperature not less than about 300° C. for at least about 0.25 hour.
35. An electronic structure having layers of insulating material as intralevel or interlevel dielectrics in a wiring structure comprising:
a pre-processed semiconducting substrate having a first region of metal embedded in a first layer of insulating material;
a first region of conductor embedded in a second layer of insulating material formed of an ultralow-k material, said ultralow-k material comprising Si, C, O and H, and a multiplicity of nanometer-sized pores, said ultralow-k material having a dielectric constant of not more than about 2.8, said second layer of insulating material being in intimate contact with said first layer of insulating material, said first region of conductor being in electrical communication with said first region of metal; and
a second region of conductor being in electrical communication with said first region of conductor and being embedded in a third layer of insulating material comprising said ultralow-k material, said third layer of insulating material being in intimate contact with said second layer of insulating material.
36. The electronic structure according toclaim 35, further comprising a dielectric cap layer situated between said second layer of insulating material and said third layer of insulating material.
37. The electronic structure according toclaim 35, further comprising:
a first dielectric cap layer between said second layer of insulating material and said third layer of insulating material; and
a second dielectric cap layer on top of said third layer of insulating material.
38. The electronic structure according toclaim 36, wherein said dielectric cap layer is formed of a material selected from the group consisting of silicon oxide, silicon nitride, silicon oxynitride, refractory metal silicon nitride, silicon carbide, silicon carbo-oxide, and carbon doped oxides and their hydrogen-containing compounds.
39. The electronic structure according toclaim 38, wherein said refractory metal silicon nitride includes a refractory metal selected from the group consisting of Ta, Zr, Hf and W.
40. The electronic structure according toclaim 37, wherein said first dielectric cap layer and said second dielectric cap layer are formed of a material selected from the group consisting of silicon oxide, silicon nitride, silicon oxynitride, refractory metal silicon nitride, silicon carbide, silicon carbo-oxide, carbon doped oxides and their hydrogen-containing compounds.
41. The electronic structure according toclaim 40, wherein said refractory metal silicon nitride includes a refractory metal selected from the group consisting of Ta, Zr, Hf and W.
42. The electronic structure according toclaim 35, wherein said first layer of insulating material is one selected from the group consisting of silicon oxide, silicon nitride, phosphosilicate glass (PSG), borophosphosilicate glass (BPSG), and other doped varieties of these materials.
43. The electronic structure according toclaim 35, further comprising:
a diffusion barrier layer of a dielectric material deposited on at least one of said second layer of insulating material and said third layer of insulating material.
44. The electronic structure according toclaim 35, further comprising:
a dielectric reactive ion etching (RIE) hard mask/polish stop layer on top of said second layer of insulating material, and
a dielectric diffusion barrier layer on top of said RIE hard mask/polish stop layer.
45. The electronic structure according toclaim 35, further comprising:
a first dielectric RIE hard mask/polish stop layer on top of said second layer of insulating material;
a first dielectric diffusion barrier layer on top of said first dielectric RIE hard mask/polish stop layer;
a second dielectric RIE hard mask/polish stop layer on top of said third layer of insulating material; and
a second dielectric diffusion barrier layer on top of said second dielectric RIE hard mask/polish stop layer.
46. The electronic structure according toclaim 45, further comprising:
a dielectric cap layer between an interlevel dielectric of an ultralow-k material and an intralevel dielectric of an ultralow-k material.
47. An electronic structure having layers of insulating material as intralevel or interlevel dielectrics in a wiring structure comprising:
a pre-processed semiconducting substrate having a first region of metal embedded in a first layer of insulating material; and
at least one first region of conductor embedded in at least one second layer of insulating material formed of an ultralow-k material, said ultralow-k material consisting essentially of Si, C, O and H, and a multiplicity of nanometer-sized pores, said ultralow-k material having a dielectric constant of not more than about 2.8, one of said at least one second layer of insulating material being in intimate contact with said first layer of insulating material, one of said at least one first region of conductor being in electrical communication with said first region of metal.
48. The electronic structure according toclaim 47, further comprising:
a dielectric cap layer situated between each said at least one second layer of insulating material.
49. The electronic structure according toclaim 47, further comprising:
a first dielectric cap layer between each of said at least one second layer of insulating material; and
a second dielectric cap layer on top of said topmost second layer of insulating material.
50. The electronic structure according toclaim 49, wherein said first dielectric cap layer and said second dielectric cap layer are formed of an ultralow-k material.
51. The electronic structure according toclaim 49, wherein said first dielectric cap layer and said second dielectric cap layer are formed of a modified ultralow-k material.
52. The electronic structure according toclaim 48, wherein said dielectric cap layer is formed of a material selected from the group consisting of silicon oxide, silicon nitride, silicon oxynitride, refractory metal silicon nitride, silicon carbide, silicon carbo-oxide, carbon doped oxides and their hydrogen-containing compounds.
53. The electronic structure according toclaim 52, wherein said refractory metal silicon nitride includes a refractory metal selected from the group consisting of Ta, Zr, Hf and W.
54. An electronic structure having layers of insulating material as intralevel or interlevel dielectrics in a wiring structure comprising:
a pre-processed semiconducting substrate having a first region of metal embedded in a first layer of insulating material;
a first region of conductor embedded in a second layer of insulating material, said second layer of insulating material being in intimate contact with said first layer of insulating material, said first region of conductor being in electrical communication with said first region of metal;
a second region of conductor being in electrical communication with said first region of conductor and being embedded in a third layer of insulating material, said third layer of insulating material being in intimate contact with said second layer of insulating material;
a first dielectric cap layer between said second layer of insulating material and said third layer of insulating material, and
a second dielectric cap layer on top of said third layer of insulating material wherein said first and said second dielectric cap layers are formed of an ultralow-k dielectric material, said ultralow-k material comprising Si, C, O and H, and a multiplicity of nanometer-sized pores, said ultralow-k material having a dielectric constant of not more than about 2.8.
55. An electronic structure having layers of insulating material as intralevel or interlevel dielectrics in a wiring structure comprising:
a pre-processed semiconducting substrate having a first region of metal embedded in a first layer of insulating material;
a first region of conductor embedded in a second layer of insulating material, said second layer of insulating material being in intimate contact with said first layer of insulating material, said first region of conductor being in electrical communication with said first region of metal;
a second region of conductor being in electrical communication with said first region of conductor and being embedded in a third layer of insulating material, said third layer of insulating material being in intimate contact with said second layer of insulating material; and
a diffusion barrier layer formed of a material comprising an ultralow-k dielectric material deposited on at least one of said second layer and said third layer of insulating material, said ultralow-k material comprising Si, C, O and H, and a multiplicity of nanometer-sized pores, said ultralow-k material having a dielectric constant of not more than about 2.8.
56. An electronic structure having layers of insulating material as intralevel or interlevel dielectrics in a wiring structure comprising:
a pre-processed semiconducting substrate having a first region of metal embedded in a first layer of insulating material;
a first region of conductor embedded in a second layer of insulating material, said second layer of insulating material being in intimate contact with said first layer of insulating material, said first region of conductor being in electrical communication with said first region of metal;
a second region of conductor being in electrical communication with said first region of conductor and being embedded in a third layer of insulating material, said third layer of insulating material being in intimate contact with said second layer of insulating material;
a reactive ion etching (RIE) hard mask/polish stop layer on top of said second layer of insulating material, and
a diffusion barrier layer on top of said RIE hard mask/polish stop layer, wherein said RIE hard mask/polish stop layer and said diffusion barrier layer are formed of a an ultralow-k dielectric material, said ultralow-k material comprising Si, C, O and H, and a multiplicity of nanometer-sized pores, said ultralow-k material having a dielectric constant of not more than about 2.8.
57. An electronic structure having layers of insulating material as intralevel or interlevel dielectrics in a wiring structure comprising:
a pre-processed semiconducting substrate having a first region of metal embedded in a first layer of insulating material,
a first region of conductor embedded in a second layer of insulating material, said second layer of insulating material being in intimate contact with said first layer of insulating material, said first region of conductor being in electrical communication with said first region of metal;
a second region of conductor being in electrical communication with said first region of conductor and being embedded in a third layer of insulating material, said third layer of insulating material being in intimate contact with said second layer of insulating material;
a first RIE hard mask/polish stop layer on top of said second layer of insulating material;
a first diffusion barrier layer on top of said first RIE hard mask/polish stop layer;
a second RIE hard mask/polish stop layer on top of said third layer of insulating material; and
a second diffusion barrier layer on top of said second RIE hard mask/polish stop layer, wherein said RIE hard mask/polish stop layers and said diffusion barrier layers are formed of a ultralow-k dielectric material comprising Si, C, O and H, and a multiplicity of nanometer-sized pores, said ultralow-k material having a dielectric constant of not more than about 2.8.
58. The electronic structure according toclaim 57, further comprising a dielectric cap layer formed of a material comprising said ultralow-k dielectric material situated between an interlevel dielectric layer and an intralevel dielectric layer.
US09/769,0892000-10-252001-01-25Ultralow dielectric constant material as an intralevel or interlevel dielectric in a semiconductor device and electronic device containing the sameExpired - LifetimeUS6441491B1 (en)

Priority Applications (14)

Application NumberPriority DateFiling DateTitle
US09/769,089US6441491B1 (en)2000-10-252001-01-25Ultralow dielectric constant material as an intralevel or interlevel dielectric in a semiconductor device and electronic device containing the same
US09/938,949US6756323B2 (en)2001-01-252001-08-24Method for fabricating an ultralow dielectric constant material as an intralevel or interlevel dielectric in a semiconductor device
EP01987525AEP1352107A2 (en)2000-10-252001-10-25An ultralow dielectric constant material as an intralevel or interlevel dielectric in a semiconductor device, a method for fabricating the same, and an electronic device containing the same
CNB018204090ACN100386472C (en)2000-10-252001-10-25 Ultra-low dielectric constant material as intralayer and interlayer insulator in semiconductor device, method of manufacturing same, and electronic device comprising same
JP2002544765AJP4272424B2 (en)2000-10-252001-10-25 Ultralow dielectric constant material as an in-level or inter-level dielectric of a semiconductor element, method for manufacturing the same, and electronic device including the same
SG200504909-3ASG137694A1 (en)2000-10-252001-10-25Ultralow dielectric constant material as an intralevel or interlevel dieletric in a semiconductor device and electronic device containing the same
KR1020037005450AKR100586133B1 (en)2000-10-252001-10-25 Very low dielectric constant materials as in-level or inter-level dielectrics in semiconductor devices, methods for their preparation, and electronic devices containing the materials
PCT/US2001/050830WO2002043119A2 (en)2000-10-252001-10-25An ultralow dielectric constant material as an intralevel or interlevel dielectric in a semiconductor device, a method for fabricating the same, and an electronic device containing the same
SG200504912-7ASG137695A1 (en)2000-10-252001-10-25Method for fabricating an ultralow dielectric constant material as an intralevel or interlevel dieletric in a semiconductor device
US10/176,438US6541398B2 (en)2000-10-252002-06-19Ultralow dielectric constant material as an intralevel or interlevel dielectric in a semiconductor device and electronic device containing the same
US10/174,749US6768200B2 (en)2000-10-252002-06-19Ultralow dielectric constant material as an intralevel or interlevel dielectric in a semiconductor device
US10/340,000US6770573B2 (en)2000-10-252003-01-10Method for fabricating an ultralow dielectric constant material
US10/357,134US6790789B2 (en)2000-10-252003-02-03Ultralow dielectric constant material as an intralevel or interlevel dielectric in a semiconductor device and electronic device made
JP2006290010AJP4410783B2 (en)2000-10-252006-10-25 Method for producing a low dielectric constant film

Applications Claiming Priority (2)

Application NumberPriority DateFiling DateTitle
US24316900P2000-10-252000-10-25
US09/769,089US6441491B1 (en)2000-10-252001-01-25Ultralow dielectric constant material as an intralevel or interlevel dielectric in a semiconductor device and electronic device containing the same

Related Child Applications (2)

Application NumberTitlePriority DateFiling Date
US09/938,949Continuation-In-PartUS6756323B2 (en)2000-10-252001-08-24Method for fabricating an ultralow dielectric constant material as an intralevel or interlevel dielectric in a semiconductor device
US10/176,438DivisionUS6541398B2 (en)2000-10-252002-06-19Ultralow dielectric constant material as an intralevel or interlevel dielectric in a semiconductor device and electronic device containing the same

Publications (2)

Publication NumberPublication Date
US6441491B1 US6441491B1 (en)2002-08-27
US20020137359A1true US20020137359A1 (en)2002-09-26

Family

ID=26935633

Family Applications (2)

Application NumberTitlePriority DateFiling Date
US09/769,089Expired - LifetimeUS6441491B1 (en)2000-10-252001-01-25Ultralow dielectric constant material as an intralevel or interlevel dielectric in a semiconductor device and electronic device containing the same
US10/176,438Expired - LifetimeUS6541398B2 (en)2000-10-252002-06-19Ultralow dielectric constant material as an intralevel or interlevel dielectric in a semiconductor device and electronic device containing the same

Family Applications After (1)

Application NumberTitlePriority DateFiling Date
US10/176,438Expired - LifetimeUS6541398B2 (en)2000-10-252002-06-19Ultralow dielectric constant material as an intralevel or interlevel dielectric in a semiconductor device and electronic device containing the same

Country Status (1)

CountryLink
US (2)US6441491B1 (en)

Cited By (12)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US6596627B2 (en)2000-01-182003-07-22Applied Materials Inc.Very low dielectric constant plasma-enhanced CVD films
US20040137243A1 (en)*2002-10-212004-07-15Massachusetts Institute Of TechnologyChemical vapor deposition of organosilicate thin films
US20040175581A1 (en)*2003-03-032004-09-09Applied Materials, Inc.Modulated/composited CVD low-k films with improved mechanical and electrical properties for nanoelectronic devices
US20040185679A1 (en)*2003-03-212004-09-23Ott Andrew W.Forming a dielectric layer using porogens
US20040249006A1 (en)*2002-07-222004-12-09Gleason Karen K.Porous material formation by chemical vapor deposition onto colloidal crystal templates
US20050059264A1 (en)*1998-09-292005-03-17David CheungCVD plasma assisted low dielectric constant films
US20050230677A1 (en)*2003-11-142005-10-20Tokyo Electron LimitedStructure comprising tunable anti-reflective coating and method of forming thereof
US7060638B2 (en)2004-03-232006-06-13Applied MaterialsMethod of forming low dielectric constant porous films
US20070207610A1 (en)*2000-05-162007-09-06Nec Electronics CorporationSemiconductor device, semiconductor wafer, and methods of producing same device and wafer
US7288205B2 (en)2004-07-092007-10-30Applied Materials, Inc.Hermetic low dielectric constant layer for barrier applications
US20120252227A1 (en)*2002-10-302012-10-04Fujitsu Semiconductor LimitedSilicon oxycarbide, growth method of silicon oxycarbide layer, semiconductor device and manufacture method for semiconductor device
US12322648B2 (en)*2018-06-272025-06-03Taiwan Semiconductor Manufacturing Co., Ltd.Interlayer dielectric layer

Families Citing this family (96)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US6054379A (en)1998-02-112000-04-25Applied Materials, Inc.Method of depositing a low k dielectric with organo silane
US6660656B2 (en)*1998-02-112003-12-09Applied Materials Inc.Plasma processes for depositing low dielectric constant films
US6303523B2 (en)*1998-02-112001-10-16Applied Materials, Inc.Plasma processes for depositing low dielectric constant films
US6593247B1 (en)1998-02-112003-07-15Applied Materials, Inc.Method of depositing low k films using an oxidizing plasma
US6287990B1 (en)1998-02-112001-09-11Applied Materials, Inc.CVD plasma assisted low dielectric constant films
DE69920969T2 (en)*1998-12-032005-10-20Metrologic Instruments Inc. Automatically activated, portable laser bar code scanner with data transfer device
US6790789B2 (en)*2000-10-252004-09-14International Business Machines CorporationUltralow dielectric constant material as an intralevel or interlevel dielectric in a semiconductor device and electronic device made
US6531398B1 (en)2000-10-302003-03-11Applied Materials, Inc.Method of depositing organosillicate layers
US6572923B2 (en)*2001-01-122003-06-03The Boc Group, Inc.Asymmetric organocyclosiloxanes and their use for making organosilicon polymer low-k dielectric film
US6583048B2 (en)2001-01-172003-06-24Air Products And Chemicals, Inc.Organosilicon precursors for interlayer dielectric films with low dielectric constants
US6777171B2 (en)2001-04-202004-08-17Applied Materials, Inc.Fluorine-containing layers for damascene structures
US6486082B1 (en)*2001-06-182002-11-26Applied Materials, Inc.CVD plasma assisted lower dielectric constant sicoh film
US6887780B2 (en)2001-08-312005-05-03Intel CorporationConcentration graded carbon doped oxide
US6677253B2 (en)*2001-10-052004-01-13Intel CorporationCarbon doped oxide deposition
US6838393B2 (en)2001-12-142005-01-04Applied Materials, Inc.Method for producing semiconductor including forming a layer containing at least silicon carbide and forming a second layer containing at least silicon oxygen carbide
US6890850B2 (en)2001-12-142005-05-10Applied Materials, Inc.Method of depositing dielectric materials in damascene applications
US20030134499A1 (en)2002-01-152003-07-17International Business Machines CorporationBilayer HDP CVD / PE CVD cap in advanced BEOL interconnect structures and method thereof
US6936309B2 (en)*2002-04-022005-08-30Applied Materials, Inc.Hardness improvement of silicon carboxy films
US20030194496A1 (en)*2002-04-112003-10-16Applied Materials, Inc.Methods for depositing dielectric material
US20030211244A1 (en)*2002-04-112003-11-13Applied Materials, Inc.Reacting an organosilicon compound with an oxidizing gas to form an ultra low k dielectric
US20030194495A1 (en)*2002-04-112003-10-16Applied Materials, Inc.Crosslink cyclo-siloxane compound with linear bridging group to form ultra low k dielectric
US6815373B2 (en)*2002-04-162004-11-09Applied Materials Inc.Use of cyclic siloxanes for hardness improvement of low k dielectric films
US6858548B2 (en)*2002-04-182005-02-22Applied Materials, Inc.Application of carbon doped silicon oxide film to flat panel industry
US20030206337A1 (en)*2002-05-062003-11-06Eastman Kodak CompanyExposure apparatus for irradiating a sensitized substrate
US6936551B2 (en)*2002-05-082005-08-30Applied Materials Inc.Methods and apparatus for E-beam treatment used to fabricate integrated circuit devices
US7060330B2 (en)*2002-05-082006-06-13Applied Materials, Inc.Method for forming ultra low k films using electron beam
US7056560B2 (en)*2002-05-082006-06-06Applies Materials Inc.Ultra low dielectric materials based on hybrid system of linear silicon precursor and organic porogen by plasma-enhanced chemical vapor deposition (PECVD)
JP2004014841A (en)*2002-06-072004-01-15Fujitsu Ltd Semiconductor device and manufacturing method thereof
US7105460B2 (en)*2002-07-112006-09-12Applied MaterialsNitrogen-free dielectric anti-reflective coating and hardmask
US6927178B2 (en)*2002-07-112005-08-09Applied Materials, Inc.Nitrogen-free dielectric anti-reflective coating and hardmask
US20060060565A9 (en)*2002-09-162006-03-23Applied Materials, Inc.Method of etching metals with high selectivity to hafnium-based dielectric materials
JP4338495B2 (en)*2002-10-302009-10-07富士通マイクロエレクトロニクス株式会社 Silicon oxycarbide, semiconductor device, and method of manufacturing semiconductor device
JP4746829B2 (en)*2003-01-312011-08-10ルネサスエレクトロニクス株式会社 Semiconductor device and manufacturing method thereof
US6897163B2 (en)2003-01-312005-05-24Applied Materials, Inc.Method for depositing a low dielectric constant film
US7138158B2 (en)*2003-02-282006-11-21Intel CorporationForming a dielectric layer using a hydrocarbon-containing precursor
US7288292B2 (en)*2003-03-182007-10-30International Business Machines CorporationUltra low k (ULK) SiCOH film and method
TW200505966A (en)2003-04-022005-02-16Dow Global Technologies IncOrganosilicate resin formulation for use in microelectronic devices
US8137764B2 (en)*2003-05-292012-03-20Air Products And Chemicals, Inc.Mechanical enhancer additives for low dielectric films
US20040253378A1 (en)*2003-06-122004-12-16Applied Materials, Inc.Stress reduction of SIOC low k film by addition of alkylenes to OMCTS based processes
US20050037153A1 (en)*2003-08-142005-02-17Applied Materials, Inc.Stress reduction of sioc low k films
US20050064701A1 (en)*2003-09-192005-03-24International Business Machines CorporationFormation of low resistance via contacts in interconnect structures
US7030041B2 (en)2004-03-152006-04-18Applied Materials Inc.Adhesion improvement for low k dielectrics
US20050214457A1 (en)*2004-03-292005-09-29Applied Materials, Inc.Deposition of low dielectric constant films by N2O addition
US20050227502A1 (en)*2004-04-122005-10-13Applied Materials, Inc.Method for forming an ultra low dielectric film by forming an organosilicon matrix and large porogens as a template for increased porosity
US7504727B2 (en)*2004-05-142009-03-17International Business Machines CorporationSemiconductor interconnect structure utilizing a porous dielectric material as an etch stop layer between adjacent non-porous dielectric materials
JP2006024670A (en)*2004-07-072006-01-26Sony Corp Manufacturing method of semiconductor device
US7223670B2 (en)*2004-08-202007-05-29International Business Machines CorporationDUV laser annealing and stabilization of SiCOH films
US7491658B2 (en)*2004-10-132009-02-17International Business Machines CorporationUltra low k plasma enhanced chemical vapor deposition processes using a single bifunctional precursor containing both a SiCOH matrix functionality and organic porogen functionality
US7138717B2 (en)*2004-12-012006-11-21International Business Machines CorporationHDP-based ILD capping layer
US7892648B2 (en)*2005-01-212011-02-22International Business Machines CorporationSiCOH dielectric material with improved toughness and improved Si-C bonding
US7867779B2 (en)2005-02-032011-01-11Air Products And Chemicals, Inc.System and method comprising same for measurement and/or analysis of particles in gas stream
US20060183055A1 (en)*2005-02-152006-08-17O'neill Mark LMethod for defining a feature on a substrate
US7202564B2 (en)*2005-02-162007-04-10International Business Machines CorporationAdvanced low dielectric constant organosilicon plasma chemical vapor deposition films
US7253105B2 (en)*2005-02-222007-08-07International Business Machines CorporationReliable BEOL integration process with direct CMP of porous SiCOH dielectric
US7674521B2 (en)*2005-07-272010-03-09International Business Machines CorporationMaterials containing voids with void size controlled on the nanometer scale
SG165359A1 (en)*2005-09-122010-10-28Fujifilm Electronic MaterialsAdditives to prevent degradation of cyclic alkene derivatives
WO2007033075A2 (en)*2005-09-122007-03-22Fujifilm Electronic Materials U.S.A., Inc.Additives to prevent degradation of cyclic alkene derivatives
US7381659B2 (en)*2005-11-222008-06-03International Business Machines CorporationMethod for reducing film stress for SiCOH low-k dielectric materials
US20070134435A1 (en)*2005-12-132007-06-14Ahn Sang HMethod to improve the ashing/wet etch damage resistance and integration stability of low dielectric constant films
US7435676B2 (en)*2006-01-102008-10-14International Business Machines CorporationDual damascene process flow enabling minimal ULK film modification and enhanced stack integrity
US20070173071A1 (en)*2006-01-202007-07-26International Business Machines CorporationSiCOH dielectric
US20070173070A1 (en)*2006-01-262007-07-26Mei-Ling ChenPorous low-k dielectric film and fabrication method thereof
US20080009141A1 (en)*2006-07-052008-01-10International Business Machines CorporationMethods to form SiCOH or SiCNH dielectrics and structures including the same
US7297376B1 (en)2006-07-072007-11-20Applied Materials, Inc.Method to reduce gas-phase reactions in a PECVD process with silicon and organic precursors to deposit defect-free initial layers
US7615482B2 (en)*2007-03-232009-11-10International Business Machines CorporationStructure and method for porous SiCOH dielectric layers and adhesion promoting or etch stop layers having increased interfacial and mechanical strength
US20090061649A1 (en)2007-08-282009-03-05International Business Machines CorporationLOW k POROUS SiCOH DIELECTRIC AND INTEGRATION WITH POST FILM FORMATION TREATMENT
US20090061237A1 (en)*2007-08-282009-03-05International Business Machines CorporationLOW k POROUS SiCOH DIELECTRIC AND INTEGRATION WITH POST FILM FORMATION TREATMENT
JP5015705B2 (en)*2007-09-182012-08-29ルネサスエレクトロニクス株式会社 Interlayer insulating film forming method, interlayer insulating film, semiconductor device, and semiconductor manufacturing apparatus
US8987039B2 (en)2007-10-122015-03-24Air Products And Chemicals, Inc.Antireflective coatings for photovoltaic applications
US20090096106A1 (en)*2007-10-122009-04-16Air Products And Chemicals, Inc.Antireflective coatings
US7884477B2 (en)*2007-12-032011-02-08International Business Machines CorporationAir gap structure having protective metal silicide pads on a metal feature
KR100962044B1 (en)*2007-12-062010-06-08성균관대학교산학협력단 Low dielectric plasma polymer thin film and method for manufacturing same
US8525123B2 (en)*2008-01-142013-09-03International Business Machines CorporationCharging-free electron beam cure of dielectric material
US8158334B2 (en)*2008-01-142012-04-17International Business Machines CorporationMethods for forming a composite pattern including printed resolution assist features
US8173213B2 (en)2008-05-282012-05-08Air Products And Chemicals, Inc.Process stability of NBDE using substituted phenol stabilizers
WO2010005937A1 (en)2008-07-082010-01-14Fujifilm Electronic Materials U.S.A., Inc.Additives to prevent degradation of cyclic alkene derivatives
US9601530B2 (en)2008-12-022017-03-21Arizona Board Of Regents, A Body Corporated Of The State Of Arizona, Acting For And On Behalf Of Arizona State UniversityDual active layer semiconductor device and method of manufacturing the same
WO2010065459A2 (en)*2008-12-022010-06-10Arizona Board Of Regents, For And On Behalf Of Arizona State UniversityMethod of etching organosiloxane dielectric material and semiconductor device thereof
US9991311B2 (en)2008-12-022018-06-05Arizona Board Of Regents On Behalf Of Arizona State UniversityDual active layer semiconductor device and method of manufacturing the same
WO2010065457A2 (en)*2008-12-022010-06-10Arizona Board Of Regents, For And On Behalf Of Arizona State UniversityMethod of providing a semiconductor device with a dielectric layer and semiconductor device thereof
US9721825B2 (en)2008-12-022017-08-01Arizona Board Of Regents, A Body Corporate Of The State Of Arizona, Acting For And On Behalf Of Arizona State UniversityMethod of providing a flexible semiconductor device and flexible semiconductor device thereof
US20100151206A1 (en)2008-12-112010-06-17Air Products And Chemicals, Inc.Method for Removal of Carbon From An Organosilicate Material
KR101362025B1 (en)2009-05-292014-02-13아리조나 보드 오브 리젠츠 퍼 앤 온 비하프 오브 아리조나 스테이트 유니버시티Method of providing a flexible semiconductor device at high temperatures and flexible semiconductor device thereof
JP5671253B2 (en)*2010-05-072015-02-18ルネサスエレクトロニクス株式会社 Manufacturing method of semiconductor device
WO2012021196A2 (en)2010-05-212012-02-16Arizona Board Of Regents, For And On Behalf Of Arizona State UniversityMethod for manufacturing electronic devices and electronic devices thereof
WO2012021197A2 (en)2010-05-212012-02-16Arizona Board Of Regents, For And On Behalf Of Arizona State UniversityMethod of manufacturing electronic devices on both sides of a carrier substrate and electronic devices thereof
US9018108B2 (en)2013-01-252015-04-28Applied Materials, Inc.Low shrinkage dielectric films
US10381224B2 (en)2014-01-232019-08-13Arizona Board Of Regents On Behalf Of Arizona State UniversityMethod of providing an electronic device and electronic device thereof
WO2017034644A2 (en)2015-06-092017-03-02ARIZONA BOARD OF REGENTS a body corporate for THE STATE OF ARIZONA for and on behalf of ARIZONA STATE UNIVERSITYMethod of providing an electronic device and electronic device thereof
WO2015156891A2 (en)2014-01-232015-10-15Arizona Board Of Regents, Acting For And On Behalf Of Arizona State UniversityMethod of providing a flexible semiconductor device and flexible semiconductor device thereof
US9209017B2 (en)2014-03-262015-12-08International Business Machines CorporationAdvanced ultra low k SiCOH dielectrics prepared by built-in engineered pore size and bonding structured with cyclic organosilicon precursors
JP2017518638A (en)2014-05-132017-07-06アリゾナ・ボード・オブ・リージェンツ・フォー・アンド・オン・ビハーフ・オブ・アリゾナ・ステイト・ユニバーシティArizona Board Of Regents For And On Behalf Of Arizona State University Method for providing an electronic device and the electronic device
US9741742B2 (en)2014-12-222017-08-22Arizona Board Of Regents, A Body Corporate Of The State Of Arizona, Acting For And On Behalf Of Arizona State UniversityDeformable electronic device and methods of providing and using deformable electronic device
US10446582B2 (en)2014-12-222019-10-15Arizona Board Of Regents On Behalf Of Arizona State UniversityMethod of providing an imaging system and imaging system thereof
US10566187B2 (en)2015-03-202020-02-18Lam Research CorporationUltrathin atomic layer deposition film accuracy thickness control
CN107399114A (en)*2016-05-202017-11-28住友化学株式会社Gas barrier film, optical film and flexible display

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US5141897A (en)*1990-03-231992-08-25At&T Bell LaboratoriesMethod of making integrated circuit interconnection
US5994776A (en)*1996-01-111999-11-30Advanced Micro Devices, Inc.Interlevel dielectric with multiple air gaps between conductive lines of an integrated circuit
US5980637A (en)*1996-12-201999-11-09Steag Rtp Systems, Inc.System for depositing a material on a substrate using light energy
US6333255B1 (en)*1997-08-212001-12-25Matsushita Electronics CorporationMethod for making semiconductor device containing low carbon film for interconnect structures
US6303523B2 (en)*1998-02-112001-10-16Applied Materials, Inc.Plasma processes for depositing low dielectric constant films

Cited By (33)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US20050059264A1 (en)*1998-09-292005-03-17David CheungCVD plasma assisted low dielectric constant films
US7205249B2 (en)1998-09-292007-04-17Applied Materials, Inc.CVD plasma assisted low dielectric constant films
US20060226548A1 (en)*2000-01-182006-10-12Mandal Robert PVery low dielectric constant plasma-enhanced cvd films
US7205224B2 (en)2000-01-182007-04-17Applied Materials, Inc.Very low dielectric constant plasma-enhanced CVD films
US7825042B2 (en)2000-01-182010-11-02Applied Materials, Inc.Very low dielectric constant plasma-enhanced CVD films
US20040235291A1 (en)*2000-01-182004-11-25Mandal Robert P.Very low dielectric constant plasma-enhanced CVD films
US7633163B2 (en)2000-01-182009-12-15Applied Materials, Inc.Very low dielectric constant plasma-enhanced CVD films
US7601631B2 (en)2000-01-182009-10-13Appplied Materials, Inc.Very low dielectric constant plasma-enhanced CVD films
US6890639B2 (en)2000-01-182005-05-10Applied Materials, Inc.Very low dielectric constant plasma-enhanced CVD films
US20050136240A1 (en)*2000-01-182005-06-23Mandal Robert P.Very low dielectric constant plasma-enhanced CVD films
US6596627B2 (en)2000-01-182003-07-22Applied Materials Inc.Very low dielectric constant plasma-enhanced CVD films
US7012030B2 (en)2000-01-182006-03-14Applied Materials Inc.Very low dielectric constant plasma-enhanced CVD films
US7399697B2 (en)2000-01-182008-07-15Applied Materials, Inc.Very low dielectric constant plasma-enhanced CVD films
US20030211728A1 (en)*2000-01-182003-11-13Applied Materials, Inc.Very low dielectric constant plasma-enhanced CVD films
US7094710B2 (en)2000-01-182006-08-22Applied MaterialsVery low dielectric constant plasma-enhanced CVD films
US7602048B2 (en)2000-05-162009-10-13Nec Electronics CorporationSemiconductor device and semiconductor wafer having a multi-layered insulation film
US7674721B2 (en)*2000-05-162010-03-09Nec Electronics CorporationSemiconductor device, semiconductor wafer, and methods of producing same device and wafer
US20070207610A1 (en)*2000-05-162007-09-06Nec Electronics CorporationSemiconductor device, semiconductor wafer, and methods of producing same device and wafer
US20090137108A1 (en)*2000-05-162009-05-28Nec Electronics CorporationSemiconductor device, semiconductor wafer, and methods of producing the same device and wafer
US7816280B2 (en)2000-05-162010-10-19Nec Electronics CorporationSemiconductor device, semiconductor wafer, and methods of producing the same device and wafer
US7112615B2 (en)2002-07-222006-09-26Massachusetts Institute Of TechnologyPorous material formation by chemical vapor deposition onto colloidal crystal templates
US20040249006A1 (en)*2002-07-222004-12-09Gleason Karen K.Porous material formation by chemical vapor deposition onto colloidal crystal templates
US20040137243A1 (en)*2002-10-212004-07-15Massachusetts Institute Of TechnologyChemical vapor deposition of organosilicate thin films
US8778814B2 (en)2002-10-302014-07-15Fujitsu Semiconductor LimitedSilicon oxycarbide, growth method of silicon oxycarbide layer, semiconductor device and manufacture method for semiconductor device
US20120252227A1 (en)*2002-10-302012-10-04Fujitsu Semiconductor LimitedSilicon oxycarbide, growth method of silicon oxycarbide layer, semiconductor device and manufacture method for semiconductor device
US20040175581A1 (en)*2003-03-032004-09-09Applied Materials, Inc.Modulated/composited CVD low-k films with improved mechanical and electrical properties for nanoelectronic devices
US7011890B2 (en)2003-03-032006-03-14Applied Materials Inc.Modulated/composited CVD low-k films with improved mechanical and electrical properties for nanoelectronic devices
US7169715B2 (en)*2003-03-212007-01-30Intel CorporationForming a dielectric layer using porogens
US20040185679A1 (en)*2003-03-212004-09-23Ott Andrew W.Forming a dielectric layer using porogens
US20050230677A1 (en)*2003-11-142005-10-20Tokyo Electron LimitedStructure comprising tunable anti-reflective coating and method of forming thereof
US7060638B2 (en)2004-03-232006-06-13Applied MaterialsMethod of forming low dielectric constant porous films
US7288205B2 (en)2004-07-092007-10-30Applied Materials, Inc.Hermetic low dielectric constant layer for barrier applications
US12322648B2 (en)*2018-06-272025-06-03Taiwan Semiconductor Manufacturing Co., Ltd.Interlayer dielectric layer

Also Published As

Publication numberPublication date
US6541398B2 (en)2003-04-01
US6441491B1 (en)2002-08-27
US20020180051A1 (en)2002-12-05

Similar Documents

PublicationPublication DateTitle
US6441491B1 (en)Ultralow dielectric constant material as an intralevel or interlevel dielectric in a semiconductor device and electronic device containing the same
US6768200B2 (en)Ultralow dielectric constant material as an intralevel or interlevel dielectric in a semiconductor device
US6790789B2 (en)Ultralow dielectric constant material as an intralevel or interlevel dielectric in a semiconductor device and electronic device made
JP4272424B2 (en) Ultralow dielectric constant material as an in-level or inter-level dielectric of a semiconductor element, method for manufacturing the same, and electronic device including the same
US6756323B2 (en)Method for fabricating an ultralow dielectric constant material as an intralevel or interlevel dielectric in a semiconductor device
US7312524B2 (en)Method for fabricating an ultralow dielectric constant material as an intralevel or interlevel dielectric in a semiconductor device and electronic device made
EP1617957B1 (en)Method of forming an ultra low dielectric constant film
US6147009A (en)Hydrogenated oxidized silicon carbon material
US6437443B1 (en)Multiphase low dielectric constant material and method of deposition
US6953984B2 (en)Hydrogenated oxidized silicon carbon material

Legal Events

DateCodeTitleDescription
ASAssignment

Owner name:INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y

Free format text:ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GRILL, ALFRED;MEDEIROS, DAVID R.;PATEL, VISHNUBHAI V.;REEL/FRAME:011524/0320

Effective date:20010123

STCFInformation on status: patent grant

Free format text:PATENTED CASE

FPAYFee payment

Year of fee payment:4

FPAYFee payment

Year of fee payment:8

FEPPFee payment procedure

Free format text:PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

ASAssignment

Owner name:INTEL CORPORATION, CALIFORNIA

Free format text:ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTERNATIONAL BUSINESS MACHINES CORPORATION;REEL/FRAME:031940/0056

Effective date:20131028

FPAYFee payment

Year of fee payment:12


[8]ページ先頭

©2009-2025 Movatter.jp