






| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US09/943,029US20020085656A1 (en) | 2000-08-30 | 2001-08-29 | Data recovery using data eye tracking |
| DE60120426TDE60120426T2 (en) | 2000-08-30 | 2001-08-30 | DATA RECOVERY WITH IMPLEMENTATION OF THE DATA EYE PATTERN |
| EP01968304AEP1314252B1 (en) | 2000-08-30 | 2001-08-30 | Data recovery using data eye tracking |
| PCT/US2001/027055WO2002019528A2 (en) | 2000-08-30 | 2001-08-30 | Data recovery using data eye tracking |
| CA002387722ACA2387722A1 (en) | 2000-08-30 | 2001-08-30 | Data recovery using data eye tracking |
| AT01968304TATE329407T1 (en) | 2000-08-30 | 2001-08-30 | DATA RECOVERY WITH DATA EYE PATTERN TRACKING |
| AU2001288559AAU2001288559A1 (en) | 2000-08-30 | 2001-08-30 | Data recovery using data eye tracking |
| JP2002523715AJP2004507963A (en) | 2000-08-30 | 2001-08-30 | Data recovery using data eye tracking |
| KR1020027005578AKR100921110B1 (en) | 2000-08-30 | 2002-04-30 | Data recovery using data eye tracking |
| US11/498,355US7315598B2 (en) | 2000-08-30 | 2006-08-02 | Data recovery using data eye tracking |
| US11/962,066US7519138B2 (en) | 2000-08-30 | 2007-12-20 | Method and apparatus for data recovery in a digital data stream using data eye tracking |
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US22936900P | 2000-08-30 | 2000-08-30 | |
| US09/943,029US20020085656A1 (en) | 2000-08-30 | 2001-08-29 | Data recovery using data eye tracking |
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US11/498,355ContinuationUS7315598B2 (en) | 2000-08-30 | 2006-08-02 | Data recovery using data eye tracking |
| Publication Number | Publication Date |
|---|---|
| US20020085656A1true US20020085656A1 (en) | 2002-07-04 |
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US09/943,029AbandonedUS20020085656A1 (en) | 2000-08-30 | 2001-08-29 | Data recovery using data eye tracking |
| US11/498,355Expired - LifetimeUS7315598B2 (en) | 2000-08-30 | 2006-08-02 | Data recovery using data eye tracking |
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US11/498,355Expired - LifetimeUS7315598B2 (en) | 2000-08-30 | 2006-08-02 | Data recovery using data eye tracking |
| Country | Link |
|---|---|
| US (2) | US20020085656A1 (en) |
| EP (1) | EP1314252B1 (en) |
| JP (1) | JP2004507963A (en) |
| KR (1) | KR100921110B1 (en) |
| AT (1) | ATE329407T1 (en) |
| AU (1) | AU2001288559A1 (en) |
| CA (1) | CA2387722A1 (en) |
| DE (1) | DE60120426T2 (en) |
| WO (1) | WO2002019528A2 (en) |
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20020079938A1 (en)* | 2000-12-21 | 2002-06-27 | Nec Corporation | Clock and data recovery circuit and clock control method |
| US20020087922A1 (en)* | 2000-12-29 | 2002-07-04 | Glenn Robert C. | Method and apparatus for skew compensation |
| US20030002608A1 (en)* | 2001-06-30 | 2003-01-02 | Glenn Robert C. | Apparatus and method for communication link receiver having adaptive clock phase shifting |
| US20030014683A1 (en)* | 2001-03-27 | 2003-01-16 | Deas Alexander Roger | Receiver with automatic skew compensation |
| US20030123594A1 (en)* | 2002-01-02 | 2003-07-03 | Glenn Robert C. | Phase interpolator based clock recovering |
| US20040062329A1 (en)* | 2002-09-30 | 2004-04-01 | Jen-Tai Hsu | Determining an optimal sampling clock |
| US20040114632A1 (en)* | 2002-11-29 | 2004-06-17 | Fumio Yuuki | Clock and data recovery method and digital circuit for the same |
| US20040150453A1 (en)* | 2003-01-22 | 2004-08-05 | Ramin Farjad-Rad | Method and system for phase offset cancellation in multi-phase clock generator circuits |
| US20040202270A1 (en)* | 2002-05-22 | 2004-10-14 | Lucent Technologies, Inc. | Digital phase synchronization circuit |
| US20040223567A1 (en)* | 2003-05-09 | 2004-11-11 | Ming-Kang Liu | Clock recovery system |
| US20040223568A1 (en)* | 2003-05-09 | 2004-11-11 | Ming-Kang Liu | Phase sampling determination system |
| US20040264615A1 (en)* | 2003-05-20 | 2004-12-30 | Andrew Ho | Margin test methods and circuits |
| US20050084048A1 (en)* | 2003-10-15 | 2005-04-21 | Ching-Yen Wu | Clock and data recovery circuit |
| US20050238093A1 (en)* | 2004-04-23 | 2005-10-27 | Texas Instruments Incorporated | Circuit and method for evaluating the performance of an adaptive decision feedback equalizer-based serializer deserializer and serdes incorporating the same |
| US20050243950A1 (en)* | 2002-05-03 | 2005-11-03 | Bernd Laquai | Spectral jitter analysis |
| WO2005109733A1 (en)* | 2004-05-06 | 2005-11-17 | Igor Anatolievich Abrosimov | Clock frequency reduction in communications receiver with coding |
| US20050259774A1 (en)* | 2004-05-18 | 2005-11-24 | Garlepp Bruno W | Statistical margin test methods and circuits |
| WO2005122460A1 (en)* | 2004-06-04 | 2005-12-22 | Opelcomm, Inc. | Clock recovery system and phase sampling determination system |
| US20060034394A1 (en)* | 2004-08-10 | 2006-02-16 | Petre Popescu | Circuit for adaptive sampling edge position control and a method therefor |
| US20060115020A1 (en)* | 2004-11-29 | 2006-06-01 | Via Technologies Inc. | Clock data recovery circuit with phase decision circuit |
| US20060222123A1 (en)* | 2005-03-31 | 2006-10-05 | Mobin Mohammad S | Method and apparatus for monitoring a data eye in a clock and data recovery system |
| US20060227912A1 (en)* | 2003-05-20 | 2006-10-12 | Leibowitz Brian S | DFE margin test methods and circuits that decouple sample and feedback timing |
| US20070047684A1 (en)* | 2005-08-24 | 2007-03-01 | Zhou Dacheng Henry | Data clock recovery system and method employing delayed data clock phase shifting |
| US7190754B1 (en)* | 2001-12-24 | 2007-03-13 | Rambus Inc. | Transceiver with selectable data rate |
| US20070075759A1 (en)* | 2005-09-30 | 2007-04-05 | Metz Peter C | Method and apparatus for delay line control using receive data |
| US20070253477A1 (en)* | 2006-04-28 | 2007-11-01 | Abel Christopher J | Method and apparatus for determining a position of an offset latch employed for decision-feedback equalization |
| US20070268962A1 (en)* | 2006-05-16 | 2007-11-22 | Mobin Mohammad S | Methods and apparatus for evaluating the eye margin of a communications device using a data eye monitor |
| US20070268984A1 (en)* | 2006-05-16 | 2007-11-22 | Abel Christopher J | Method and apparatus for determining one or more channel compensation parameters based on data eye monitoring |
| US20070271052A1 (en)* | 2006-05-16 | 2007-11-22 | Abel Christopher J | Method and apparatus for measuring duty cycle based on data eye monitor |
| US20070297551A1 (en)* | 2006-06-27 | 2007-12-27 | Samsung Electronics Co., Ltd. | Deskewing method and apparatus, and data reception apparatus using the deskewing method and apparatus |
| US20080080608A1 (en)* | 2006-09-29 | 2008-04-03 | Mobin Mohammad S | Method and apparatus for determining latch position for decision-feedback equalization using single-sided eye |
| US20080080609A1 (en)* | 2006-09-29 | 2008-04-03 | Mobin Mohammad S | Method and apparatus for non-linear decision-feedback equalization in the presence of asymmetric channel |
| US20080225734A1 (en)* | 2007-03-14 | 2008-09-18 | Daugherty Dwight D | Method and apparatus for data rate detection using a data eye monitor |
| US20080240219A1 (en)* | 2003-05-20 | 2008-10-02 | Chen Fred F | Methods And Circuits For Performing Margining Tests In The Presence Of A Decision Feedback Equalizer |
| US20080267332A1 (en)* | 2007-04-27 | 2008-10-30 | Freescale Semiconductor, Inc. | Method and system for compensating for the effect of phase drift in a data sampling clock |
| US20090027093A1 (en)* | 2007-02-15 | 2009-01-29 | Yi-Lin Chen | Sampling circuit and method |
| US7508893B1 (en)* | 2004-06-04 | 2009-03-24 | Integrated Device Technology, Inc. | Integrated circuits and methods with statistics-based input data signal sample timing |
| US20090086807A1 (en)* | 2007-09-28 | 2009-04-02 | Aziz Pervez M | Methods and apparatus for determining threshold of one or more dfe transition latches based on incoming data eye |
| US20090096498A1 (en)* | 2007-10-10 | 2009-04-16 | Himax Technologies Limited | Receiver system and method for automatic skew-tuning |
| US20090097541A1 (en)* | 2007-10-11 | 2009-04-16 | Aziz Pervez M | Methods And Apparatus For Determining Receiver Filter Coefficients For A Plurality Of Phases |
| US20090110046A1 (en)* | 2007-10-31 | 2009-04-30 | Aziz Pervez M | Method and apparatus for equalization using one or more qualifiers |
| US20090168936A1 (en)* | 2007-12-31 | 2009-07-02 | Mobin Mohammad S | Methods and Apparatus for Detecting a Loss of Lock Condition in a Clock and Data Recovery System |
| US20090168940A1 (en)* | 2007-12-31 | 2009-07-02 | Aziz Pervez M | Methods and Apparatus for Improved Jitter Tolerance in an SFP Limit Amplified Signal |
| US20090167379A1 (en)* | 2007-12-31 | 2009-07-02 | Mobin Mohammad S | Method and Apparatus for Digital VCDL Startup |
| US7583459B1 (en)* | 2004-11-18 | 2009-09-01 | Marvell International Ltd. | Method and apparatus for write precompensation in a magnetic recording system |
| US20090268091A1 (en)* | 2008-04-23 | 2009-10-29 | Silicon Library Inc. | Receiver capable of generating audio reference clock |
| US7738605B2 (en) | 2005-12-23 | 2010-06-15 | Agere Systems Inc. | Method and apparatus for adjusting receiver gain based on received signal envelope detection |
| US20100148833A1 (en)* | 2008-12-12 | 2010-06-17 | Hae Rang Choi | Domain crossing circuit of a semiconductor memory apparatus |
| KR101034379B1 (en) | 2010-04-30 | 2011-05-16 | 전자부품연구원 | Data recovery device using equalizer running without clock |
| CN102088327A (en)* | 2009-12-07 | 2011-06-08 | 华为技术有限公司 | Clock data recovery circuit, optical receiver and passive optical network (PON) equipment |
| CN1996827B (en)* | 2005-12-31 | 2012-05-16 | 中兴通讯股份有限公司 | An Intelligent Control Method of Judgment Point of Optical Receiver |
| US20120170695A1 (en)* | 2010-12-30 | 2012-07-05 | Mobin Mohammad S | Methods And Apparatus For Automatic Gain Control Using Samples Taken At Desired Sampling Phase And Target Voltage Level |
| US20120257652A1 (en)* | 2011-04-07 | 2012-10-11 | Lsi Corporation | Adjusting sampling phase in a baud-rate cdr using timing skew |
| US8571159B1 (en)* | 2011-12-02 | 2013-10-29 | Altera Corporation | Apparatus and methods for high-speed interpolator-based clock and data recovery |
| CN104052469A (en)* | 2013-03-15 | 2014-09-17 | Lsi公司 | Biased bang-bang phase detector for clock and data recovery |
| US9265458B2 (en) | 2012-12-04 | 2016-02-23 | Sync-Think, Inc. | Application of smooth pursuit cognitive testing paradigms to clinical drug development |
| US9380976B2 (en) | 2013-03-11 | 2016-07-05 | Sync-Think, Inc. | Optical neuroinformatics |
| US20190243409A1 (en)* | 2017-08-10 | 2019-08-08 | Photonic Technologies (Shanghai) Co., Ltd. | Apparatus and method for clock recovery based on non-non return to zero (non-nrz) data signals |
| US11128388B2 (en)* | 2004-06-09 | 2021-09-21 | Rambus Inc. | Communication channel calibration using feedback |
| US11979163B2 (en)* | 2022-10-03 | 2024-05-07 | Western Digital Technologies, Inc. | Oversampled phase lock loop in a read channel |
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| AU2002257637A1 (en)* | 2002-03-08 | 2003-09-22 | Optillion Ab | Device and method for recovering data |
| DE60206150T2 (en)* | 2002-07-12 | 2006-01-26 | Alcatel | Input circuit for a multiplexer with a DLL phase detector |
| US7260145B2 (en)* | 2002-12-19 | 2007-08-21 | International Business Machines Corporation | Method and systems for analyzing the quality of high-speed signals |
| US7049869B2 (en) | 2003-09-02 | 2006-05-23 | Gennum Corporation | Adaptive lock position circuit |
| KR100795724B1 (en)* | 2005-08-24 | 2008-01-17 | 삼성전자주식회사 | Eye size measuring circuit, receiver and data measuring method of data communication system |
| JP4886276B2 (en) | 2005-11-17 | 2012-02-29 | ザインエレクトロニクス株式会社 | Clock data recovery device |
| US8005180B2 (en)* | 2006-03-31 | 2011-08-23 | Anritsu Corporation | Data decision apparatus and error measurement apparatus |
| US8553720B2 (en) | 2006-04-19 | 2013-10-08 | Marvell World Trade Ltd. | Adaptive speed control for MAC-PHY interfaces |
| US7782934B2 (en)* | 2006-09-18 | 2010-08-24 | Silicon Image, Inc. | Parameter scanning for signal over-sampling |
| JP4557947B2 (en) | 2006-10-11 | 2010-10-06 | ザインエレクトロニクス株式会社 | Clock data recovery device |
| JP4557948B2 (en) | 2006-10-12 | 2010-10-06 | ザインエレクトロニクス株式会社 | Clock data recovery device |
| US7650550B2 (en)* | 2007-02-27 | 2010-01-19 | Globalfoundries Inc. | Over temperature detection apparatus and method thereof |
| US8243752B2 (en)* | 2007-04-04 | 2012-08-14 | Marvell World Trade Ltd. | Long-reach ethernet for 1000BASE-T and 10GBASE-T |
| JP2008294730A (en)* | 2007-05-24 | 2008-12-04 | Sony Corp | Signal processing device and method, and program |
| JP4558028B2 (en) | 2007-11-06 | 2010-10-06 | ザインエレクトロニクス株式会社 | Clock data recovery device |
| US7869544B2 (en)* | 2008-01-03 | 2011-01-11 | International Business Machines Corporation | System for measuring an eyewidth of a data signal in an asynchronous system |
| JP5166924B2 (en)* | 2008-03-11 | 2013-03-21 | 株式会社日立製作所 | Signal regeneration circuit |
| US8015429B2 (en)* | 2008-06-30 | 2011-09-06 | Intel Corporation | Clock and data recovery (CDR) method and apparatus |
| US8261160B1 (en)* | 2008-07-30 | 2012-09-04 | Lattice Semiconductor Corporation | Synchronization of serial data signals |
| CA2774482C (en)* | 2008-10-02 | 2015-12-01 | Zenko Technologies, Inc. | Data sampling circuit and method for clock and data recovery |
| US8347153B2 (en)* | 2008-10-10 | 2013-01-01 | Teledyne Lecroy, Inc. | Protocol aware error ratio tester |
| US8793541B2 (en) | 2008-10-10 | 2014-07-29 | Teledyne Lecroy, Inc. | Link equalization tester |
| US8559580B2 (en)* | 2009-06-30 | 2013-10-15 | Lsi Corporation | Asynchronous calibration for eye diagram generation |
| WO2011016142A1 (en)* | 2009-08-04 | 2011-02-10 | 日本電気株式会社 | Clock reproduction circuit |
| WO2011016141A1 (en)* | 2009-08-04 | 2011-02-10 | 日本電気株式会社 | Frequency reproduction circuit |
| JP5161196B2 (en)* | 2009-12-04 | 2013-03-13 | 株式会社日立製作所 | Clock error detection system |
| JP5471962B2 (en)* | 2010-08-13 | 2014-04-16 | 富士通セミコンダクター株式会社 | Clock data recovery circuit and clock data recovery method |
| US9385858B2 (en)* | 2013-02-20 | 2016-07-05 | Avago Technologies General Ip (Singapore) Pte. Ltd. | Timing phase estimation for clock and data recovery |
| KR102478782B1 (en) | 2018-05-18 | 2022-12-20 | 삼성전자주식회사 | Eye opening measurement circuit calculating difference between sigma levels, receiver including the same, and method for measuring eye opening |
| KR102648186B1 (en)* | 2018-12-24 | 2024-03-18 | 에스케이하이닉스 주식회사 | Semiconductor system with training |
| KR102685470B1 (en)* | 2018-12-24 | 2024-07-17 | 에스케이하이닉스 주식회사 | Semiconductor apparatus and semiconductor system with training |
| CN110113270B (en)* | 2019-04-11 | 2021-04-23 | 北京达佳互联信息技术有限公司 | Network communication jitter control method, device, terminal and storage medium |
| WO2020256165A1 (en)* | 2019-06-18 | 2020-12-24 | 엘지전자 주식회사 | Signal receiving method, and signal receiving multimedia device |
| US12117864B2 (en)* | 2022-07-07 | 2024-10-15 | Global Unichip Corporation | Interface device and signal transceiving method thereof |
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US3633115A (en)* | 1970-04-22 | 1972-01-04 | Itt | Digital voltage controlled oscillator producing an output clock which follows the phase variation of an input clock |
| US4218771A (en)* | 1978-12-04 | 1980-08-19 | Rockwell International Corporation | Automatic clock positioning circuit for a digital data transmission system |
| US4538283A (en)* | 1983-07-26 | 1985-08-27 | Rockwell International Corporation | Adaptive equalizer suitable for use with fiber optics |
| US4584695A (en)* | 1983-11-09 | 1986-04-22 | National Semiconductor Corporation | Digital PLL decoder |
| US4821297A (en)* | 1987-11-19 | 1989-04-11 | American Telephone And Telegraph Company, At&T Bell Laboratories | Digital phase locked loop clock recovery scheme |
| US5432480A (en)* | 1993-04-08 | 1995-07-11 | Northern Telecom Limited | Phase alignment methods and apparatus |
| US5455540A (en)* | 1994-10-26 | 1995-10-03 | Cypress Semiconductor Corp. | Modified bang-bang phase detector with ternary output |
| US5481563A (en)* | 1994-03-14 | 1996-01-02 | Network Systems Corporation | Jitter measurement using a statistically locked loop |
| US5554945A (en)* | 1994-02-15 | 1996-09-10 | Rambus, Inc. | Voltage controlled phase shifter with unlimited range |
| US5870445A (en)* | 1995-12-27 | 1999-02-09 | Raytheon Company | Frequency independent clock synchronizer |
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS59171230A (en)* | 1983-03-17 | 1984-09-27 | Mitsubishi Electric Corp | Pseudo error rate measuring circuit |
| JPH02250535A (en)* | 1989-03-24 | 1990-10-08 | Nippon Telegr & Teleph Corp <Ntt> | Bit phase synchronizing circuit |
| JPH07221800A (en)* | 1994-02-02 | 1995-08-18 | Nec Corp | Data identification regeneration circuit |
| US5896391A (en)* | 1996-12-19 | 1999-04-20 | Northern Telecom Limited | Forward error correction assisted receiver optimization |
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US3633115A (en)* | 1970-04-22 | 1972-01-04 | Itt | Digital voltage controlled oscillator producing an output clock which follows the phase variation of an input clock |
| US4218771A (en)* | 1978-12-04 | 1980-08-19 | Rockwell International Corporation | Automatic clock positioning circuit for a digital data transmission system |
| US4538283A (en)* | 1983-07-26 | 1985-08-27 | Rockwell International Corporation | Adaptive equalizer suitable for use with fiber optics |
| US4584695A (en)* | 1983-11-09 | 1986-04-22 | National Semiconductor Corporation | Digital PLL decoder |
| US4821297A (en)* | 1987-11-19 | 1989-04-11 | American Telephone And Telegraph Company, At&T Bell Laboratories | Digital phase locked loop clock recovery scheme |
| US5432480A (en)* | 1993-04-08 | 1995-07-11 | Northern Telecom Limited | Phase alignment methods and apparatus |
| US5554945A (en)* | 1994-02-15 | 1996-09-10 | Rambus, Inc. | Voltage controlled phase shifter with unlimited range |
| US5481563A (en)* | 1994-03-14 | 1996-01-02 | Network Systems Corporation | Jitter measurement using a statistically locked loop |
| US5455540A (en)* | 1994-10-26 | 1995-10-03 | Cypress Semiconductor Corp. | Modified bang-bang phase detector with ternary output |
| US5870445A (en)* | 1995-12-27 | 1999-02-09 | Raytheon Company | Frequency independent clock synchronizer |
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20020079938A1 (en)* | 2000-12-21 | 2002-06-27 | Nec Corporation | Clock and data recovery circuit and clock control method |
| US7187727B2 (en)* | 2000-12-21 | 2007-03-06 | Nec Electronics Corporation | Clock and data recovery circuit and clock control method |
| US20020087922A1 (en)* | 2000-12-29 | 2002-07-04 | Glenn Robert C. | Method and apparatus for skew compensation |
| US7263646B2 (en) | 2000-12-29 | 2007-08-28 | Intel Corporation | Method and apparatus for skew compensation |
| US20030014683A1 (en)* | 2001-03-27 | 2003-01-16 | Deas Alexander Roger | Receiver with automatic skew compensation |
| US20030002608A1 (en)* | 2001-06-30 | 2003-01-02 | Glenn Robert C. | Apparatus and method for communication link receiver having adaptive clock phase shifting |
| US7167533B2 (en)* | 2001-06-30 | 2007-01-23 | Intel Corporation | Apparatus and method for communication link receiver having adaptive clock phase shifting |
| US8040988B2 (en)* | 2001-12-24 | 2011-10-18 | Rambus, Inc. | Transceiver with selectable data rate |
| US7190754B1 (en)* | 2001-12-24 | 2007-03-13 | Rambus Inc. | Transceiver with selectable data rate |
| US20070147569A1 (en)* | 2001-12-24 | 2007-06-28 | Rambus Inc. | Transceiver with selectable data rate |
| US20030123594A1 (en)* | 2002-01-02 | 2003-07-03 | Glenn Robert C. | Phase interpolator based clock recovering |
| US7197101B2 (en)* | 2002-01-02 | 2007-03-27 | Intel Corporation | Phase interpolator based clock recovering |
| US20050243950A1 (en)* | 2002-05-03 | 2005-11-03 | Bernd Laquai | Spectral jitter analysis |
| US20040202270A1 (en)* | 2002-05-22 | 2004-10-14 | Lucent Technologies, Inc. | Digital phase synchronization circuit |
| US7092471B2 (en)* | 2002-05-22 | 2006-08-15 | Lucent Technologies Inc. | Digital phase synchronization circuit |
| US20040062329A1 (en)* | 2002-09-30 | 2004-04-01 | Jen-Tai Hsu | Determining an optimal sampling clock |
| US7245682B2 (en)* | 2002-09-30 | 2007-07-17 | Intel Corporation | Determining an optimal sampling clock |
| US20040114632A1 (en)* | 2002-11-29 | 2004-06-17 | Fumio Yuuki | Clock and data recovery method and digital circuit for the same |
| US7474720B2 (en)* | 2002-11-29 | 2009-01-06 | Hitachi, Ltd. | Clock and data recovery method and digital circuit for the same |
| US7443941B2 (en)* | 2003-01-22 | 2008-10-28 | Rambus Inc. | Method and system for phase offset cancellation in systems using multi-phase clocks |
| US20090097605A1 (en)* | 2003-01-22 | 2009-04-16 | Rambus | System for phase offset cancellation in systems using multi-phase clocks |
| US7844023B2 (en) | 2003-01-22 | 2010-11-30 | Rambus Inc. | Phase offset cancellation for multi-phase clocks |
| US20040150453A1 (en)* | 2003-01-22 | 2004-08-05 | Ramin Farjad-Rad | Method and system for phase offset cancellation in multi-phase clock generator circuits |
| US20040223568A1 (en)* | 2003-05-09 | 2004-11-11 | Ming-Kang Liu | Phase sampling determination system |
| US20040223567A1 (en)* | 2003-05-09 | 2004-11-11 | Ming-Kang Liu | Clock recovery system |
| US20080240219A1 (en)* | 2003-05-20 | 2008-10-02 | Chen Fred F | Methods And Circuits For Performing Margining Tests In The Presence Of A Decision Feedback Equalizer |
| US10735116B2 (en) | 2003-05-20 | 2020-08-04 | Rambus Inc. | Margin test methods and circuits |
| US20060227912A1 (en)* | 2003-05-20 | 2006-10-12 | Leibowitz Brian S | DFE margin test methods and circuits that decouple sample and feedback timing |
| US8385492B2 (en) | 2003-05-20 | 2013-02-26 | Rambus Inc. | Receiver circuit architectures |
| US8817932B2 (en) | 2003-05-20 | 2014-08-26 | Rambus Inc. | Margin test methods and circuits |
| US20040264615A1 (en)* | 2003-05-20 | 2004-12-30 | Andrew Ho | Margin test methods and circuits |
| US9116810B2 (en) | 2003-05-20 | 2015-08-25 | Rambus Inc. | Margin test methods and circuits |
| US11233589B2 (en) | 2003-05-20 | 2022-01-25 | Rambus Inc. | Margin test methods and circuits |
| US9544071B2 (en) | 2003-05-20 | 2017-01-10 | Rambus Inc. | Margin test methods and circuits |
| US7590175B2 (en) | 2003-05-20 | 2009-09-15 | Rambus Inc. | DFE margin test methods and circuits that decouple sample and feedback timing |
| US10193642B2 (en) | 2003-05-20 | 2019-01-29 | Rambus Inc. | Margin test methods and circuits |
| US7596175B2 (en)* | 2003-05-20 | 2009-09-29 | Rambus Inc. | Methods and circuits for performing margining tests in the presence of a decision feedback equalizer |
| US10880022B1 (en) | 2003-05-20 | 2020-12-29 | Rambus Inc. | Margin test methods and circuits |
| US7627029B2 (en)* | 2003-05-20 | 2009-12-01 | Rambus Inc. | Margin test methods and circuits |
| US20050084048A1 (en)* | 2003-10-15 | 2005-04-21 | Ching-Yen Wu | Clock and data recovery circuit |
| US7782932B2 (en)* | 2004-04-23 | 2010-08-24 | Texas Instruments Incorporated | Circuit and method for evaluating the performance of an adaptive decision feedback equalizer-based serializer deserializer and serdes incorporating the same |
| US20050238093A1 (en)* | 2004-04-23 | 2005-10-27 | Texas Instruments Incorporated | Circuit and method for evaluating the performance of an adaptive decision feedback equalizer-based serializer deserializer and serdes incorporating the same |
| WO2005109733A1 (en)* | 2004-05-06 | 2005-11-17 | Igor Anatolievich Abrosimov | Clock frequency reduction in communications receiver with coding |
| US7336749B2 (en) | 2004-05-18 | 2008-02-26 | Rambus Inc. | Statistical margin test methods and circuits |
| US20050259774A1 (en)* | 2004-05-18 | 2005-11-24 | Garlepp Bruno W | Statistical margin test methods and circuits |
| US7508893B1 (en)* | 2004-06-04 | 2009-03-24 | Integrated Device Technology, Inc. | Integrated circuits and methods with statistics-based input data signal sample timing |
| WO2005122460A1 (en)* | 2004-06-04 | 2005-12-22 | Opelcomm, Inc. | Clock recovery system and phase sampling determination system |
| US11128388B2 (en)* | 2004-06-09 | 2021-09-21 | Rambus Inc. | Communication channel calibration using feedback |
| US20060034394A1 (en)* | 2004-08-10 | 2006-02-16 | Petre Popescu | Circuit for adaptive sampling edge position control and a method therefor |
| US7529329B2 (en)* | 2004-08-10 | 2009-05-05 | Applied Micro Circuits Corporation | Circuit for adaptive sampling edge position control and a method therefor |
| US8693117B1 (en) | 2004-11-18 | 2014-04-08 | Marvell International Ltd. | Method and system for precompensation of data output |
| US7880986B1 (en) | 2004-11-18 | 2011-02-01 | Marvell International Ltd. | Method and apparatus for write precompensation in a magnetic recording system |
| US7583459B1 (en)* | 2004-11-18 | 2009-09-01 | Marvell International Ltd. | Method and apparatus for write precompensation in a magnetic recording system |
| US8358478B1 (en) | 2004-11-18 | 2013-01-22 | Marvell International Ltd. | Method and apparatus for write precompensation in a magnetic recording system |
| US7505533B2 (en)* | 2004-11-29 | 2009-03-17 | Via Technologies, Inc. | Clock data recovery circuit with phase decision circuit |
| US20060115020A1 (en)* | 2004-11-29 | 2006-06-01 | Via Technologies Inc. | Clock data recovery circuit with phase decision circuit |
| US20060222123A1 (en)* | 2005-03-31 | 2006-10-05 | Mobin Mohammad S | Method and apparatus for monitoring a data eye in a clock and data recovery system |
| US20070047684A1 (en)* | 2005-08-24 | 2007-03-01 | Zhou Dacheng Henry | Data clock recovery system and method employing delayed data clock phase shifting |
| US8467489B2 (en)* | 2005-08-24 | 2013-06-18 | Hewlett-Packard Development Company, L.P. | Data clock recovery system and method employing delayed data clock phase shifting |
| US20070075759A1 (en)* | 2005-09-30 | 2007-04-05 | Metz Peter C | Method and apparatus for delay line control using receive data |
| US7400181B2 (en)* | 2005-09-30 | 2008-07-15 | Agere Systems Inc. | Method and apparatus for delay line control using receive data |
| US7738605B2 (en) | 2005-12-23 | 2010-06-15 | Agere Systems Inc. | Method and apparatus for adjusting receiver gain based on received signal envelope detection |
| CN1996827B (en)* | 2005-12-31 | 2012-05-16 | 中兴通讯股份有限公司 | An Intelligent Control Method of Judgment Point of Optical Receiver |
| US7649933B2 (en) | 2006-04-28 | 2010-01-19 | Agere Systems Inc. | Method and apparatus for determining a position of an offset latch employed for decision-feedback equalization |
| US20070253477A1 (en)* | 2006-04-28 | 2007-11-01 | Abel Christopher J | Method and apparatus for determining a position of an offset latch employed for decision-feedback equalization |
| US8126039B2 (en)* | 2006-05-16 | 2012-02-28 | Agere Systems Inc. | Methods and apparatus for evaluating the eye margin of a communications device using a data eye monitor |
| US8861580B2 (en)* | 2006-05-16 | 2014-10-14 | Agere Systems Llc | Method and apparatus for determining one or more channel compensation parameters based on data eye monitoring |
| US20070268962A1 (en)* | 2006-05-16 | 2007-11-22 | Mobin Mohammad S | Methods and apparatus for evaluating the eye margin of a communications device using a data eye monitor |
| US20070268984A1 (en)* | 2006-05-16 | 2007-11-22 | Abel Christopher J | Method and apparatus for determining one or more channel compensation parameters based on data eye monitoring |
| US20070271052A1 (en)* | 2006-05-16 | 2007-11-22 | Abel Christopher J | Method and apparatus for measuring duty cycle based on data eye monitor |
| US20070297551A1 (en)* | 2006-06-27 | 2007-12-27 | Samsung Electronics Co., Ltd. | Deskewing method and apparatus, and data reception apparatus using the deskewing method and apparatus |
| US7760838B2 (en) | 2006-06-27 | 2010-07-20 | Samsung Electronics Co., Ltd. | Deskewing method and apparatus, and data reception apparatus using the deskewing method and apparatus |
| US20080080609A1 (en)* | 2006-09-29 | 2008-04-03 | Mobin Mohammad S | Method and apparatus for non-linear decision-feedback equalization in the presence of asymmetric channel |
| US7720142B2 (en) | 2006-09-29 | 2010-05-18 | Agere Systems Inc. | Method and apparatus for decision-feedback equalization using single-sided eye with global minimum convergence |
| US7711043B2 (en) | 2006-09-29 | 2010-05-04 | Agere Systems Inc. | Method and apparatus for determining latch position for decision-feedback equalization using single-sided eye |
| US20080080608A1 (en)* | 2006-09-29 | 2008-04-03 | Mobin Mohammad S | Method and apparatus for determining latch position for decision-feedback equalization using single-sided eye |
| US7606302B2 (en) | 2006-09-29 | 2009-10-20 | Agere Systems Inc. | Method and apparatus for non-linear decision-feedback equalization in the presence of asymmetric channel |
| US20080080611A1 (en)* | 2006-09-29 | 2008-04-03 | Mobin Mohammad S | Method and apparatus for decision-feedback equalization using single-sided eye with global minimum convergence |
| US20090027093A1 (en)* | 2007-02-15 | 2009-01-29 | Yi-Lin Chen | Sampling circuit and method |
| US7693088B2 (en)* | 2007-03-14 | 2010-04-06 | Agere Systems Inc. | Method and apparatus for data rate detection using a data eye monitor |
| US20080225734A1 (en)* | 2007-03-14 | 2008-09-18 | Daugherty Dwight D | Method and apparatus for data rate detection using a data eye monitor |
| US20080267332A1 (en)* | 2007-04-27 | 2008-10-30 | Freescale Semiconductor, Inc. | Method and system for compensating for the effect of phase drift in a data sampling clock |
| US8050371B2 (en)* | 2007-04-27 | 2011-11-01 | Freescale Semiconductor, Inc. | Method and system for compensating for the effect of phase drift in a data sampling clock |
| US8902963B2 (en)* | 2007-09-28 | 2014-12-02 | Agere Systems Inc. | Methods and apparatus for determining threshold of one or more DFE transition latches based on incoming data eye |
| US20090086807A1 (en)* | 2007-09-28 | 2009-04-02 | Aziz Pervez M | Methods and apparatus for determining threshold of one or more dfe transition latches based on incoming data eye |
| US20090096498A1 (en)* | 2007-10-10 | 2009-04-16 | Himax Technologies Limited | Receiver system and method for automatic skew-tuning |
| US7916819B2 (en)* | 2007-10-10 | 2011-03-29 | Himax Technologies Limited | Receiver system and method for automatic skew-tuning |
| US8107522B2 (en) | 2007-10-11 | 2012-01-31 | Agere Systems, Inc. | Methods and apparatus for determining receiver filter coefficients for a plurality of phases |
| US20090097541A1 (en)* | 2007-10-11 | 2009-04-16 | Aziz Pervez M | Methods And Apparatus For Determining Receiver Filter Coefficients For A Plurality Of Phases |
| US8432959B2 (en) | 2007-10-31 | 2013-04-30 | Agere Systems Llc | Method and apparatus for equalization using one or more qualifiers |
| US20090110046A1 (en)* | 2007-10-31 | 2009-04-30 | Aziz Pervez M | Method and apparatus for equalization using one or more qualifiers |
| US20090168940A1 (en)* | 2007-12-31 | 2009-07-02 | Aziz Pervez M | Methods and Apparatus for Improved Jitter Tolerance in an SFP Limit Amplified Signal |
| US7765078B2 (en) | 2007-12-31 | 2010-07-27 | Agere Systems Inc. | Method and apparatus for digital VCDL startup |
| US20090168936A1 (en)* | 2007-12-31 | 2009-07-02 | Mobin Mohammad S | Methods and Apparatus for Detecting a Loss of Lock Condition in a Clock and Data Recovery System |
| US8219344B2 (en) | 2007-12-31 | 2012-07-10 | Agere Systems Inc. | Method and apparatus for digital VCDL startup |
| US20090167379A1 (en)* | 2007-12-31 | 2009-07-02 | Mobin Mohammad S | Method and Apparatus for Digital VCDL Startup |
| US20100237915A1 (en)* | 2007-12-31 | 2010-09-23 | Agere Systems Inc. | Method and apparatus for digital vcdl startup |
| US8040984B2 (en) | 2007-12-31 | 2011-10-18 | Agere System Inc. | Methods and apparatus for improved jitter tolerance in an SFP limit amplified signal |
| US8208521B2 (en) | 2007-12-31 | 2012-06-26 | Agere Systems Inc. | Methods and apparatus for detecting a loss of lock condition in a clock and data recovery system |
| US8194186B2 (en) | 2008-04-23 | 2012-06-05 | Silicon Library, Inc. | Receiver capable of generating audio reference clock |
| US20090268091A1 (en)* | 2008-04-23 | 2009-10-29 | Silicon Library Inc. | Receiver capable of generating audio reference clock |
| US8373456B2 (en)* | 2008-12-12 | 2013-02-12 | Hynix Semiconductor Inc. | Domain crossing circuit of a semiconductor memory apparatus |
| US20100148833A1 (en)* | 2008-12-12 | 2010-06-17 | Hae Rang Choi | Domain crossing circuit of a semiconductor memory apparatus |
| CN102088327A (en)* | 2009-12-07 | 2011-06-08 | 华为技术有限公司 | Clock data recovery circuit, optical receiver and passive optical network (PON) equipment |
| KR101034379B1 (en) | 2010-04-30 | 2011-05-16 | 전자부품연구원 | Data recovery device using equalizer running without clock |
| US8693593B2 (en)* | 2010-12-30 | 2014-04-08 | Lsi Corporation | Methods and apparatus for automatic gain control using samples taken at desired sampling phase and target voltage level |
| US20120170695A1 (en)* | 2010-12-30 | 2012-07-05 | Mobin Mohammad S | Methods And Apparatus For Automatic Gain Control Using Samples Taken At Desired Sampling Phase And Target Voltage Level |
| US8649476B2 (en)* | 2011-04-07 | 2014-02-11 | Lsi Corporation | Adjusting sampling phase in a baud-rate CDR using timing skew |
| US20120257652A1 (en)* | 2011-04-07 | 2012-10-11 | Lsi Corporation | Adjusting sampling phase in a baud-rate cdr using timing skew |
| US8571159B1 (en)* | 2011-12-02 | 2013-10-29 | Altera Corporation | Apparatus and methods for high-speed interpolator-based clock and data recovery |
| US9265458B2 (en) | 2012-12-04 | 2016-02-23 | Sync-Think, Inc. | Application of smooth pursuit cognitive testing paradigms to clinical drug development |
| US9380976B2 (en) | 2013-03-11 | 2016-07-05 | Sync-Think, Inc. | Optical neuroinformatics |
| US8860467B2 (en)* | 2013-03-15 | 2014-10-14 | Avago Technologies General Ip (Singapore) Pte. Ltd. | Biased bang-bang phase detector for clock and data recovery |
| CN104052469A (en)* | 2013-03-15 | 2014-09-17 | Lsi公司 | Biased bang-bang phase detector for clock and data recovery |
| US20190243409A1 (en)* | 2017-08-10 | 2019-08-08 | Photonic Technologies (Shanghai) Co., Ltd. | Apparatus and method for clock recovery based on non-non return to zero (non-nrz) data signals |
| US10511432B2 (en)* | 2017-08-10 | 2019-12-17 | Photonic Technologies (Shanghai) Co., Ltd. | Apparatus and method for clock recovery based on non-non return to zero (non-NRZ) data signals |
| US11979163B2 (en)* | 2022-10-03 | 2024-05-07 | Western Digital Technologies, Inc. | Oversampled phase lock loop in a read channel |
| Publication number | Publication date |
|---|---|
| WO2002019528A3 (en) | 2002-09-19 |
| JP2004507963A (en) | 2004-03-11 |
| EP1314252A2 (en) | 2003-05-28 |
| WO2002019528A2 (en) | 2002-03-07 |
| KR20020077342A (en) | 2002-10-11 |
| KR100921110B1 (en) | 2009-10-08 |
| ATE329407T1 (en) | 2006-06-15 |
| DE60120426T2 (en) | 2007-01-04 |
| AU2001288559A1 (en) | 2002-03-13 |
| DE60120426D1 (en) | 2006-07-20 |
| US7315598B2 (en) | 2008-01-01 |
| US20070002990A1 (en) | 2007-01-04 |
| CA2387722A1 (en) | 2002-03-07 |
| EP1314252B1 (en) | 2006-06-07 |
| Publication | Publication Date | Title |
|---|---|---|
| US7315598B2 (en) | Data recovery using data eye tracking | |
| US7519138B2 (en) | Method and apparatus for data recovery in a digital data stream using data eye tracking | |
| US7321248B2 (en) | Phase adjustment method and circuit for DLL-based serial data link transceivers | |
| KR101301698B1 (en) | Linear phase detector and clock & data recovery circuit including thereof | |
| US6995594B2 (en) | Phase interpolator device and method | |
| US5799048A (en) | Phase detector for clock synchronization and recovery | |
| CN111512369B (en) | Clock data recovery device and method for multi-channel data receiver | |
| Park et al. | A 4–20-Gb/s 1.87-pJ/b continuous-rate digital CDR circuit with unlimited frequency acquisition capability in 65-nm CMOS | |
| US20090060107A1 (en) | Data sampling circuit and method for clock and data recovery | |
| Lee et al. | A 2.5-10-Gb/s CMOS transceiver with alternating edge-sampling phase detection for loop characteristic stabilization | |
| Savoj et al. | Design of half-rate clock and data recovery circuits for optical communication systems | |
| US6035409A (en) | 1000 mb phase picker clock recovery architecture using interleaved phase detectors | |
| US20030014683A1 (en) | Receiver with automatic skew compensation | |
| Jiang et al. | A compact phase interpolator for 3.125 G Serdes application | |
| EP1386441B1 (en) | Receiver with recovery circuit using oversampling and majority decision | |
| Kwon et al. | A fully digital semirotational frequency detection algorithm for Bang–Bang CDRs | |
| KR102342830B1 (en) | Multi-phase multiplying delaylocked loop based digital clock data recovery apparatus and method for recovery clock data | |
| KR102210489B1 (en) | Referenceless clock and data recovery and serial receiver for wired communication | |
| 박관서 | Design of Wide-Range Clock and Data Recovery with Multi-Phase Oversampling Frequency Detection | |
| Kakehbra et al. | A Fast-Lock, Low Jitter, High-Speed Half-Rate CDR Architecture with a Composite Phase Detector (CPD) | |
| Zhang | Clock and data recovery circuits | |
| Ding et al. | An 8 GHz Semi-Digital DLL for CDR in High Speed SerDes Receivers | |
| Song et al. | Clock-and data-recovery circuit with independently controlled eye-tracking loop for high-speed graphic DRAMs | |
| Shastri et al. | A 20-GSample/s (10 GHz× 2 clocks) burst-mode CDR based on injection-locking and space sampling for access networks | |
| Kang | CMOS high-speed data recovery circuit design using matched delay sampling technique |
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment | Owner name:SILICON IMAGE, INC., CALIFORNIA Free format text:ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LEE, SANG-HYUN;JEONG-DEONG-KYOON;REEL/FRAME:012498/0422 Effective date:20011107 | |
| STCB | Information on status: application discontinuation | Free format text:ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION | |
| AS | Assignment | Owner name:ACACIA RESEARCH GROUP LLC, TEXAS Free format text:ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SILICON IMAGE, INC.;REEL/FRAME:031245/0723 Effective date:20130702 | |
| AS | Assignment | Owner name:SUPER INTERCONNECT TECHNOLOGIES LLC, TEXAS Free format text:ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:ACACIA RESEARCH GROUP LLC;REEL/FRAME:031290/0038 Effective date:20130913 |