Movatterモバイル変換


[0]ホーム

URL:


US20020085656A1 - Data recovery using data eye tracking - Google Patents

Data recovery using data eye tracking
Download PDF

Info

Publication number
US20020085656A1
US20020085656A1US09/943,029US94302901AUS2002085656A1US 20020085656 A1US20020085656 A1US 20020085656A1US 94302901 AUS94302901 AUS 94302901AUS 2002085656 A1US2002085656 A1US 2002085656A1
Authority
US
United States
Prior art keywords
phase
data
sampling
clock
output
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US09/943,029
Inventor
Sang-hyun Lee
Deog-Kyoon Jeong
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
SUPER INTERCONNECT TECHNOLOGIES LLC
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by IndividualfiledCriticalIndividual
Priority to US09/943,029priorityCriticalpatent/US20020085656A1/en
Priority to JP2002523715Aprioritypatent/JP2004507963A/en
Priority to PCT/US2001/027055prioritypatent/WO2002019528A2/en
Priority to CA002387722Aprioritypatent/CA2387722A1/en
Priority to AT01968304Tprioritypatent/ATE329407T1/en
Priority to AU2001288559Aprioritypatent/AU2001288559A1/en
Priority to DE60120426Tprioritypatent/DE60120426T2/en
Priority to EP01968304Aprioritypatent/EP1314252B1/en
Assigned to SILICON IMAGE, INC.reassignmentSILICON IMAGE, INC.ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS).Assignors: JEONG-DEONG-KYOON, LEE, SANG-HYUN
Priority to KR1020027005578Aprioritypatent/KR100921110B1/en
Publication of US20020085656A1publicationCriticalpatent/US20020085656A1/en
Priority to US11/498,355prioritypatent/US7315598B2/en
Priority to US11/962,066prioritypatent/US7519138B2/en
Assigned to ACACIA RESEARCH GROUP LLCreassignmentACACIA RESEARCH GROUP LLCASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS).Assignors: SILICON IMAGE, INC.
Assigned to SUPER INTERCONNECT TECHNOLOGIES LLCreassignmentSUPER INTERCONNECT TECHNOLOGIES LLCASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS).Assignors: ACACIA RESEARCH GROUP LLC
Abandonedlegal-statusCriticalCurrent

Links

Images

Classifications

Definitions

Landscapes

Abstract

A data recovery system for a serial digital data link includes a data sampler, compare logic, a phase controller, and a phase shifter. The data sampler samples input data three times in a bit time which time is determined by clock pulses generated by the phase shifter, and recovers digital data according to a predetermined decision criterion. Data sampling phases are split so as to track the data eye. The compare logic compares the output of the data sampler according to a predetermined method. Phase controller uses the output of the compare logic and generates phase control signals. These signals are set so as to control the sampling times of the data sampler and to attain near optimally recovered data stream. The phase shifter uses the phase control signals and makes three different phase clocks from input clock. The input clock can be an external clock, or can be recovered from the external clock or input data stream.

Description

Claims (9)

What is claimed is:
1. A data recovery apparatus for a digital data stream of input data, comprising: phase shifting means for outputting multiple sampling clocks in a bit time, where the phase of said sampling clocks are automatically adjustable;
data sampling means for sampling the input data using the sampling clocks as triggers, and for providing multiple sampled data signals, where one of said sampled data signals is used to output recovered data;
compare logic means for comparing said sampled data signals to said recovered data; and
phase controlling means for estimating the phase relationship between the input data and said sampling clocks using the comparison result of said compare logic means, and for providing control signals to said phase shifting means according to said estimation result.
2. The apparatus ofclaim 1 wherein the phase shifting means comprises:
phase delay means controlled by a first output of said phase controlling means for outputting a first sampling clock using an input clock which is one of an external clock and an internally recovered clock;
first circuit means controlled by a second output of said phase controlling means for outputting a second sampling clock that advances said first sampling clock in phase;
second circuit means controlled by the second output of said phase controlling means for outputting a third sampling clock that is delayed from said first sampling clock in phase; and
the phases of the three sampling clocks are arranged within an eye opening of the input data stream with a predetermined margin.
3. The apparatus ofclaim 2, wherein the first circuit means and the second circuit means receive the first sampling clock.
4. The apparatus ofclaim 1, wherein the phase shifting means comprises:
a phase distributor outputting a plurality of phase shift values;
a buffer receiving input from the phase distributor and outputting a first sampling clock in accordance with a first output of said phase controlling means; and
selection logic receiving input from the phase distributor and outputting a second and third sampling clock in accordance with a second output of said phase controlling means.
5. The apparatus ofclaim 1 wherein the phase shifting means comprises:
a voltage controlled oscillator controlled by a first output of the phase controlling means,
circuit means controlled by a second output of said phase controlling means for outputting three sampling clocks by delaying the output of the voltage controlled oscillator, where the phases of the three sampling clocks are arranged within an eye opening of input data stream with a predetermined margin.
6. A data recovery apparatus for a digital data stream of input data, comprising:
a phase shifter that outputs multiple sampling clocks in a bit time, where the phase of said sampling clocks are automatically adjustable;
a data sampler that samples the input data using the sampling clocks as triggers, and for providing multiple sampled data signals, where one of said sampled data signals is used to output recovered data;
compare logic that compares said sampled data signals to said recovered data; and
a phase controller that estimating the phase relationship between the input data and said sampling clocks using the comparison result of said compare logic means, and for providing control signals to said phase shifting means according to said estimation result.
7. The apparatus ofclaim 6 wherein the phase shifter comprises:
phase delay logic controlled by a first output of said phase controller for outputting a first sampling clock using an input clock which is one of an external clock and an internally recovered clock;
a first circuit, controlled by a second output of said phase controller, for outputting a second sampling clock that advances said first sampling clock in phase;
a second circuit, controlled by the second output of said phase controller, for outputting a third sampling clock that is delayed from said first sampling clock in phase; and
the phases of the three sampling clocks are arranged within an eye opening of the input data stream with a predetermined margin.
8. The apparatus ofclaim 6 wherein the phase shifter comprises:
a voltage controlled oscillator controlled by a first output of the phase controller,
a circuit,controlled by a second output of said phase control, for outputting three sampling clocks by delaying the output of the voltage controlled oscillator, where the phases of the three sampling clocks are arranged within an eye opening of input data stream with a predetermined margin.
9. A data recovery method for a digital data stream, comprising:
sampling input data at multiple points, where said sampling points are arranged by a predetermined order and adjustable time difference;
providing a first pseudo bit-error signal that is a result of comparison of data sampled at an early boundary with recovered data;
providing a second pseudo bit-error signal that is a result of comparison of data sampled at a late boundary with recovered data; and
using the first and second pseudo bit-error signals, so that the sampling boundary is marginally matched to the edge of an eye opening and one of the intermediate sampling points serves for data recovery.
US09/943,0292000-08-302001-08-29Data recovery using data eye trackingAbandonedUS20020085656A1 (en)

Priority Applications (11)

Application NumberPriority DateFiling DateTitle
US09/943,029US20020085656A1 (en)2000-08-302001-08-29Data recovery using data eye tracking
DE60120426TDE60120426T2 (en)2000-08-302001-08-30 DATA RECOVERY WITH IMPLEMENTATION OF THE DATA EYE PATTERN
EP01968304AEP1314252B1 (en)2000-08-302001-08-30Data recovery using data eye tracking
PCT/US2001/027055WO2002019528A2 (en)2000-08-302001-08-30Data recovery using data eye tracking
CA002387722ACA2387722A1 (en)2000-08-302001-08-30Data recovery using data eye tracking
AT01968304TATE329407T1 (en)2000-08-302001-08-30 DATA RECOVERY WITH DATA EYE PATTERN TRACKING
AU2001288559AAU2001288559A1 (en)2000-08-302001-08-30Data recovery using data eye tracking
JP2002523715AJP2004507963A (en)2000-08-302001-08-30 Data recovery using data eye tracking
KR1020027005578AKR100921110B1 (en)2000-08-302002-04-30 Data recovery using data eye tracking
US11/498,355US7315598B2 (en)2000-08-302006-08-02Data recovery using data eye tracking
US11/962,066US7519138B2 (en)2000-08-302007-12-20Method and apparatus for data recovery in a digital data stream using data eye tracking

Applications Claiming Priority (2)

Application NumberPriority DateFiling DateTitle
US22936900P2000-08-302000-08-30
US09/943,029US20020085656A1 (en)2000-08-302001-08-29Data recovery using data eye tracking

Related Child Applications (1)

Application NumberTitlePriority DateFiling Date
US11/498,355ContinuationUS7315598B2 (en)2000-08-302006-08-02Data recovery using data eye tracking

Publications (1)

Publication NumberPublication Date
US20020085656A1true US20020085656A1 (en)2002-07-04

Family

ID=26923234

Family Applications (2)

Application NumberTitlePriority DateFiling Date
US09/943,029AbandonedUS20020085656A1 (en)2000-08-302001-08-29Data recovery using data eye tracking
US11/498,355Expired - LifetimeUS7315598B2 (en)2000-08-302006-08-02Data recovery using data eye tracking

Family Applications After (1)

Application NumberTitlePriority DateFiling Date
US11/498,355Expired - LifetimeUS7315598B2 (en)2000-08-302006-08-02Data recovery using data eye tracking

Country Status (9)

CountryLink
US (2)US20020085656A1 (en)
EP (1)EP1314252B1 (en)
JP (1)JP2004507963A (en)
KR (1)KR100921110B1 (en)
AT (1)ATE329407T1 (en)
AU (1)AU2001288559A1 (en)
CA (1)CA2387722A1 (en)
DE (1)DE60120426T2 (en)
WO (1)WO2002019528A2 (en)

Cited By (60)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US20020079938A1 (en)*2000-12-212002-06-27Nec CorporationClock and data recovery circuit and clock control method
US20020087922A1 (en)*2000-12-292002-07-04Glenn Robert C.Method and apparatus for skew compensation
US20030002608A1 (en)*2001-06-302003-01-02Glenn Robert C.Apparatus and method for communication link receiver having adaptive clock phase shifting
US20030014683A1 (en)*2001-03-272003-01-16Deas Alexander RogerReceiver with automatic skew compensation
US20030123594A1 (en)*2002-01-022003-07-03Glenn Robert C.Phase interpolator based clock recovering
US20040062329A1 (en)*2002-09-302004-04-01Jen-Tai HsuDetermining an optimal sampling clock
US20040114632A1 (en)*2002-11-292004-06-17Fumio YuukiClock and data recovery method and digital circuit for the same
US20040150453A1 (en)*2003-01-222004-08-05Ramin Farjad-RadMethod and system for phase offset cancellation in multi-phase clock generator circuits
US20040202270A1 (en)*2002-05-222004-10-14Lucent Technologies, Inc.Digital phase synchronization circuit
US20040223567A1 (en)*2003-05-092004-11-11Ming-Kang LiuClock recovery system
US20040223568A1 (en)*2003-05-092004-11-11Ming-Kang LiuPhase sampling determination system
US20040264615A1 (en)*2003-05-202004-12-30Andrew HoMargin test methods and circuits
US20050084048A1 (en)*2003-10-152005-04-21Ching-Yen WuClock and data recovery circuit
US20050238093A1 (en)*2004-04-232005-10-27Texas Instruments IncorporatedCircuit and method for evaluating the performance of an adaptive decision feedback equalizer-based serializer deserializer and serdes incorporating the same
US20050243950A1 (en)*2002-05-032005-11-03Bernd LaquaiSpectral jitter analysis
WO2005109733A1 (en)*2004-05-062005-11-17Igor Anatolievich AbrosimovClock frequency reduction in communications receiver with coding
US20050259774A1 (en)*2004-05-182005-11-24Garlepp Bruno WStatistical margin test methods and circuits
WO2005122460A1 (en)*2004-06-042005-12-22Opelcomm, Inc.Clock recovery system and phase sampling determination system
US20060034394A1 (en)*2004-08-102006-02-16Petre PopescuCircuit for adaptive sampling edge position control and a method therefor
US20060115020A1 (en)*2004-11-292006-06-01Via Technologies Inc.Clock data recovery circuit with phase decision circuit
US20060222123A1 (en)*2005-03-312006-10-05Mobin Mohammad SMethod and apparatus for monitoring a data eye in a clock and data recovery system
US20060227912A1 (en)*2003-05-202006-10-12Leibowitz Brian SDFE margin test methods and circuits that decouple sample and feedback timing
US20070047684A1 (en)*2005-08-242007-03-01Zhou Dacheng HenryData clock recovery system and method employing delayed data clock phase shifting
US7190754B1 (en)*2001-12-242007-03-13Rambus Inc.Transceiver with selectable data rate
US20070075759A1 (en)*2005-09-302007-04-05Metz Peter CMethod and apparatus for delay line control using receive data
US20070253477A1 (en)*2006-04-282007-11-01Abel Christopher JMethod and apparatus for determining a position of an offset latch employed for decision-feedback equalization
US20070268962A1 (en)*2006-05-162007-11-22Mobin Mohammad SMethods and apparatus for evaluating the eye margin of a communications device using a data eye monitor
US20070268984A1 (en)*2006-05-162007-11-22Abel Christopher JMethod and apparatus for determining one or more channel compensation parameters based on data eye monitoring
US20070271052A1 (en)*2006-05-162007-11-22Abel Christopher JMethod and apparatus for measuring duty cycle based on data eye monitor
US20070297551A1 (en)*2006-06-272007-12-27Samsung Electronics Co., Ltd.Deskewing method and apparatus, and data reception apparatus using the deskewing method and apparatus
US20080080608A1 (en)*2006-09-292008-04-03Mobin Mohammad SMethod and apparatus for determining latch position for decision-feedback equalization using single-sided eye
US20080080609A1 (en)*2006-09-292008-04-03Mobin Mohammad SMethod and apparatus for non-linear decision-feedback equalization in the presence of asymmetric channel
US20080225734A1 (en)*2007-03-142008-09-18Daugherty Dwight DMethod and apparatus for data rate detection using a data eye monitor
US20080240219A1 (en)*2003-05-202008-10-02Chen Fred FMethods And Circuits For Performing Margining Tests In The Presence Of A Decision Feedback Equalizer
US20080267332A1 (en)*2007-04-272008-10-30Freescale Semiconductor, Inc.Method and system for compensating for the effect of phase drift in a data sampling clock
US20090027093A1 (en)*2007-02-152009-01-29Yi-Lin ChenSampling circuit and method
US7508893B1 (en)*2004-06-042009-03-24Integrated Device Technology, Inc.Integrated circuits and methods with statistics-based input data signal sample timing
US20090086807A1 (en)*2007-09-282009-04-02Aziz Pervez MMethods and apparatus for determining threshold of one or more dfe transition latches based on incoming data eye
US20090096498A1 (en)*2007-10-102009-04-16Himax Technologies LimitedReceiver system and method for automatic skew-tuning
US20090097541A1 (en)*2007-10-112009-04-16Aziz Pervez MMethods And Apparatus For Determining Receiver Filter Coefficients For A Plurality Of Phases
US20090110046A1 (en)*2007-10-312009-04-30Aziz Pervez MMethod and apparatus for equalization using one or more qualifiers
US20090168936A1 (en)*2007-12-312009-07-02Mobin Mohammad SMethods and Apparatus for Detecting a Loss of Lock Condition in a Clock and Data Recovery System
US20090168940A1 (en)*2007-12-312009-07-02Aziz Pervez MMethods and Apparatus for Improved Jitter Tolerance in an SFP Limit Amplified Signal
US20090167379A1 (en)*2007-12-312009-07-02Mobin Mohammad SMethod and Apparatus for Digital VCDL Startup
US7583459B1 (en)*2004-11-182009-09-01Marvell International Ltd.Method and apparatus for write precompensation in a magnetic recording system
US20090268091A1 (en)*2008-04-232009-10-29Silicon Library Inc.Receiver capable of generating audio reference clock
US7738605B2 (en)2005-12-232010-06-15Agere Systems Inc.Method and apparatus for adjusting receiver gain based on received signal envelope detection
US20100148833A1 (en)*2008-12-122010-06-17Hae Rang ChoiDomain crossing circuit of a semiconductor memory apparatus
KR101034379B1 (en)2010-04-302011-05-16전자부품연구원 Data recovery device using equalizer running without clock
CN102088327A (en)*2009-12-072011-06-08华为技术有限公司Clock data recovery circuit, optical receiver and passive optical network (PON) equipment
CN1996827B (en)*2005-12-312012-05-16中兴通讯股份有限公司 An Intelligent Control Method of Judgment Point of Optical Receiver
US20120170695A1 (en)*2010-12-302012-07-05Mobin Mohammad SMethods And Apparatus For Automatic Gain Control Using Samples Taken At Desired Sampling Phase And Target Voltage Level
US20120257652A1 (en)*2011-04-072012-10-11Lsi CorporationAdjusting sampling phase in a baud-rate cdr using timing skew
US8571159B1 (en)*2011-12-022013-10-29Altera CorporationApparatus and methods for high-speed interpolator-based clock and data recovery
CN104052469A (en)*2013-03-152014-09-17Lsi公司Biased bang-bang phase detector for clock and data recovery
US9265458B2 (en)2012-12-042016-02-23Sync-Think, Inc.Application of smooth pursuit cognitive testing paradigms to clinical drug development
US9380976B2 (en)2013-03-112016-07-05Sync-Think, Inc.Optical neuroinformatics
US20190243409A1 (en)*2017-08-102019-08-08Photonic Technologies (Shanghai) Co., Ltd.Apparatus and method for clock recovery based on non-non return to zero (non-nrz) data signals
US11128388B2 (en)*2004-06-092021-09-21Rambus Inc.Communication channel calibration using feedback
US11979163B2 (en)*2022-10-032024-05-07Western Digital Technologies, Inc.Oversampled phase lock loop in a read channel

Families Citing this family (34)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
AU2002257637A1 (en)*2002-03-082003-09-22Optillion AbDevice and method for recovering data
DE60206150T2 (en)*2002-07-122006-01-26Alcatel Input circuit for a multiplexer with a DLL phase detector
US7260145B2 (en)*2002-12-192007-08-21International Business Machines CorporationMethod and systems for analyzing the quality of high-speed signals
US7049869B2 (en)2003-09-022006-05-23Gennum CorporationAdaptive lock position circuit
KR100795724B1 (en)*2005-08-242008-01-17삼성전자주식회사 Eye size measuring circuit, receiver and data measuring method of data communication system
JP4886276B2 (en)2005-11-172012-02-29ザインエレクトロニクス株式会社 Clock data recovery device
US8005180B2 (en)*2006-03-312011-08-23Anritsu CorporationData decision apparatus and error measurement apparatus
US8553720B2 (en)2006-04-192013-10-08Marvell World Trade Ltd.Adaptive speed control for MAC-PHY interfaces
US7782934B2 (en)*2006-09-182010-08-24Silicon Image, Inc.Parameter scanning for signal over-sampling
JP4557947B2 (en)2006-10-112010-10-06ザインエレクトロニクス株式会社 Clock data recovery device
JP4557948B2 (en)2006-10-122010-10-06ザインエレクトロニクス株式会社 Clock data recovery device
US7650550B2 (en)*2007-02-272010-01-19Globalfoundries Inc.Over temperature detection apparatus and method thereof
US8243752B2 (en)*2007-04-042012-08-14Marvell World Trade Ltd.Long-reach ethernet for 1000BASE-T and 10GBASE-T
JP2008294730A (en)*2007-05-242008-12-04Sony CorpSignal processing device and method, and program
JP4558028B2 (en)2007-11-062010-10-06ザインエレクトロニクス株式会社 Clock data recovery device
US7869544B2 (en)*2008-01-032011-01-11International Business Machines CorporationSystem for measuring an eyewidth of a data signal in an asynchronous system
JP5166924B2 (en)*2008-03-112013-03-21株式会社日立製作所 Signal regeneration circuit
US8015429B2 (en)*2008-06-302011-09-06Intel CorporationClock and data recovery (CDR) method and apparatus
US8261160B1 (en)*2008-07-302012-09-04Lattice Semiconductor CorporationSynchronization of serial data signals
CA2774482C (en)*2008-10-022015-12-01Zenko Technologies, Inc.Data sampling circuit and method for clock and data recovery
US8347153B2 (en)*2008-10-102013-01-01Teledyne Lecroy, Inc.Protocol aware error ratio tester
US8793541B2 (en)2008-10-102014-07-29Teledyne Lecroy, Inc.Link equalization tester
US8559580B2 (en)*2009-06-302013-10-15Lsi CorporationAsynchronous calibration for eye diagram generation
WO2011016142A1 (en)*2009-08-042011-02-10日本電気株式会社Clock reproduction circuit
WO2011016141A1 (en)*2009-08-042011-02-10日本電気株式会社Frequency reproduction circuit
JP5161196B2 (en)*2009-12-042013-03-13株式会社日立製作所 Clock error detection system
JP5471962B2 (en)*2010-08-132014-04-16富士通セミコンダクター株式会社 Clock data recovery circuit and clock data recovery method
US9385858B2 (en)*2013-02-202016-07-05Avago Technologies General Ip (Singapore) Pte. Ltd.Timing phase estimation for clock and data recovery
KR102478782B1 (en)2018-05-182022-12-20삼성전자주식회사Eye opening measurement circuit calculating difference between sigma levels, receiver including the same, and method for measuring eye opening
KR102648186B1 (en)*2018-12-242024-03-18에스케이하이닉스 주식회사Semiconductor system with training
KR102685470B1 (en)*2018-12-242024-07-17에스케이하이닉스 주식회사Semiconductor apparatus and semiconductor system with training
CN110113270B (en)*2019-04-112021-04-23北京达佳互联信息技术有限公司Network communication jitter control method, device, terminal and storage medium
WO2020256165A1 (en)*2019-06-182020-12-24엘지전자 주식회사Signal receiving method, and signal receiving multimedia device
US12117864B2 (en)*2022-07-072024-10-15Global Unichip CorporationInterface device and signal transceiving method thereof

Citations (10)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US3633115A (en)*1970-04-221972-01-04IttDigital voltage controlled oscillator producing an output clock which follows the phase variation of an input clock
US4218771A (en)*1978-12-041980-08-19Rockwell International CorporationAutomatic clock positioning circuit for a digital data transmission system
US4538283A (en)*1983-07-261985-08-27Rockwell International CorporationAdaptive equalizer suitable for use with fiber optics
US4584695A (en)*1983-11-091986-04-22National Semiconductor CorporationDigital PLL decoder
US4821297A (en)*1987-11-191989-04-11American Telephone And Telegraph Company, At&T Bell LaboratoriesDigital phase locked loop clock recovery scheme
US5432480A (en)*1993-04-081995-07-11Northern Telecom LimitedPhase alignment methods and apparatus
US5455540A (en)*1994-10-261995-10-03Cypress Semiconductor Corp.Modified bang-bang phase detector with ternary output
US5481563A (en)*1994-03-141996-01-02Network Systems CorporationJitter measurement using a statistically locked loop
US5554945A (en)*1994-02-151996-09-10Rambus, Inc.Voltage controlled phase shifter with unlimited range
US5870445A (en)*1995-12-271999-02-09Raytheon CompanyFrequency independent clock synchronizer

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
JPS59171230A (en)*1983-03-171984-09-27Mitsubishi Electric CorpPseudo error rate measuring circuit
JPH02250535A (en)*1989-03-241990-10-08Nippon Telegr & Teleph Corp <Ntt>Bit phase synchronizing circuit
JPH07221800A (en)*1994-02-021995-08-18Nec CorpData identification regeneration circuit
US5896391A (en)*1996-12-191999-04-20Northern Telecom LimitedForward error correction assisted receiver optimization

Patent Citations (10)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US3633115A (en)*1970-04-221972-01-04IttDigital voltage controlled oscillator producing an output clock which follows the phase variation of an input clock
US4218771A (en)*1978-12-041980-08-19Rockwell International CorporationAutomatic clock positioning circuit for a digital data transmission system
US4538283A (en)*1983-07-261985-08-27Rockwell International CorporationAdaptive equalizer suitable for use with fiber optics
US4584695A (en)*1983-11-091986-04-22National Semiconductor CorporationDigital PLL decoder
US4821297A (en)*1987-11-191989-04-11American Telephone And Telegraph Company, At&T Bell LaboratoriesDigital phase locked loop clock recovery scheme
US5432480A (en)*1993-04-081995-07-11Northern Telecom LimitedPhase alignment methods and apparatus
US5554945A (en)*1994-02-151996-09-10Rambus, Inc.Voltage controlled phase shifter with unlimited range
US5481563A (en)*1994-03-141996-01-02Network Systems CorporationJitter measurement using a statistically locked loop
US5455540A (en)*1994-10-261995-10-03Cypress Semiconductor Corp.Modified bang-bang phase detector with ternary output
US5870445A (en)*1995-12-271999-02-09Raytheon CompanyFrequency independent clock synchronizer

Cited By (117)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US20020079938A1 (en)*2000-12-212002-06-27Nec CorporationClock and data recovery circuit and clock control method
US7187727B2 (en)*2000-12-212007-03-06Nec Electronics CorporationClock and data recovery circuit and clock control method
US20020087922A1 (en)*2000-12-292002-07-04Glenn Robert C.Method and apparatus for skew compensation
US7263646B2 (en)2000-12-292007-08-28Intel CorporationMethod and apparatus for skew compensation
US20030014683A1 (en)*2001-03-272003-01-16Deas Alexander RogerReceiver with automatic skew compensation
US20030002608A1 (en)*2001-06-302003-01-02Glenn Robert C.Apparatus and method for communication link receiver having adaptive clock phase shifting
US7167533B2 (en)*2001-06-302007-01-23Intel CorporationApparatus and method for communication link receiver having adaptive clock phase shifting
US8040988B2 (en)*2001-12-242011-10-18Rambus, Inc.Transceiver with selectable data rate
US7190754B1 (en)*2001-12-242007-03-13Rambus Inc.Transceiver with selectable data rate
US20070147569A1 (en)*2001-12-242007-06-28Rambus Inc.Transceiver with selectable data rate
US20030123594A1 (en)*2002-01-022003-07-03Glenn Robert C.Phase interpolator based clock recovering
US7197101B2 (en)*2002-01-022007-03-27Intel CorporationPhase interpolator based clock recovering
US20050243950A1 (en)*2002-05-032005-11-03Bernd LaquaiSpectral jitter analysis
US20040202270A1 (en)*2002-05-222004-10-14Lucent Technologies, Inc.Digital phase synchronization circuit
US7092471B2 (en)*2002-05-222006-08-15Lucent Technologies Inc.Digital phase synchronization circuit
US20040062329A1 (en)*2002-09-302004-04-01Jen-Tai HsuDetermining an optimal sampling clock
US7245682B2 (en)*2002-09-302007-07-17Intel CorporationDetermining an optimal sampling clock
US20040114632A1 (en)*2002-11-292004-06-17Fumio YuukiClock and data recovery method and digital circuit for the same
US7474720B2 (en)*2002-11-292009-01-06Hitachi, Ltd.Clock and data recovery method and digital circuit for the same
US7443941B2 (en)*2003-01-222008-10-28Rambus Inc.Method and system for phase offset cancellation in systems using multi-phase clocks
US20090097605A1 (en)*2003-01-222009-04-16RambusSystem for phase offset cancellation in systems using multi-phase clocks
US7844023B2 (en)2003-01-222010-11-30Rambus Inc.Phase offset cancellation for multi-phase clocks
US20040150453A1 (en)*2003-01-222004-08-05Ramin Farjad-RadMethod and system for phase offset cancellation in multi-phase clock generator circuits
US20040223568A1 (en)*2003-05-092004-11-11Ming-Kang LiuPhase sampling determination system
US20040223567A1 (en)*2003-05-092004-11-11Ming-Kang LiuClock recovery system
US20080240219A1 (en)*2003-05-202008-10-02Chen Fred FMethods And Circuits For Performing Margining Tests In The Presence Of A Decision Feedback Equalizer
US10735116B2 (en)2003-05-202020-08-04Rambus Inc.Margin test methods and circuits
US20060227912A1 (en)*2003-05-202006-10-12Leibowitz Brian SDFE margin test methods and circuits that decouple sample and feedback timing
US8385492B2 (en)2003-05-202013-02-26Rambus Inc.Receiver circuit architectures
US8817932B2 (en)2003-05-202014-08-26Rambus Inc.Margin test methods and circuits
US20040264615A1 (en)*2003-05-202004-12-30Andrew HoMargin test methods and circuits
US9116810B2 (en)2003-05-202015-08-25Rambus Inc.Margin test methods and circuits
US11233589B2 (en)2003-05-202022-01-25Rambus Inc.Margin test methods and circuits
US9544071B2 (en)2003-05-202017-01-10Rambus Inc.Margin test methods and circuits
US7590175B2 (en)2003-05-202009-09-15Rambus Inc.DFE margin test methods and circuits that decouple sample and feedback timing
US10193642B2 (en)2003-05-202019-01-29Rambus Inc.Margin test methods and circuits
US7596175B2 (en)*2003-05-202009-09-29Rambus Inc.Methods and circuits for performing margining tests in the presence of a decision feedback equalizer
US10880022B1 (en)2003-05-202020-12-29Rambus Inc.Margin test methods and circuits
US7627029B2 (en)*2003-05-202009-12-01Rambus Inc.Margin test methods and circuits
US20050084048A1 (en)*2003-10-152005-04-21Ching-Yen WuClock and data recovery circuit
US7782932B2 (en)*2004-04-232010-08-24Texas Instruments IncorporatedCircuit and method for evaluating the performance of an adaptive decision feedback equalizer-based serializer deserializer and serdes incorporating the same
US20050238093A1 (en)*2004-04-232005-10-27Texas Instruments IncorporatedCircuit and method for evaluating the performance of an adaptive decision feedback equalizer-based serializer deserializer and serdes incorporating the same
WO2005109733A1 (en)*2004-05-062005-11-17Igor Anatolievich AbrosimovClock frequency reduction in communications receiver with coding
US7336749B2 (en)2004-05-182008-02-26Rambus Inc.Statistical margin test methods and circuits
US20050259774A1 (en)*2004-05-182005-11-24Garlepp Bruno WStatistical margin test methods and circuits
US7508893B1 (en)*2004-06-042009-03-24Integrated Device Technology, Inc.Integrated circuits and methods with statistics-based input data signal sample timing
WO2005122460A1 (en)*2004-06-042005-12-22Opelcomm, Inc.Clock recovery system and phase sampling determination system
US11128388B2 (en)*2004-06-092021-09-21Rambus Inc.Communication channel calibration using feedback
US20060034394A1 (en)*2004-08-102006-02-16Petre PopescuCircuit for adaptive sampling edge position control and a method therefor
US7529329B2 (en)*2004-08-102009-05-05Applied Micro Circuits CorporationCircuit for adaptive sampling edge position control and a method therefor
US8693117B1 (en)2004-11-182014-04-08Marvell International Ltd.Method and system for precompensation of data output
US7880986B1 (en)2004-11-182011-02-01Marvell International Ltd.Method and apparatus for write precompensation in a magnetic recording system
US7583459B1 (en)*2004-11-182009-09-01Marvell International Ltd.Method and apparatus for write precompensation in a magnetic recording system
US8358478B1 (en)2004-11-182013-01-22Marvell International Ltd.Method and apparatus for write precompensation in a magnetic recording system
US7505533B2 (en)*2004-11-292009-03-17Via Technologies, Inc.Clock data recovery circuit with phase decision circuit
US20060115020A1 (en)*2004-11-292006-06-01Via Technologies Inc.Clock data recovery circuit with phase decision circuit
US20060222123A1 (en)*2005-03-312006-10-05Mobin Mohammad SMethod and apparatus for monitoring a data eye in a clock and data recovery system
US20070047684A1 (en)*2005-08-242007-03-01Zhou Dacheng HenryData clock recovery system and method employing delayed data clock phase shifting
US8467489B2 (en)*2005-08-242013-06-18Hewlett-Packard Development Company, L.P.Data clock recovery system and method employing delayed data clock phase shifting
US20070075759A1 (en)*2005-09-302007-04-05Metz Peter CMethod and apparatus for delay line control using receive data
US7400181B2 (en)*2005-09-302008-07-15Agere Systems Inc.Method and apparatus for delay line control using receive data
US7738605B2 (en)2005-12-232010-06-15Agere Systems Inc.Method and apparatus for adjusting receiver gain based on received signal envelope detection
CN1996827B (en)*2005-12-312012-05-16中兴通讯股份有限公司 An Intelligent Control Method of Judgment Point of Optical Receiver
US7649933B2 (en)2006-04-282010-01-19Agere Systems Inc.Method and apparatus for determining a position of an offset latch employed for decision-feedback equalization
US20070253477A1 (en)*2006-04-282007-11-01Abel Christopher JMethod and apparatus for determining a position of an offset latch employed for decision-feedback equalization
US8126039B2 (en)*2006-05-162012-02-28Agere Systems Inc.Methods and apparatus for evaluating the eye margin of a communications device using a data eye monitor
US8861580B2 (en)*2006-05-162014-10-14Agere Systems LlcMethod and apparatus for determining one or more channel compensation parameters based on data eye monitoring
US20070268962A1 (en)*2006-05-162007-11-22Mobin Mohammad SMethods and apparatus for evaluating the eye margin of a communications device using a data eye monitor
US20070268984A1 (en)*2006-05-162007-11-22Abel Christopher JMethod and apparatus for determining one or more channel compensation parameters based on data eye monitoring
US20070271052A1 (en)*2006-05-162007-11-22Abel Christopher JMethod and apparatus for measuring duty cycle based on data eye monitor
US20070297551A1 (en)*2006-06-272007-12-27Samsung Electronics Co., Ltd.Deskewing method and apparatus, and data reception apparatus using the deskewing method and apparatus
US7760838B2 (en)2006-06-272010-07-20Samsung Electronics Co., Ltd.Deskewing method and apparatus, and data reception apparatus using the deskewing method and apparatus
US20080080609A1 (en)*2006-09-292008-04-03Mobin Mohammad SMethod and apparatus for non-linear decision-feedback equalization in the presence of asymmetric channel
US7720142B2 (en)2006-09-292010-05-18Agere Systems Inc.Method and apparatus for decision-feedback equalization using single-sided eye with global minimum convergence
US7711043B2 (en)2006-09-292010-05-04Agere Systems Inc.Method and apparatus for determining latch position for decision-feedback equalization using single-sided eye
US20080080608A1 (en)*2006-09-292008-04-03Mobin Mohammad SMethod and apparatus for determining latch position for decision-feedback equalization using single-sided eye
US7606302B2 (en)2006-09-292009-10-20Agere Systems Inc.Method and apparatus for non-linear decision-feedback equalization in the presence of asymmetric channel
US20080080611A1 (en)*2006-09-292008-04-03Mobin Mohammad SMethod and apparatus for decision-feedback equalization using single-sided eye with global minimum convergence
US20090027093A1 (en)*2007-02-152009-01-29Yi-Lin ChenSampling circuit and method
US7693088B2 (en)*2007-03-142010-04-06Agere Systems Inc.Method and apparatus for data rate detection using a data eye monitor
US20080225734A1 (en)*2007-03-142008-09-18Daugherty Dwight DMethod and apparatus for data rate detection using a data eye monitor
US20080267332A1 (en)*2007-04-272008-10-30Freescale Semiconductor, Inc.Method and system for compensating for the effect of phase drift in a data sampling clock
US8050371B2 (en)*2007-04-272011-11-01Freescale Semiconductor, Inc.Method and system for compensating for the effect of phase drift in a data sampling clock
US8902963B2 (en)*2007-09-282014-12-02Agere Systems Inc.Methods and apparatus for determining threshold of one or more DFE transition latches based on incoming data eye
US20090086807A1 (en)*2007-09-282009-04-02Aziz Pervez MMethods and apparatus for determining threshold of one or more dfe transition latches based on incoming data eye
US20090096498A1 (en)*2007-10-102009-04-16Himax Technologies LimitedReceiver system and method for automatic skew-tuning
US7916819B2 (en)*2007-10-102011-03-29Himax Technologies LimitedReceiver system and method for automatic skew-tuning
US8107522B2 (en)2007-10-112012-01-31Agere Systems, Inc.Methods and apparatus for determining receiver filter coefficients for a plurality of phases
US20090097541A1 (en)*2007-10-112009-04-16Aziz Pervez MMethods And Apparatus For Determining Receiver Filter Coefficients For A Plurality Of Phases
US8432959B2 (en)2007-10-312013-04-30Agere Systems LlcMethod and apparatus for equalization using one or more qualifiers
US20090110046A1 (en)*2007-10-312009-04-30Aziz Pervez MMethod and apparatus for equalization using one or more qualifiers
US20090168940A1 (en)*2007-12-312009-07-02Aziz Pervez MMethods and Apparatus for Improved Jitter Tolerance in an SFP Limit Amplified Signal
US7765078B2 (en)2007-12-312010-07-27Agere Systems Inc.Method and apparatus for digital VCDL startup
US20090168936A1 (en)*2007-12-312009-07-02Mobin Mohammad SMethods and Apparatus for Detecting a Loss of Lock Condition in a Clock and Data Recovery System
US8219344B2 (en)2007-12-312012-07-10Agere Systems Inc.Method and apparatus for digital VCDL startup
US20090167379A1 (en)*2007-12-312009-07-02Mobin Mohammad SMethod and Apparatus for Digital VCDL Startup
US20100237915A1 (en)*2007-12-312010-09-23Agere Systems Inc.Method and apparatus for digital vcdl startup
US8040984B2 (en)2007-12-312011-10-18Agere System Inc.Methods and apparatus for improved jitter tolerance in an SFP limit amplified signal
US8208521B2 (en)2007-12-312012-06-26Agere Systems Inc.Methods and apparatus for detecting a loss of lock condition in a clock and data recovery system
US8194186B2 (en)2008-04-232012-06-05Silicon Library, Inc.Receiver capable of generating audio reference clock
US20090268091A1 (en)*2008-04-232009-10-29Silicon Library Inc.Receiver capable of generating audio reference clock
US8373456B2 (en)*2008-12-122013-02-12Hynix Semiconductor Inc.Domain crossing circuit of a semiconductor memory apparatus
US20100148833A1 (en)*2008-12-122010-06-17Hae Rang ChoiDomain crossing circuit of a semiconductor memory apparatus
CN102088327A (en)*2009-12-072011-06-08华为技术有限公司Clock data recovery circuit, optical receiver and passive optical network (PON) equipment
KR101034379B1 (en)2010-04-302011-05-16전자부품연구원 Data recovery device using equalizer running without clock
US8693593B2 (en)*2010-12-302014-04-08Lsi CorporationMethods and apparatus for automatic gain control using samples taken at desired sampling phase and target voltage level
US20120170695A1 (en)*2010-12-302012-07-05Mobin Mohammad SMethods And Apparatus For Automatic Gain Control Using Samples Taken At Desired Sampling Phase And Target Voltage Level
US8649476B2 (en)*2011-04-072014-02-11Lsi CorporationAdjusting sampling phase in a baud-rate CDR using timing skew
US20120257652A1 (en)*2011-04-072012-10-11Lsi CorporationAdjusting sampling phase in a baud-rate cdr using timing skew
US8571159B1 (en)*2011-12-022013-10-29Altera CorporationApparatus and methods for high-speed interpolator-based clock and data recovery
US9265458B2 (en)2012-12-042016-02-23Sync-Think, Inc.Application of smooth pursuit cognitive testing paradigms to clinical drug development
US9380976B2 (en)2013-03-112016-07-05Sync-Think, Inc.Optical neuroinformatics
US8860467B2 (en)*2013-03-152014-10-14Avago Technologies General Ip (Singapore) Pte. Ltd.Biased bang-bang phase detector for clock and data recovery
CN104052469A (en)*2013-03-152014-09-17Lsi公司Biased bang-bang phase detector for clock and data recovery
US20190243409A1 (en)*2017-08-102019-08-08Photonic Technologies (Shanghai) Co., Ltd.Apparatus and method for clock recovery based on non-non return to zero (non-nrz) data signals
US10511432B2 (en)*2017-08-102019-12-17Photonic Technologies (Shanghai) Co., Ltd.Apparatus and method for clock recovery based on non-non return to zero (non-NRZ) data signals
US11979163B2 (en)*2022-10-032024-05-07Western Digital Technologies, Inc.Oversampled phase lock loop in a read channel

Also Published As

Publication numberPublication date
WO2002019528A3 (en)2002-09-19
JP2004507963A (en)2004-03-11
EP1314252A2 (en)2003-05-28
WO2002019528A2 (en)2002-03-07
KR20020077342A (en)2002-10-11
KR100921110B1 (en)2009-10-08
ATE329407T1 (en)2006-06-15
DE60120426T2 (en)2007-01-04
AU2001288559A1 (en)2002-03-13
DE60120426D1 (en)2006-07-20
US7315598B2 (en)2008-01-01
US20070002990A1 (en)2007-01-04
CA2387722A1 (en)2002-03-07
EP1314252B1 (en)2006-06-07

Similar Documents

PublicationPublication DateTitle
US7315598B2 (en)Data recovery using data eye tracking
US7519138B2 (en)Method and apparatus for data recovery in a digital data stream using data eye tracking
US7321248B2 (en)Phase adjustment method and circuit for DLL-based serial data link transceivers
KR101301698B1 (en)Linear phase detector and clock & data recovery circuit including thereof
US6995594B2 (en)Phase interpolator device and method
US5799048A (en)Phase detector for clock synchronization and recovery
CN111512369B (en)Clock data recovery device and method for multi-channel data receiver
Park et al.A 4–20-Gb/s 1.87-pJ/b continuous-rate digital CDR circuit with unlimited frequency acquisition capability in 65-nm CMOS
US20090060107A1 (en)Data sampling circuit and method for clock and data recovery
Lee et al.A 2.5-10-Gb/s CMOS transceiver with alternating edge-sampling phase detection for loop characteristic stabilization
Savoj et al.Design of half-rate clock and data recovery circuits for optical communication systems
US6035409A (en)1000 mb phase picker clock recovery architecture using interleaved phase detectors
US20030014683A1 (en)Receiver with automatic skew compensation
Jiang et al.A compact phase interpolator for 3.125 G Serdes application
EP1386441B1 (en)Receiver with recovery circuit using oversampling and majority decision
Kwon et al.A fully digital semirotational frequency detection algorithm for Bang–Bang CDRs
KR102342830B1 (en)Multi-phase multiplying delaylocked loop based digital clock data recovery apparatus and method for recovery clock data
KR102210489B1 (en)Referenceless clock and data recovery and serial receiver for wired communication
박관서Design of Wide-Range Clock and Data Recovery with Multi-Phase Oversampling Frequency Detection
Kakehbra et al.A Fast-Lock, Low Jitter, High-Speed Half-Rate CDR Architecture with a Composite Phase Detector (CPD)
ZhangClock and data recovery circuits
Ding et al.An 8 GHz Semi-Digital DLL for CDR in High Speed SerDes Receivers
Song et al.Clock-and data-recovery circuit with independently controlled eye-tracking loop for high-speed graphic DRAMs
Shastri et al.A 20-GSample/s (10 GHz× 2 clocks) burst-mode CDR based on injection-locking and space sampling for access networks
KangCMOS high-speed data recovery circuit design using matched delay sampling technique

Legal Events

DateCodeTitleDescription
ASAssignment

Owner name:SILICON IMAGE, INC., CALIFORNIA

Free format text:ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LEE, SANG-HYUN;JEONG-DEONG-KYOON;REEL/FRAME:012498/0422

Effective date:20011107

STCBInformation on status: application discontinuation

Free format text:ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION

ASAssignment

Owner name:ACACIA RESEARCH GROUP LLC, TEXAS

Free format text:ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SILICON IMAGE, INC.;REEL/FRAME:031245/0723

Effective date:20130702

ASAssignment

Owner name:SUPER INTERCONNECT TECHNOLOGIES LLC, TEXAS

Free format text:ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:ACACIA RESEARCH GROUP LLC;REEL/FRAME:031290/0038

Effective date:20130913


[8]ページ先頭

©2009-2025 Movatter.jp