Movatterモバイル変換


[0]ホーム

URL:


US20020031909A1 - Self-aligned silicone process for low resistivity contacts to thin film silicon-on-insulator mosfets - Google Patents

Self-aligned silicone process for low resistivity contacts to thin film silicon-on-insulator mosfets
Download PDF

Info

Publication number
US20020031909A1
US20020031909A1US09/569,306US56930600AUS2002031909A1US 20020031909 A1US20020031909 A1US 20020031909A1US 56930600 AUS56930600 AUS 56930600AUS 2002031909 A1US2002031909 A1US 2002031909A1
Authority
US
United States
Prior art keywords
alloy
film
temperature
silicon
metal
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US09/569,306
Inventor
Cyril Cabral
Kevin Chan
Guy Cohen
Christian Lavoie
Ronnen Roy
Paul Solomon
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
International Business Machines Corp
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by IndividualfiledCriticalIndividual
Priority to US09/569,306priorityCriticalpatent/US20020031909A1/en
Assigned to INTERNATIONAL BUSINESS MACHINES CORPORATIONreassignmentINTERNATIONAL BUSINESS MACHINES CORPORATIONASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS).Assignors: CHAN, KEVIN KOK, COHEN, GUY MOSHE, ROY, RONNEN ANDREW, SOLOMON, PAUL MICHAEL
Priority to KR10-2001-0020839Aprioritypatent/KR100479793B1/en
Priority to JP2001137754Aprioritypatent/JP3535475B2/en
Priority to US09/902,483prioritypatent/US6987050B2/en
Assigned to INTERNATIONAL BUSINESS MACHINES CORPORATIONreassignmentINTERNATIONAL BUSINESS MACHINES CORPORATIONASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS).Assignors: LAVOIE, CHRISTIAN, CABRAL, CYRIL JR.
Assigned to NAVY, SECRETARY OF THE, UNITED STATE OF AMERICAreassignmentNAVY, SECRETARY OF THE, UNITED STATE OF AMERICACONFIRMATORY LICENSE (SEE DOCUMENT FOR DETAILS).Assignors: INTERNATIONAL BUSINESS MACHINES CORPORATION
Publication of US20020031909A1publicationCriticalpatent/US20020031909A1/en
Assigned to NAVY SECRETARY OF THE UNITED STATESreassignmentNAVY SECRETARY OF THE UNITED STATESCONFIRMATORY LICENSE (SEE DOCUMENT FOR DETAILS).Assignors: INTERNATIONAL BUSINESS MACHINES CORPORATION
Priority to US10/989,639prioritypatent/US20060043484A1/en
Abandonedlegal-statusCriticalCurrent

Links

Images

Classifications

Definitions

Landscapes

Abstract

A silicide processing method for a thin film SOI device including depositing a metal or an alloy on a gate and a source/drain structure formed in a silicon-on-insulator film, reacting the metal or alloy at a first temperature with the silicon-on-insulator film to form a first alloy, etching the unreacted layer of the metal (or alloy) selectively, depositing a Si film on the first alloy, reacting the Si film at a second temperature to form a second alloy, and etching the unreacted layer of the Si film selectively.

Description

Claims (25)

What is claimed is:
1. A method for fabricating a silicide for a semiconductor device, said method comprising:
depositing a buried oxide layer on a substrate;
applying a silicon layer to said buried oxide layer;
forming a source and drain in said silicon layer;
forming a gate on said layer of silicon; and
depositing a metal or an alloy on said gate and said source and drain, to form said silicide for said semiconductor device.
2. The method, as claimed inclaim 1, further comprising:
reacting said metal or said alloy with said silicon to form a first alloy at said gate and said source/drain structure.
3. The method, as claimed inclaim 1, wherein said semiconductor device comprises a metal oxide semiconductor field-effect transistor (MOSFET) device.
4. The method, as claimed inclaim 1, wherein said metal is selected from one of a group consisting of cobalt, titanium, nickel, platinum, PtxSi1-xalloy, palladium, PdxSi1-xalloy, and CoxSi1-xalloy.
5. The method, as claimed inclaim 2, wherein said reacting is performed at a first temperature.
6. The method, as claimed inclaim 2, wherein said reacting is performed within a range of a first predetermined lower temperature to a second predetermined higher temperature.
7. The method, as claimed inclaim 6, wherein said reacting is performed at a third temperature, said third temperature being intermediate said first and second temperatures.
8. The method, as claimed inclaim 2, wherein said first alloy is an alloy selected from the group consisting of Co2Si and Co Si.
9. The method, as claimed inclaim 2, wherein said first alloy is formed under an unreacted layer of said metal or said alloy.
10. The method, as claimed inclaim 9, further comprising:
etching said unreacted layer of said metal or said alloy selectively;
depositing a Si film on said first alloy; and
reacting said Si film to form a second alloy.
11. The method, as claimed inclaim 10, wherein said film is a film selected from the group consisting of a single crystal Si film and a polysilicon film.
12. The method, as claimed inclaim 10, wherein said reacting said Si film is performed at a second temperature.
13. The method, as claimed inclaim 10, wherein said second alloy is formed under an unreacted layer of said Si film.
14. The method, as claimed inclaim 13, wherein said second alloy is CoSi2.
15. The method, as claimed inclaim 13, further comprising:
etching said unreacted layer of said Si film selectively.
16. A silicide processing method for a thin film silicon-on-insulator (SOI) device, said method comprising:
depositing a metal or an alloy on a gate and a source and drain formed in a silicon-on-insulator (SOI) film;
reacting said metal or said alloy at a first temperature with said SOI film to form a first alloy;
selectively etching said unreacted layer of said metal or said alloy;
depositing a Si film on said first alloy; and
reacting said Si film at a second temperature to form a second alloy.
17. The method, as claimed inclaim 16, wherein said reacting of said Si film at said second temperature reduces consumption of said silicon-on-insulator film by at least a factor of two.
18. The method, as claimed inclaim 16, further comprising selectively etching said unreacted layer of said metal or said alloy.
19. The method, as claimed inclaim 16, wherein said second temperature is greater than said first temperature.
20. The method as claimed inclaim 16, further comprising selectively etching said unreacted layer of said Si film.
21. The method, as claimed inclaim 16, wherein said metal is selected from one of a group consisting of cobalt, titanium, nickel, platinum, PtxSi1-xalloy, palladium, PdxSi1-xalloy, and CoxSi1-xalloy.
22. The method, as claimed inclaim 16, wherein said reacting is performed within a range of a first predetermined lower temperature to a second predetermined higher temperature.
23. The method, as claimed inclaim 16, wherein said first alloy is an alloy selected from the group consisting of Co2Si and CoSi.
24. The method, as claimed inclaim 16, wherein said film is a film selected from the group consisting of a single crystal Si film and a polysilicon film.
25. The method, as claimed inclaim 16, wherein said second alloy is CoSi2.
US09/569,3062000-05-112000-05-11Self-aligned silicone process for low resistivity contacts to thin film silicon-on-insulator mosfetsAbandonedUS20020031909A1 (en)

Priority Applications (5)

Application NumberPriority DateFiling DateTitle
US09/569,306US20020031909A1 (en)2000-05-112000-05-11Self-aligned silicone process for low resistivity contacts to thin film silicon-on-insulator mosfets
KR10-2001-0020839AKR100479793B1 (en)2000-05-112001-04-18A self-aligned silicide process for low resistivity contacts to thin film silicon-on-insulator mosfets
JP2001137754AJP3535475B2 (en)2000-05-112001-05-08 Method for producing silicide for thin film SOI device
US09/902,483US6987050B2 (en)2000-05-112001-07-11Self-aligned silicide (salicide) process for low resistivity contacts to thin film silicon-on-insulator and bulk MOSFETS and for shallow junctions
US10/989,639US20060043484A1 (en)2000-05-112004-11-17Self-aligned silicide (salicide) process for low resistivity contacts to thin film silicon-on-insulator and bulk mosfets and for shallow junctions

Applications Claiming Priority (1)

Application NumberPriority DateFiling DateTitle
US09/569,306US20020031909A1 (en)2000-05-112000-05-11Self-aligned silicone process for low resistivity contacts to thin film silicon-on-insulator mosfets

Related Child Applications (1)

Application NumberTitlePriority DateFiling Date
US09/902,483Continuation-In-PartUS6987050B2 (en)2000-05-112001-07-11Self-aligned silicide (salicide) process for low resistivity contacts to thin film silicon-on-insulator and bulk MOSFETS and for shallow junctions

Publications (1)

Publication NumberPublication Date
US20020031909A1true US20020031909A1 (en)2002-03-14

Family

ID=24274883

Family Applications (3)

Application NumberTitlePriority DateFiling Date
US09/569,306AbandonedUS20020031909A1 (en)2000-05-112000-05-11Self-aligned silicone process for low resistivity contacts to thin film silicon-on-insulator mosfets
US09/902,483Expired - Fee RelatedUS6987050B2 (en)2000-05-112001-07-11Self-aligned silicide (salicide) process for low resistivity contacts to thin film silicon-on-insulator and bulk MOSFETS and for shallow junctions
US10/989,639AbandonedUS20060043484A1 (en)2000-05-112004-11-17Self-aligned silicide (salicide) process for low resistivity contacts to thin film silicon-on-insulator and bulk mosfets and for shallow junctions

Family Applications After (2)

Application NumberTitlePriority DateFiling Date
US09/902,483Expired - Fee RelatedUS6987050B2 (en)2000-05-112001-07-11Self-aligned silicide (salicide) process for low resistivity contacts to thin film silicon-on-insulator and bulk MOSFETS and for shallow junctions
US10/989,639AbandonedUS20060043484A1 (en)2000-05-112004-11-17Self-aligned silicide (salicide) process for low resistivity contacts to thin film silicon-on-insulator and bulk mosfets and for shallow junctions

Country Status (3)

CountryLink
US (3)US20020031909A1 (en)
JP (1)JP3535475B2 (en)
KR (1)KR100479793B1 (en)

Cited By (8)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US6504214B1 (en)*2002-01-112003-01-07Advanced Micro Devices, Inc.MOSFET device having high-K dielectric layer
US20030062575A1 (en)*2001-09-282003-04-03Kabushiki Kaisha ToshibaMethod of manufacturing semiconductor device and semiconductor device
US20050064646A1 (en)*2003-09-232005-03-24Dureseti ChidambarraoNFETs using gate induced stress modulation
US7091069B2 (en)2004-06-302006-08-15International Business Machines CorporationUltra thin body fully-depleted SOI MOSFETs
US20070182030A1 (en)*2006-02-032007-08-09International Business Machines CorporationHigh-voltage silicon-on-insulator transistors and methods of manufacturing the same
US20130146965A1 (en)*2010-05-132013-06-13International Business Machines CorporationMethodology for fabricating isotropically recessed drain regions of cmos transistors
US8716798B2 (en)2010-05-132014-05-06International Business Machines CorporationMethodology for fabricating isotropically recessed source and drain regions of CMOS transistors
US9105650B2 (en)2012-09-122015-08-11International Business Machines CorporationLateral bipolar transistor and CMOS hybrid technology

Families Citing this family (75)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
KR100343653B1 (en)*2000-09-222002-07-11윤종용Semiconductor device with metal silicide layer and method of manufacturing the same
JP2002185011A (en)*2000-12-192002-06-28Seiko Epson Corp Semiconductor device
US20030235973A1 (en)*2002-06-212003-12-25Jiong-Ping LuNickel SALICIDE process technology for CMOS devices
JP2004140315A (en)*2002-10-172004-05-13Samsung Electronics Co Ltd Method for manufacturing semiconductor device using salicide process
US6936528B2 (en)*2002-10-172005-08-30Samsung Electronics Co., Ltd.Method of forming cobalt silicide film and method of manufacturing semiconductor device having cobalt silicide film
ATE536634T1 (en)*2002-12-202011-12-15Nxp Bv METHOD FOR PRODUCING A SEMICONDUCTOR COMPONENT
US7282443B2 (en)*2003-06-262007-10-16Micron Technology, Inc.Methods of forming metal silicide
JP5172083B2 (en)*2004-10-182013-03-27ルネサスエレクトロニクス株式会社 Semiconductor device, manufacturing method thereof, and memory circuit
KR100560432B1 (en)*2004-12-212006-03-13한국전자통신연구원 N-type Schottky Barrier Through-Transistor Device and Manufacturing Method
US20060270224A1 (en)*2005-02-082006-11-30Seung-Chul SongMethods for forming metal-silicon layer using a silicon cap layer
DE102005024911A1 (en)*2005-05-312006-12-28Advanced Micro Devices, Inc., Sunnyvale Technique for reducing silicon nonuniformity by adjusting a vertical doping profile
KR20080019656A (en)*2005-05-312008-03-04어드밴스드 마이크로 디바이시즈, 인코포레이티드 How to reduce silicide ratio-uniformity by applying a vertical dopant profile
US7569888B2 (en)*2005-08-102009-08-04Toshiba America Electronic Components, Inc.Semiconductor device with close stress liner film and method of manufacturing the same
US7606066B2 (en)2005-09-072009-10-20Innovative Silicon Isi SaMemory cell and memory cell array having an electrically floating body transistor, and methods of operating same
JP5022614B2 (en)*2006-03-202012-09-12ルネサスエレクトロニクス株式会社 Manufacturing method of semiconductor device
US7492632B2 (en)2006-04-072009-02-17Innovative Silicon Isi SaMemory array having a programmable word length, and method of operating same
US7933142B2 (en)*2006-05-022011-04-26Micron Technology, Inc.Semiconductor memory cell and array using punch-through to program and read same
US20070284654A1 (en)*2006-06-082007-12-13Rubino Judith MMetal alloy layer over conductive region of transistor device of different conductive material than conductive region
US8069377B2 (en)*2006-06-262011-11-29Micron Technology, Inc.Integrated circuit having memory array including ECC and column redundancy and method of operating the same
US7542340B2 (en)*2006-07-112009-06-02Innovative Silicon Isi SaIntegrated circuit including memory array having a segmented bit line architecture and method of controlling and/or operating same
US7400015B1 (en)*2007-01-152008-07-15International Business Machines CorporationSemiconductor structure with field shield and method of forming the structure
KR101277402B1 (en)2007-01-262013-06-20마이크론 테크놀로지, 인코포레이티드Floating-body dram transistor comprising source/drain regions separated from the gated body region
US7732298B2 (en)*2007-01-312010-06-08Taiwan Semiconductor Manufacturing Company, Ltd.Metal salicide formation having nitride liner to reduce silicide stringer and encroachment
US8518774B2 (en)*2007-03-292013-08-27Micron Technology, Inc.Manufacturing process for zero-capacitor random access memory circuits
EP1993130A3 (en)*2007-05-172011-09-07Semiconductor Energy Laboratory Co., Ltd.Semiconductor device and method for manufacturing the same
US8064274B2 (en)*2007-05-302011-11-22Micron Technology, Inc.Integrated circuit having voltage generation circuitry for memory cell array, and method of operating and/or controlling same
US8085594B2 (en)*2007-06-012011-12-27Micron Technology, Inc.Reading technique for memory cell with electrically floating body transistor
JP5460984B2 (en)2007-08-172014-04-02株式会社半導体エネルギー研究所 Method for manufacturing semiconductor device
JP5268305B2 (en)2007-08-242013-08-21株式会社半導体エネルギー研究所 Method for manufacturing semiconductor device
WO2009039169A1 (en)2007-09-172009-03-26Innovative Silicon S.A.Refreshing data of memory cells with electrically floating body transistors
JP5394043B2 (en)*2007-11-192014-01-22株式会社半導体エネルギー研究所 Semiconductor substrate, semiconductor device using the same, and manufacturing method thereof
US8536628B2 (en)2007-11-292013-09-17Micron Technology, Inc.Integrated circuit having memory cell array including barriers, and method of manufacturing same
US8349662B2 (en)*2007-12-112013-01-08Micron Technology, Inc.Integrated circuit having memory cell array, and method of manufacturing same
US8773933B2 (en)2012-03-162014-07-08Micron Technology, Inc.Techniques for accessing memory cells
US8014195B2 (en)2008-02-062011-09-06Micron Technology, Inc.Single transistor memory cell
US8189376B2 (en)*2008-02-082012-05-29Micron Technology, Inc.Integrated circuit having memory cells including gate material having high work function, and method of manufacturing same
US7957206B2 (en)2008-04-042011-06-07Micron Technology, Inc.Read circuitry for an integrated circuit having memory cells and/or a memory cell array, and method of operating same
JP5547877B2 (en)*2008-05-232014-07-16ルネサスエレクトロニクス株式会社 Semiconductor device and manufacturing method thereof
US20100032759A1 (en)*2008-08-112010-02-11International Business Machines Corporation self-aligned soi schottky body tie employing sidewall silicidation
US8492238B2 (en)2008-08-142013-07-23Board Of Regents, The University Of Texas SystemMethod and apparatus for fabricating piezoresistive polysilicon by low-temperature metal induced crystallization
US7947543B2 (en)*2008-09-252011-05-24Micron Technology, Inc.Recessed gate silicon-on-insulator floating body device with self-aligned lateral isolation
US7933140B2 (en)2008-10-022011-04-26Micron Technology, Inc.Techniques for reducing a voltage swing
US7924630B2 (en)*2008-10-152011-04-12Micron Technology, Inc.Techniques for simultaneously driving a plurality of source lines
US8223574B2 (en)*2008-11-052012-07-17Micron Technology, Inc.Techniques for block refreshing a semiconductor memory device
US8213226B2 (en)2008-12-052012-07-03Micron Technology, Inc.Vertical transistor memory cell and array
US8319294B2 (en)*2009-02-182012-11-27Micron Technology, Inc.Techniques for providing a source line plane
WO2010102106A2 (en)*2009-03-042010-09-10Innovative Silicon Isi SaTechniques for forming a contact to a buried diffusion layer in a semiconductor memory device
US8748959B2 (en)*2009-03-312014-06-10Micron Technology, Inc.Semiconductor memory device
US8139418B2 (en)*2009-04-272012-03-20Micron Technology, Inc.Techniques for controlling a direct injection semiconductor memory device
US8508994B2 (en)2009-04-302013-08-13Micron Technology, Inc.Semiconductor device with floating gate and electrically floating body
US8498157B2 (en)2009-05-222013-07-30Micron Technology, Inc.Techniques for providing a direct injection semiconductor memory device
US8537610B2 (en)*2009-07-102013-09-17Micron Technology, Inc.Techniques for providing a semiconductor memory device
US9076543B2 (en)2009-07-272015-07-07Micron Technology, Inc.Techniques for providing a direct injection semiconductor memory device
US8199595B2 (en)*2009-09-042012-06-12Micron Technology, Inc.Techniques for sensing a semiconductor memory device
US8236661B2 (en)*2009-09-282012-08-07International Business Machines CorporationSelf-aligned well implant for improving short channel effects control, parasitic capacitance, and junction leakage
US8174881B2 (en)2009-11-242012-05-08Micron Technology, Inc.Techniques for reducing disturbance in a semiconductor device
US8310893B2 (en)*2009-12-162012-11-13Micron Technology, Inc.Techniques for reducing impact of array disturbs in a semiconductor memory device
US8324110B2 (en)*2010-02-022012-12-04International Business Machines CorporationField effect transistor (FET) and method of forming the FET without damaging the wafer surface
US8416636B2 (en)*2010-02-122013-04-09Micron Technology, Inc.Techniques for controlling a semiconductor memory device
US8411513B2 (en)*2010-03-042013-04-02Micron Technology, Inc.Techniques for providing a semiconductor memory device having hierarchical bit lines
US8576631B2 (en)*2010-03-042013-11-05Micron Technology, Inc.Techniques for sensing a semiconductor memory device
US8369177B2 (en)*2010-03-052013-02-05Micron Technology, Inc.Techniques for reading from and/or writing to a semiconductor memory device
US8547738B2 (en)2010-03-152013-10-01Micron Technology, Inc.Techniques for providing a semiconductor memory device
US8445371B2 (en)2010-04-072013-05-21International Business Machines CorporationSelf-aligned contacts
US8367508B2 (en)2010-04-092013-02-05International Business Machines CorporationSelf-aligned contacts for field effect transistor devices
US8411524B2 (en)2010-05-062013-04-02Micron Technology, Inc.Techniques for refreshing a semiconductor memory device
US8531878B2 (en)2011-05-172013-09-10Micron Technology, Inc.Techniques for providing a semiconductor memory device
US9559216B2 (en)2011-06-062017-01-31Micron Technology, Inc.Semiconductor memory device and method for biasing same
US8922003B2 (en)2012-01-192014-12-30Globalfoundries Singapore Pte. Ltd.Low OHMIC contacts
US9240454B1 (en)*2014-10-222016-01-19Stmicroelectronics, Inc.Integrated circuit including a liner silicide with low contact resistance
KR102349420B1 (en)*2015-02-172022-01-10삼성전자 주식회사Method for fabricating metal silicide layer and method for fabricating semiconductor device using the same
US9853148B2 (en)*2016-02-022017-12-26Taiwan Semiconductor Manufacturing Company Ltd.Power MOSFETs and methods for manufacturing the same
CN107393932B (en)*2017-07-202020-09-01昆山龙腾光电股份有限公司Metal oxide thin film transistor array substrate and manufacturing method thereof
US11965236B2 (en)2018-07-172024-04-23Applied Materials, Inc.Method of forming nickel silicide materials
US11264481B2 (en)2020-07-012022-03-01International Business Machines CorporationSelf-aligned source and drain contacts

Citations (14)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US5994191A (en)*1998-07-091999-11-30Advanced Micro Devices, Inc.Elevated source/drain salicide CMOS technology
US5998807A (en)*1996-09-271999-12-07Siemens AktiengesellschaftIntegrated CMOS circuit arrangement and method for the manufacture thereof
US6015752A (en)*1998-06-302000-01-18Advanced Micro Devices, Inc.Elevated salicide technology
US6072222A (en)*1998-05-182000-06-06Advanced Micro Devices, Inc.Silicon implantation into selective areas of a refractory metal to reduce consumption of silicon-based junctions during salicide formation
US6087208A (en)*1998-03-312000-07-11Advanced Micro Devices, Inc.Method for increasing gate capacitance by using both high and low dielectric gate material
US6165903A (en)*1998-11-042000-12-26Advanced Micro Devices, Inc.Method of forming ultra-shallow junctions in a semiconductor wafer with deposited silicon layer to reduce silicon consumption during salicidation
US6214679B1 (en)*1999-12-302001-04-10Intel CorporationCobalt salicidation method on a silicon germanium film
US6239492B1 (en)*1996-05-082001-05-29Micron Technology, Inc.Semiconductor structure with a titanium aluminum nitride layer and method for fabricating same
US6297148B1 (en)*1999-08-192001-10-02Advanced Micro Devices, Inc.Method of forming a silicon bottom anti-reflective coating with reduced junction leakage during salicidation
US6323130B1 (en)*2000-03-062001-11-27International Business Machines CorporationMethod for self-aligned formation of silicide contacts using metal silicon alloys for limited silicon consumption and for reduction of bridging
US20020009856A1 (en)*1999-06-292002-01-24Jun KanamoriMethod of fabricating a semiconductor device with self- aligned silicide areas formed using a supplemental silicon overlayer
US20020106879A1 (en)*1999-09-012002-08-08Salman AkramMetallization structures for semiconductor device interconnects, methods for making same, and semiconductor devices including same
US20030068883A1 (en)*2000-11-152003-04-10International Business Machines CorporationSelf-aligned silicide (salicide) process for strained silicon MOSFET on SiGe and structure formed thereby
US20030132487A1 (en)*2001-06-072003-07-17International Business Machines CorporationSelf-aligned silicide process utilizing ion implants for reduced silicon consumption and control of the silicide formation temperature and structure formed thereby

Family Cites Families (30)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US4443930A (en)1982-11-301984-04-24Ncr CorporationManufacturing method of silicide gates and interconnects for integrated circuits
JP2582776B2 (en)1987-05-121997-02-19株式会社東芝 Semiconductor device and manufacturing method thereof
JPH06140428A (en)*1992-10-261994-05-20Sony Corp Transistor having SOI structure and method of manufacturing the same
US5828131A (en)*1993-10-291998-10-27International Business Machines CorporationLow temperature formation of low resistivity titanium silicide
US5510295A (en)*1993-10-291996-04-23International Business Machines CorporationMethod for lowering the phase transformation temperature of a metal silicide
US5624869A (en)*1994-04-131997-04-29International Business Machines CorporationMethod of forming a film for a multilayer Semiconductor device for improving thermal stability of cobalt silicide using platinum or nitrogen
JP3761918B2 (en)*1994-09-132006-03-29株式会社東芝 Manufacturing method of semiconductor device
JP2694126B2 (en)*1995-02-061997-12-24インターナショナル・ビジネス・マシーンズ・コーポレイション Liquid crystal display device and method of manufacturing the same
US5962893A (en)1995-04-201999-10-05Kabushiki Kaisha ToshibaSchottky tunneling device
US5726081A (en)*1995-10-181998-03-10United Microelectronics Corp.Method of fabricating metal contact of ultra-large-scale integration metal-oxide semiconductor field effect transistor with silicon-on-insulator structure
JP3472422B2 (en)*1996-11-072003-12-02シャープ株式会社 Liquid crystal device manufacturing method
US5830775A (en)*1996-11-261998-11-03Sharp Microelectronics Technology, Inc.Raised silicided source/drain electrode formation with reduced substrate silicon consumption
US6266121B1 (en)*1996-11-282001-07-24Sharp Kabushiki KaishaLiquid crystal display element and method of manufacturing same
US5773331A (en)1996-12-171998-06-30International Business Machines CorporationMethod for making single and double gate field effect transistors with sidewall source-drain contacts
US6054386A (en)1997-08-202000-04-25Prabhakar; VenkatramanProcess for forming silicon-on-insulator devices using a nitriding agent
TW475087B (en)*1997-09-122002-02-01Toshiba CorpActive matrix liquid crystal display device
JPH11177103A (en)*1997-12-151999-07-02Nec Corp Semiconductor device
KR100486696B1 (en)*1998-02-042006-04-21삼성전자주식회사Single electron transiston adopting metal-silicon oxide and fablication method thereof
US6100145A (en)*1998-11-052000-08-08Advanced Micro Devices, Inc.Silicidation with silicon buffer layer and silicon spacers
US6275345B1 (en)*1998-12-022001-08-14International Business Machines CorporationSystem and method for estimating a frequency of slider airbearing resonance
US6169005B1 (en)1999-05-262001-01-02Advanced Micro Devices, Inc.Formation of junctions by diffusion from a doped amorphous silicon film during silicidation
TW490713B (en)*1999-07-222002-06-11Semiconductor Energy LabSemiconductor device and manufacturing method thereof
JP4363723B2 (en)*1999-09-022009-11-11東芝モバイルディスプレイ株式会社 Liquid crystal display
US6812977B1 (en)*1999-11-222004-11-02Minolta Co., Ltd.Liquid crystal element
US6747289B2 (en)*2000-04-272004-06-08Semiconductor Energy Laboratory Co., Ltd.Semiconductor device and method of fabricating thereof
US6900084B1 (en)*2000-05-092005-05-31Semiconductor Energy Laboratory Co., Ltd.Semiconductor device having a display device
TWI224806B (en)*2000-05-122004-12-01Semiconductor Energy LabSemiconductor device and manufacturing method thereof
AU2001263211A1 (en)2000-05-262001-12-11Amberwave Systems CorporationBuried channel strained silicon fet using an ion implanted doped layer
US6413386B1 (en)2000-07-192002-07-02International Business Machines CorporationReactive sputtering method for forming metal-silicon layer
US6444578B1 (en)*2001-02-212002-09-03International Business Machines CorporationSelf-aligned silicide process for reduction of Si consumption in shallow junction and thin SOI electronic devices

Patent Citations (16)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US6239492B1 (en)*1996-05-082001-05-29Micron Technology, Inc.Semiconductor structure with a titanium aluminum nitride layer and method for fabricating same
US5998807A (en)*1996-09-271999-12-07Siemens AktiengesellschaftIntegrated CMOS circuit arrangement and method for the manufacture thereof
US6087208A (en)*1998-03-312000-07-11Advanced Micro Devices, Inc.Method for increasing gate capacitance by using both high and low dielectric gate material
US6072222A (en)*1998-05-182000-06-06Advanced Micro Devices, Inc.Silicon implantation into selective areas of a refractory metal to reduce consumption of silicon-based junctions during salicide formation
US6015752A (en)*1998-06-302000-01-18Advanced Micro Devices, Inc.Elevated salicide technology
US5994191A (en)*1998-07-091999-11-30Advanced Micro Devices, Inc.Elevated source/drain salicide CMOS technology
US6165903A (en)*1998-11-042000-12-26Advanced Micro Devices, Inc.Method of forming ultra-shallow junctions in a semiconductor wafer with deposited silicon layer to reduce silicon consumption during salicidation
US6433388B2 (en)*1999-06-292002-08-13Oki Electric Industry Co., LtdSemiconductor device with self-aligned areas formed using a supplemental silicon overlayer
US20020009856A1 (en)*1999-06-292002-01-24Jun KanamoriMethod of fabricating a semiconductor device with self- aligned silicide areas formed using a supplemental silicon overlayer
US6297148B1 (en)*1999-08-192001-10-02Advanced Micro Devices, Inc.Method of forming a silicon bottom anti-reflective coating with reduced junction leakage during salicidation
US20020106879A1 (en)*1999-09-012002-08-08Salman AkramMetallization structures for semiconductor device interconnects, methods for making same, and semiconductor devices including same
US6214679B1 (en)*1999-12-302001-04-10Intel CorporationCobalt salicidation method on a silicon germanium film
US6323130B1 (en)*2000-03-062001-11-27International Business Machines CorporationMethod for self-aligned formation of silicide contacts using metal silicon alloys for limited silicon consumption and for reduction of bridging
US20030068883A1 (en)*2000-11-152003-04-10International Business Machines CorporationSelf-aligned silicide (salicide) process for strained silicon MOSFET on SiGe and structure formed thereby
US20030132487A1 (en)*2001-06-072003-07-17International Business Machines CorporationSelf-aligned silicide process utilizing ion implants for reduced silicon consumption and control of the silicide formation temperature and structure formed thereby
US6716708B2 (en)*2001-06-072004-04-06International Business Machines CorporationSelf-aligned silicide process utilizing ion implants for reduced silicon consumption and control of the silicide formation temperature and structure formed thereby

Cited By (19)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US20030062575A1 (en)*2001-09-282003-04-03Kabushiki Kaisha ToshibaMethod of manufacturing semiconductor device and semiconductor device
US6815298B2 (en)*2001-09-282004-11-09Kabushiki Kaisha ToshibaMethod of forming a semiconductor device including forming an amorphous silicon layer over and reacting with a silicide layer
US20040245581A1 (en)*2001-09-282004-12-09Kabushiki Kaisha ToshibaSemiconductor device including forming an amorphous silicon layer over and reacting with a silicide layer
US7115905B2 (en)2001-09-282006-10-03Kabushiki Kaisha ToshibaSemiconductor device including forming an amorphous silicon layer over and reacting with a silicide layer
US6504214B1 (en)*2002-01-112003-01-07Advanced Micro Devices, Inc.MOSFET device having high-K dielectric layer
US20050064646A1 (en)*2003-09-232005-03-24Dureseti ChidambarraoNFETs using gate induced stress modulation
US20060145274A1 (en)*2003-09-232006-07-06International Business Machines CorporationNFETs using gate induced stress modulation
US7144767B2 (en)*2003-09-232006-12-05International Business Machines CorporationNFETs using gate induced stress modulation
US20060237791A1 (en)*2004-06-302006-10-26International Business Machines CorporationUltra thin body fully-depleted SOI MOSFETs
US7091069B2 (en)2004-06-302006-08-15International Business Machines CorporationUltra thin body fully-depleted SOI MOSFETs
US7459752B2 (en)2004-06-302008-12-02International Business Machines CorporationUltra thin body fully-depleted SOI MOSFETs
US20070182030A1 (en)*2006-02-032007-08-09International Business Machines CorporationHigh-voltage silicon-on-insulator transistors and methods of manufacturing the same
US20080048263A1 (en)*2006-02-032008-02-28IbmHigh-voltage silicon-on-insulator transistors and methods of manufacturing the same
US7790527B2 (en)*2006-02-032010-09-07International Business Machines CorporationHigh-voltage silicon-on-insulator transistors and methods of manufacturing the same
US8772876B2 (en)2006-02-032014-07-08International Business Machines CorporationHigh-voltage silicon-on-insulator transistors and methods of manufacturing the same
US20130146965A1 (en)*2010-05-132013-06-13International Business Machines CorporationMethodology for fabricating isotropically recessed drain regions of cmos transistors
US8716798B2 (en)2010-05-132014-05-06International Business Machines CorporationMethodology for fabricating isotropically recessed source and drain regions of CMOS transistors
US9006108B2 (en)2010-05-132015-04-14International Business Machines CorporationMethodology for fabricating isotropically recessed source and drain regions of CMOS transistors
US9105650B2 (en)2012-09-122015-08-11International Business Machines CorporationLateral bipolar transistor and CMOS hybrid technology

Also Published As

Publication numberPublication date
US20060043484A1 (en)2006-03-02
US20020022366A1 (en)2002-02-21
US6987050B2 (en)2006-01-17
KR100479793B1 (en)2005-03-30
JP2001358156A (en)2001-12-26
KR20010104623A (en)2001-11-26
JP3535475B2 (en)2004-06-07

Similar Documents

PublicationPublication DateTitle
US20020031909A1 (en)Self-aligned silicone process for low resistivity contacts to thin film silicon-on-insulator mosfets
US6503833B1 (en)Self-aligned silicide (salicide) process for strained silicon MOSFET ON SiGe and structure formed thereby
US6562718B1 (en)Process for forming fully silicided gates
JP4524064B2 (en) Self-aligned silicide process and structure formed thereby
US6952040B2 (en)Transistor structure and method of fabrication
US7397091B2 (en)SiGe nickel barrier structure employed in a CMOS device to prevent excess diffusion of nickel used in the silicide material
US20070128867A1 (en)Method for enhanced uni-directional diffusion of metal and subsequent silicide formation
JP2586345B2 (en) Semiconductor device comprising cobalt silicide film and method of manufacturing the device
US6323130B1 (en)Method for self-aligned formation of silicide contacts using metal silicon alloys for limited silicon consumption and for reduction of bridging
Öztürk et al.Rapid thermal chemical vapor deposition of germanium on silicon and silicon dioxide and new applications of Ge in ULSI technologies
US6432805B1 (en)Co-deposition of nitrogen and metal for metal silicide formation
US20060024896A1 (en)Method for fabricating metal-oxide-semiconductor transistor with selective epitaxial growth film
US7320938B2 (en)Method for reducing dendrite formation in nickel silicon salicide processes
JPH09320988A (en) Semiconductor device and manufacturing method thereof
US7335606B2 (en)Silicide formed from ternary metal alloy films
KR100395776B1 (en)Method for manufacturing a silicide layer of semiconductor device
JPH05304108A (en)Semiconductor device and fabrication thereof
US20080280439A1 (en)Optimal concentration of platinum in a nickel film to form and stabilize nickel monosilicide in a microelectronic device
WO2003096407A1 (en)Method for forming a nickel silicide layer on a silicon substrate
JPH05304109A (en)Fabrication of semiconductor device
JP2004363257A (en)Method of manufacturing semiconductor device

Legal Events

DateCodeTitleDescription
ASAssignment

Owner name:INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y

Free format text:ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:CHAN, KEVIN KOK;COHEN, GUY MOSHE;ROY, RONNEN ANDREW;AND OTHERS;REEL/FRAME:010792/0903

Effective date:20000508

ASAssignment

Owner name:INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y

Free format text:ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:CABRAL, CYRIL JR.;LAVOIE, CHRISTIAN;REEL/FRAME:012184/0309;SIGNING DATES FROM 20010716 TO 20010717

ASAssignment

Owner name:NAVY, SECRETARY OF THE, UNITED STATE OF AMERICA, V

Free format text:CONFIRMATORY LICENSE;ASSIGNOR:INTERNATIONAL BUSINESS MACHINES CORPORATION;REEL/FRAME:012414/0102

Effective date:20001008

ASAssignment

Owner name:NAVY SECRETARY OF THE UNITED STATES, VIRGINIA

Free format text:CONFIRMATORY LICENSE;ASSIGNOR:INTERNATIONAL BUSINESS MACHINES CORPORATION;REEL/FRAME:015791/0570

Effective date:20040301

STCBInformation on status: application discontinuation

Free format text:ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION


[8]ページ先頭

©2009-2025 Movatter.jp