Movatterモバイル変換


[0]ホーム

URL:


US20020003266A1 - Apparatus improving latchup immunity in a dual-polysilicon gate - Google Patents

Apparatus improving latchup immunity in a dual-polysilicon gate
Download PDF

Info

Publication number
US20020003266A1
US20020003266A1US09/126,182US12618298AUS2002003266A1US 20020003266 A1US20020003266 A1US 20020003266A1US 12618298 AUS12618298 AUS 12618298AUS 2002003266 A1US2002003266 A1US 2002003266A1
Authority
US
United States
Prior art keywords
trench
specified
substrate
type
active
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/126,182
Other versions
US6445044B2 (en
Inventor
Monte Manning
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Round Rock Research LLC
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by IndividualfiledCriticalIndividual
Priority to US09/126,182priorityCriticalpatent/US6445044B2/en
Publication of US20020003266A1publicationCriticalpatent/US20020003266A1/en
Application grantedgrantedCritical
Publication of US6445044B2publicationCriticalpatent/US6445044B2/en
Assigned to ROUND ROCK RESEARCH, LLCreassignmentROUND ROCK RESEARCH, LLCASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS).Assignors: MICRON TECHNOLOGY, INC.
Anticipated expirationlegal-statusCritical
Expired - Fee Relatedlegal-statusCriticalCurrent

Links

Images

Classifications

Definitions

Landscapes

Abstract

The invention is a method for creating a portion of an integrated circuit on a semiconductor wafer. The invention comprises doping a substrate to form a doped well region having an opposite conductivity type than the substrate. Separate photomasking steps are used to define N-channel and P-channel metal oxide semiconductor (MOS) transistor gates. A trench is formed near the well without using additional masking steps. The trench improves the latch up immunity of the device. The invention is also the apparatus created by the method and comprises a trench positioned in the substrate to interrupt the conduction of minority carriers between two regions of the substrate. Thus, the invention improves latch up immunity without additional process complexity.

Description

Claims (74)

What is claimed is:
1. A method for increasing latch-up immunity in a semiconductor circuit, comprising the following steps:
a) creating a well region having a first type conductivity in a substrate having a second type conductivity;
b) creating a first active device having said second type conductivity in said well region;
c) creating a second active device having said first type conductivity in said substrate outside of said well region; and
d) creating a trench in said substrate between said first active device and said second active device thereby increasing a distance minority carriers must travel between said first and said second active devices, thereby increasing the latch-up immunity.
2. The method as specified inclaim 1, wherein said step of increasing said distance decreases a current between said first and said second active devices.
3. The method as specified inclaim 1, further comprising the steps of:
a) increasing a quantity of recombination centers in response to said step of creating said trench; thereby
b) reducing a lifetime of said minority carriers in said substrate, as a result of said minority carriers combining with majority carriers at said recombination centers.
4. The method as specified inclaim 1, further comprising the steps of:
a) damaging said substrate during said step of creating said trench;
b) performing a high temperature first anneal prior to a high temperature second anneal and subsequent to said step of creating said trench; and
c) retaining some damage to said substrate as a result of said step of performing said first anneal, said retained damage having recombination centers.
5. The method as specified inclaim 1, further comprising the step of filling said trench with a filler material to provide recombination centers.
6. The method as specified inclaim 5, further comprising the step of doping said filler material.
7. The method as specified inclaim 6, further comprising the step of automatically doping said substrate adjacent to said filler material during said step of doping said filler material.
8. The method as specified inclaim 5, further comprising the step of fabricating an electrical interconnect overlying said filler material.
9. The method as specified inclaim 1, further comprising the step of doping said substrate adjacent to at least one sidewall of said trench.
10. The method as specified inclaim 1, further comprising the step of creating a doped region of said substrate at a base of said trench during one of said steps of creating said first and said second active devices, said doped region having a same type conductivity as said active device being created.
11. The method as specified inclaim 10, further comprising the step of creating a doped contact area in a surface of said substrate adjacent to said trench, said doped contact area created during said step of creating said doped region, said doped contact area having a same type conductivity as said doped region.
12. The method as specified inclaim 11, further comprising the step of fabricating an electrical interconnect overlying said doped contact area.
13. A method for fabricating a circuit, comprising the following steps:
a) defining active regions of a substrate;
b) adding ions having a first type conductivity to at least two of said active regions to form first type active areas having said first type conductivity;
c) masking at least one of said first type active areas thereby creating a primary exposed region, said primary exposed region having at least one of said first type active areas; and
d) removing said first type active area in said primary exposed region to form a recess.
14. The method as specified inclaim 13, further comprising the step of removing a further portion of said substrate underlying said recess thereby creating a trench.
15. The method as specified inclaim 14, further comprising the step of removing at least a portion of a mask overlying said substrate at least during said step of removing said first type active area and optionally during said step of removing said further portion of said substrate, thereby creating a secondary exposed region.
16. The method as specified inclaim 15, further comprising the step of adding ions having a second type conductivity to said substrate in said primary and said secondary exposed regions, thereby forming a second type active area having said second type conductivity in said surface of said substrate in said secondary exposed region and a doped region having said second type conductivity in said substrate at a base of said trench.
17. The method as specified inclaim 16, further comprising the step of forming said second type active area in said substrate adjacent to an upper portion of said trench.
18. A method for creating first conductive areas and second conductive areas in a substrate, comprising the following steps:
a) protecting active regions of said substrate with a first mask;
b) forming thick electrically insulative isolation regions in exposed regions of a surface of said substrate;
c) removing said first mask;
d) creating a thin electrically insulative layer overlying said substrate in said active regions;
e) protecting a first portion of said active regions with a second mask, thereby leaving a second portion of said active regions unprotected;
f) adding impurity ions having a first type conductivity to said active regions in said second portion, thereby forming a plurality of the first conductive areas in said second portion;
g) protecting at least one of said first conductive areas and at least a portion of said second mask with a third mask, at least one of said first conductive areas and at least a portion of said second mask remaining exposed;
h) removing said thin electrically insulative layer overlying said exposed first conductive area, thereby exposing said substrate;
i) removing said exposed first conductive area to form a recess;
j) removing a portion of said substrate underlying a base of said recess to form a trench;
k) removing exposed portions of said second mask during at least one of said steps of removing said exposed first conductive area and said removing a portion of said substrate, thereby exposing portions of said thin electrically insulative layer; and
l) adding impurity ions having a second type conductivity to exposed portions of said substrate thereby forming the second conductive areas.
19. The method as specified inclaim 18, further comprising the step of forming a doped region in said substrate at a base of said trench during said step l.
20. The method as specified inclaim 18, further comprising the step of forming one of the second conductive areas in a surface of said substrate adjacent to a top portion of said trench.
21. The method as specified inclaim 18, further comprising the step of adding impurity ions to said substrate to form a well region in a portion of said substrate, said well region and said substrate having opposite conductivities.
22. The method as specified inclaim 21, further comprising the step of performing said steps i and j until said trench has a depth at least equal to a depth of said well region.
23. The method as specified inclaim 21, further comprising the step of forming said trench in said well region.
24. The method as specified inclaim 21, further comprising the step of forming said trench in said substrate outside said well region.
25. The method as specified inclaim 18, further comprising decreasing a lifetime of minority carriers.
26. The method as specified inclaim 18, further comprising the step of interposing said trench between at least one of said first conductive areas and at least one of said second conductive areas.
27. A method for fabricating a circuit structure, comprising the following steps:
a) doping a portion of a substrate having a first type conductivity to create a well region having a second type conductivity;
b) creating isolation regions overlying said substrate and said well region, said isolation regions interposed between active regions of said substrate and said well region;
c) forming a thin gate dielectric layer overlying said active regions;
d) forming a conductive layer overlying said gate dielectric layer and said isolation regions;
e) masking said conductive layer with a first mask;
f) removing exposed portions of said conductive layer thereby exposing at least two of said active regions;
g) doping said exposed active regions to form first type active areas;
h) masking portions of said conductive layer and at least one of said first -type active areas with a second mask, at least one of said first type active areas remaining exposed;
i) removing said gate dielectric over said exposed first type active area; and
j) creating a trench by
removing said exposed first type active area and by
removing said substrate underlying exposed said trench to further increase a depth of said trench.
28. The method as specified inclaim 27, further comprising the step of creating said trench in said well region.
29. The method as specified inclaim 27, wherein said step of removing said substrate is performed sufficiently to create a trench having at least a depth equal to a depth of said well region.
30. The method as specified inclaim 27, further comprising the step of creating said trench in said substrate outside of said well region.
31. The method as specified inclaim 27, further comprising the step of removing an exposed portion of said conductive layer to expose said gate dielectric layer during said step of creating said trench.
32. The method as specified inclaim 31, further comprising the step of doping exposed active regions with ions having a second type conductivity to create second type active areas in said exposed active regions.
33. The method as specified inclaim 32, further comprising creating a doped region in said substrate at a base of said trench during said step of doping said exposed active regions.
34. The method as specified inclaim 32, further comprising creating a doped region in said substrate adjacent to an upper portion of said trench during said step of doping said exposed active regions.
35. The method as specified inclaim 32, further comprising the step of positioning said trench between at least one of said first type active areas and at least one of said second type active areas.
36. The method as specified inclaim 27, further comprising creating recombination centers disposed about said trench.
37. A method for fabricating a semiconductor circuit, comprising the following steps:
a) forming a well region having a first type conductivity in a portion of a substrate having a second type conductivity;
b) forming a plurality of isolation regions, active regions interposed between said isolation regions;
c) forming a gate dielectric layer to overly said active regions;
d) forming a conductive layer overlying said gate dielectric and said isolation regions;
e) removing portions of said conductive layer to expose a first portion of said active regions, while
retaining portions of said conductive layer, said retained portions masking a second portion of said active regions;
f) doping said substrate in said first portions of said active regions with impurity ions having either one of said first and said second type conductivities thereby forming first type active regions;
g) masking at least one of said first type active areas and portions of said conductive layer, at least another one of said first type active areas and at least a portion of said conductive layer remaining exposed;
h) removing said gate dielectric layer in said exposed first type active area;
i) forming a trench in said exposed first type active area
j) removing said exposed portion of said conductive layer; and
k) doping exposed substrate with impurity ions having one of said first and said second type conductivities to create a second type active area and to create a doped region at a base of said trench interposed between at least one of said first type and at least one of said second type active areas, said first type and said second type active areas having opposite type conductivities.
38. The method as specified inclaim 37, wherein said step of forming said trench comprises removing said exposed first type active area and said substrate underlying said exposed first type active area.
39. The method as specified inclaim 37, further comprising the step of creating at least one said second type active areas in a surface of said substrate adjacent to said trench.
40. The method as specified inclaim 37, further comprising increasing a number of recombination centers at which minority carriers may combine with majority carriers, said recombination centers disposed about said trench.
41. The method as specified inclaim 40, wherein said step of increasing said number of recombination centers comprises the step of creating damage to said substrate during said step of forming said trench.
42. The method as specified inclaim 41, further comprising the step of performing a first anneal to retain at least a portion of said damage during a subsequent second anneal.
43. The method as specified inclaim 40, wherein said step of increasing said number of recombination centers comprises the step of filling said trench with a filler material.
44. The method as specified inclaim 43, further comprising the step of doping said filler material.
45. The method as specified inclaim 44, further comprising the step of automatically doping said substrate adjacent to said filler material during said step of doping said filler material.
46. The method as specified inclaim 37, further comprising the following steps:
a) forming at least two of said first type active areas in said well to form a first type active device; and
b) forming at least two of said second type active areas in said substrate outside of said well to form a second type active device.
47. The method as specified inclaim 46, further comprising the step of positioning said trench between said first type and said second type active devices.
48. The method as specified inclaim 37, further comprising the step of positioning said trench in said well.
49. The method as specified inclaim 37, further comprising the step of positioning said trench in said substrate outside of said well.
50. The method as specified inclaim 37, wherein said step of forming said trench comprises removing said substrate in sufficient quantities such that a depth of said trench is at least equal to a depth of said well.
51. The method as specified inclaim 37, wherein said second type active area is p-type wherein said first type active area is n-type.
52. The method as specified inclaim 37, wherein said first type active area is p-type and wherein said second type active area is n-type.
53. A semiconductor circuit, comprising:
a) a first region of a substrate having a first type conductivity;
b) a second region of said substrate doped to a second type conductivity; and
c) a trench interposed between portions of said first and said second regions, said trench increasing a distance minority carriers must travel between said first and said second regions, the increased distance providing opportunities for said minority carriers to recombine with majority carriers.
54. The semiconductor circuit as specified inclaim 53, further comprising a doped region in said substrate at a base of said trench.
55. The semiconductor circuit as specified inclaim 53, further comprising:
a) a first active device within said first region; and
b) a second active device within said second region, said trench interposed between said first and said second active devices.
56. The semiconductor circuit as specified inclaim 53, further comprising recombination centers disposed about said trench.
57. A semiconductor circuit, comprising:
a) a substrate of a first type conductivity;
b) a well region of said substrate having a second type conductivity;
c) a first active device having said second type conductivity and fabricated to lie within said substrate having said first type conductivity;
d) a second active device having said first type conductivity and fabricated to lie within said well region; and
e) a trench disposed from a surface of said substrate and interposed between said first and said second active devices, said trench increasing a distance minority carriers must travel between said first active device and said second active device.
58. The circuit as specified inclaim 57, wherein said trench lies within said well region.
59. The circuit as specified inclaim 58, further comprising a doped region of said second type conductivity fabricated to lie at a base of said trench.
60. The circuit as specified inclaim 58, further comprising a doped region of said second type conductivity fabricated to lie in said surface of said substrate adjacent to an upper portion of said trench.
61. The circuit as specified inclaim 57, wherein said trench lies in said substrate of said first type conductivity.
62. The circuit as specified inclaim 61, further comprising a doped region of said first type conductivity fabricated to lie at a base of said trench.
63. The circuit as specified inclaim 61, further comprising a doped region of said second type conductivity fabricated to lie in said surface of said substrate adjacent to an upper portion of said trench.
64. The circuit as specified inclaim 57, wherein said trench has a depth at least equal to a depth of said well region.
65. The circuit as specified inclaim 57, further comprising a plurality of recombination centers disposed about said trench.
66. The circuit as specified inclaim 65, further comprising a trench filler within said trench, said trench filler having at least a portion of said plurality of recombination centers.
67. The circuit as specified inclaim 66, wherein said trench filler is doped.
68. The circuit as specified inclaim 65, further comprising a region of damage formed as a result of forming said trench and formed adjacent to said trench, said region of damage having at least a portion of said plurality of recombination centers.
69. The circuit as specified inclaim 65, further comprising a doped region lying at a base of said trench.
70. The circuit as specified inclaim 69, further comprising an electrical interconnect overlying and in electrical communication with said doped region.
71. The circuit as specified inclaim 57, further comprising a doped region formed adjacent to at least one sidewall of said trench.
72. The circuit as specified inclaim 57, further comprising isolation regions overlying said substrate, one of said isolation regions interposed between said first active device and said trench and one of said isolation regions interposed between said second active device and said trench.
73. The circuit as specified inclaim 57, wherein said first type conductivity is p-type, and wherein said second type conductivity is n-type.
74. The circuit as specified inclaim 57, wherein said first type conductivity is n-type, and wherein said second type conductivity is p-type.
US09/126,1821993-08-131998-07-30Apparatus improving latchup immunity in a dual-polysilicon gateExpired - Fee RelatedUS6445044B2 (en)

Priority Applications (1)

Application NumberPriority DateFiling DateTitle
US09/126,182US6445044B2 (en)1993-08-131998-07-30Apparatus improving latchup immunity in a dual-polysilicon gate

Applications Claiming Priority (4)

Application NumberPriority DateFiling DateTitle
US08/106,179US5420061A (en)1993-08-131993-08-13Method for improving latchup immunity in a dual-polysilicon gate process
US39060595A1995-02-171995-02-17
US08/762,741US5801423A (en)1993-08-131996-12-10Apparatus for improving latchup immunity in a dual polysilicon gate process
US09/126,182US6445044B2 (en)1993-08-131998-07-30Apparatus improving latchup immunity in a dual-polysilicon gate

Related Parent Applications (1)

Application NumberTitlePriority DateFiling Date
US08/762,741ContinuationUS5801423A (en)1993-08-131996-12-10Apparatus for improving latchup immunity in a dual polysilicon gate process

Publications (2)

Publication NumberPublication Date
US20020003266A1true US20020003266A1 (en)2002-01-10
US6445044B2 US6445044B2 (en)2002-09-03

Family

ID=22309948

Family Applications (4)

Application NumberTitlePriority DateFiling Date
US08/106,179Expired - LifetimeUS5420061A (en)1993-08-131993-08-13Method for improving latchup immunity in a dual-polysilicon gate process
US08/762,741Expired - LifetimeUS5801423A (en)1993-08-131996-12-10Apparatus for improving latchup immunity in a dual polysilicon gate process
US09/126,182Expired - Fee RelatedUS6445044B2 (en)1993-08-131998-07-30Apparatus improving latchup immunity in a dual-polysilicon gate
US09/126,057Expired - LifetimeUS6207512B1 (en)1993-08-131998-07-30Method and apparatus for improving latchup immunity in a dual-polysilicon gate process

Family Applications Before (2)

Application NumberTitlePriority DateFiling Date
US08/106,179Expired - LifetimeUS5420061A (en)1993-08-131993-08-13Method for improving latchup immunity in a dual-polysilicon gate process
US08/762,741Expired - LifetimeUS5801423A (en)1993-08-131996-12-10Apparatus for improving latchup immunity in a dual polysilicon gate process

Family Applications After (1)

Application NumberTitlePriority DateFiling Date
US09/126,057Expired - LifetimeUS6207512B1 (en)1993-08-131998-07-30Method and apparatus for improving latchup immunity in a dual-polysilicon gate process

Country Status (1)

CountryLink
US (4)US5420061A (en)

Cited By (5)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US20050023607A1 (en)*2002-07-182005-02-03Steven SappVertical charge control semiconductor device with low output capacitance
US20070202677A1 (en)*2006-02-272007-08-30Micron Technology, Inc.Contact formation
US7713822B2 (en)2006-03-242010-05-11Fairchild Semiconductor CorporationMethod of forming high density trench FET with integrated Schottky diode
CN110364524A (en)*2018-08-172019-10-22矽力杰半导体技术(杭州)有限公司 Electrode structure, semiconductor structure, and manufacturing method of electrode structure
US11181472B2 (en)2018-12-212021-11-23Dräger Safety AG & Co. KGaAAlcohol detection device with redundant measuring channels and method for detecting alcohol in breathing air

Families Citing this family (44)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US5420061A (en)1993-08-131995-05-30Micron Semiconductor, Inc.Method for improving latchup immunity in a dual-polysilicon gate process
US5901065A (en)*1996-02-071999-05-04Motorola, Inc.Apparatus and method for automatically placing ties and connection elements within an integrated circuit
US5770504A (en)*1997-03-171998-06-23International Business Machines CorporationMethod for increasing latch-up immunity in CMOS devices
US7067406B2 (en)*1997-03-312006-06-27Intel CorporationThermal conducting trench in a semiconductor structure and method for forming the same
US6222254B1 (en)*1997-03-312001-04-24Intel CorporationThermal conducting trench in a semiconductor structure and method for forming the same
US6287937B1 (en)1997-08-212001-09-11Micron Technology, Inc.Method for simultaneous dopant driving and dielectric densification in making a semiconductor structure
US5895253A (en)*1997-08-221999-04-20Micron Technology, Inc.Trench isolation for CMOS devices
FR2768555B1 (en)1997-09-122001-11-23Commissariat Energie Atomique MICROELECTRONIC STRUCTURE COMPRISING A LOW-VOLTAGE PART PROVIDED WITH PROTECTION AGAINST A HIGH-VOLTAGE PART AND METHOD FOR OBTAINING SUCH PROTECTION
KR100290903B1 (en)1998-02-252001-06-01김영환 Semiconductor device and manufacturing method thereof
JP3257513B2 (en)1998-07-102002-02-18日本電気株式会社 Semiconductor device and method of manufacturing semiconductor device
US6762447B1 (en)*1999-02-052004-07-13Infineon Technologies North America Corp.Field-shield-trench isolation for gigabit DRAMs
JP2000294624A (en)*1999-04-052000-10-20Mitsubishi Electric Corp Semiconductor device and manufacturing method thereof
DE10225860B4 (en)*2001-06-112006-11-09Fuji Electric Co., Ltd., Kawasaki Semiconductor device
US6624660B2 (en)2001-12-062003-09-23Micron Technology, Inc.CMOS output driver for semiconductor device and related method for improving latch-up immunity in a CMOS output driver
JP4123961B2 (en)*2002-03-262008-07-23富士電機デバイステクノロジー株式会社 Manufacturing method of semiconductor device
US20050106794A1 (en)*2002-03-262005-05-19Fuji Electric Holdings Co., Ltd.Method of manufacturing a semiconductor device
US20080197408A1 (en)*2002-08-142008-08-21Advanced Analogic Technologies, Inc.Isolated quasi-vertical DMOS transistor
US8089129B2 (en)*2002-08-142012-01-03Advanced Analogic Technologies, Inc.Isolated CMOS transistors
US7956391B2 (en)2002-08-142011-06-07Advanced Analogic Technologies, Inc.Isolated junction field-effect transistor
US7939420B2 (en)*2002-08-142011-05-10Advanced Analogic Technologies, Inc.Processes for forming isolation structures for integrated circuit devices
US7902630B2 (en)*2002-08-142011-03-08Advanced Analogic Technologies, Inc.Isolated bipolar transistor
US7834421B2 (en)*2002-08-142010-11-16Advanced Analogic Technologies, Inc.Isolated diode
US8513087B2 (en)*2002-08-142013-08-20Advanced Analogic Technologies, IncorporatedProcesses for forming isolation structures for integrated circuit devices
US7825488B2 (en)*2006-05-312010-11-02Advanced Analogic Technologies, Inc.Isolation structures for integrated circuits and modular methods of forming the same
US7667268B2 (en)*2002-08-142010-02-23Advanced Analogic Technologies, Inc.Isolated transistor
US6900091B2 (en)2002-08-142005-05-31Advanced Analogic Technologies, Inc.Isolated complementary MOS devices in epi-less substrate
US7812403B2 (en)*2002-08-142010-10-12Advanced Analogic Technologies, Inc.Isolation structures for integrated circuit devices
KR100546334B1 (en)*2003-07-012006-01-26삼성전자주식회사 Integrated circuit semiconductor device having different impurity concentration for each region of semiconductor wafer and its manufacturing method
US8334451B2 (en)*2003-10-032012-12-18Ixys CorporationDiscrete and integrated photo voltaic solar cells
US20050133081A1 (en)*2003-11-252005-06-23Ixys CorporationPhoto voltaic solar cells integrated with mosfet
US7230312B2 (en)*2003-12-312007-06-12Micron Technology, Inc.Transistor having vertical junction edge and method of manufacturing the same
US8645569B2 (en)*2004-03-122014-02-04Rockwell Automation Technologies, Inc.Juxtaposition based machine addressing
US7982284B2 (en)*2006-06-282011-07-19Infineon Technologies AgSemiconductor component including an isolation structure and a contact to the substrate
KR100867977B1 (en)2006-10-112008-11-10한국과학기술원 Tissue perfusion analysis apparatus using indocyanine green blood concentration dynamics and tissue perfusion analysis method using the same
JP2008198777A (en)*2007-02-132008-08-28Seiko Instruments Inc Semiconductor device
US7691734B2 (en)*2007-03-012010-04-06International Business Machines CorporationDeep trench based far subcollector reachthrough
US8030731B2 (en)*2007-03-282011-10-04Advanced Analogic Technologies, Inc.Isolated rectifier diode
US7737526B2 (en)*2007-03-282010-06-15Advanced Analogic Technologies, Inc.Isolated trench MOSFET in epi-less semiconductor sustrate
ITMI20072341A1 (en)2007-12-142009-06-15St Microelectronics Srl DEPTH CONTACTS OF INTEGRATED ELECTRONIC DEVICES BASED ON REGIONS PLANTED THROUGH SHEARS
ITMI20072340A1 (en)*2007-12-142009-06-15St Microelectronics Srl DEEP GUARD REGIONS IMPROVED TO REDUCE LATCH-UP IN ELECTRONIC DEVICES
CN101958320B (en)*2009-07-152012-06-13奕力科技股份有限公司 Semiconductor device
US9281682B2 (en)*2013-03-122016-03-08Micron Technology, Inc.Apparatuses and method for over-voltage event protection
WO2020172834A1 (en)2019-02-282020-09-03Yangtze Memory Technologies Co., Ltd.High-voltage semiconductor device with increased breakdown voltage and manufacturing method thereof
CN114975574A (en)*2021-02-192022-08-30联华电子股份有限公司 High Voltage Semiconductor Devices

Family Cites Families (20)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US4503451A (en)*1982-07-301985-03-05Motorola, Inc.Low resistance buried power bus for integrated circuits
US4661202A (en)*1984-02-141987-04-28Kabushiki Kaisha ToshibaMethod of manufacturing semiconductor device
FR2569055B1 (en)*1984-08-071986-12-12Commissariat Energie Atomique CMOS INTEGRATED CIRCUIT AND METHOD FOR MANUFACTURING ELECTRICAL ISOLATION AREAS IN THIS INTEGRATED CIRCUIT
US4929565A (en)*1986-03-041990-05-29Motorola, Inc.High/low doping profile for twin well process
US4826781A (en)*1986-03-041989-05-02Seiko Epson CorporationSemiconductor device and method of preparation
US4713358A (en)*1986-05-021987-12-15Gte Laboratories IncorporatedMethod of fabricating recessed gate static induction transistors
JPS632370A (en)*1986-06-231988-01-07Nissan Motor Co Ltd semiconductor equipment
KR890004420B1 (en)*1986-11-041989-11-03삼성반도체통신 주식회사Manufacturing method of bicmos device
US4819052A (en)1986-12-221989-04-04Texas Instruments IncorporatedMerged bipolar/CMOS technology using electrically active trench
FR2619724A1 (en)*1987-08-261989-03-03Salomon Sa FIXING FOR BACKGROUND SKIING
JPH01125971A (en)*1987-11-111989-05-18Seiko Instr & Electron LtdC-mis semiconductor device and manufacture thereof
US4925806A (en)*1988-03-171990-05-15Northern Telecom LimitedMethod for making a doped well in a semiconductor substrate
US4926233A (en)*1988-06-291990-05-15Texas Instruments IncorporatedMerged trench bipolar-CMOS transistor fabrication process
US4876213A (en)*1988-10-311989-10-24Motorola, Inc.Salicided source/drain structure
US5334550A (en)*1989-01-091994-08-02Texas Instruments IncorporatedMethod of producing a self-aligned window at recessed intersection of insulating regions
US5032530A (en)*1989-10-271991-07-16Micron Technology, Inc.Split-polysilicon CMOS process incorporating unmasked punchthrough and source/drain implants
JP2503733B2 (en)*1990-06-221996-06-05三菱電機株式会社 Method for manufacturing semiconductor device
US5306940A (en)*1990-10-221994-04-26Nec CorporationSemiconductor device including a locos type field oxide film and a U trench penetrating the locos film
US5134085A (en)*1991-11-211992-07-28Micron Technology, Inc.Reduced-mask, split-polysilicon CMOS process, incorporating stacked-capacitor cells, for fabricating multi-megabit dynamic random access memories
US5420061A (en)*1993-08-131995-05-30Micron Semiconductor, Inc.Method for improving latchup immunity in a dual-polysilicon gate process

Cited By (13)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US20050023607A1 (en)*2002-07-182005-02-03Steven SappVertical charge control semiconductor device with low output capacitance
US7977744B2 (en)2002-07-182011-07-12Fairchild Semiconductor CorporationField effect transistor with trench filled with insulating material and strips of semi-insulating material along trench sidewalls
US7291894B2 (en)*2002-07-182007-11-06Fairchild Semiconductor CorporationVertical charge control semiconductor device with low output capacitance
US20100233875A1 (en)*2006-02-272010-09-16Micron Technology, Inc.Contact formation
US7737022B2 (en)2006-02-272010-06-15Micron Technology, Inc.Contact formation
US20090176365A1 (en)*2006-02-272009-07-09Micron Technology, Inc.Contact formation
US20070202677A1 (en)*2006-02-272007-08-30Micron Technology, Inc.Contact formation
US8034706B2 (en)2006-02-272011-10-11Micron Technology, Inc.Contact formation
US8377819B2 (en)2006-02-272013-02-19Micron Technology, Inc.Contact formation
US7713822B2 (en)2006-03-242010-05-11Fairchild Semiconductor CorporationMethod of forming high density trench FET with integrated Schottky diode
CN110364524A (en)*2018-08-172019-10-22矽力杰半导体技术(杭州)有限公司 Electrode structure, semiconductor structure, and manufacturing method of electrode structure
CN110429083A (en)*2018-08-172019-11-08矽力杰半导体技术(杭州)有限公司The manufacturing method of semiconductor structure, driving chip and semiconductor structure
US11181472B2 (en)2018-12-212021-11-23Dräger Safety AG & Co. KGaAAlcohol detection device with redundant measuring channels and method for detecting alcohol in breathing air

Also Published As

Publication numberPublication date
US5420061A (en)1995-05-30
US5801423A (en)1998-09-01
US6207512B1 (en)2001-03-27
US6445044B2 (en)2002-09-03

Similar Documents

PublicationPublication DateTitle
US5420061A (en)Method for improving latchup immunity in a dual-polysilicon gate process
JP2978345B2 (en) Method for manufacturing semiconductor device
US6987303B2 (en)Silicon-controlled rectifier structures on silicon-on insulator with shallow trench isolation
US6309940B1 (en)Latch-up resistant CMOS structure
US6639284B1 (en)Compensated-well electrostatic discharge protection structure
KR100344220B1 (en)semiconductor device having SOI structure and method for fabricating the same
US20070158779A1 (en)Methods and semiconductor structures for latch-up suppression using a buried damage layer
US20080203492A1 (en)Methods for fabricating semiconductor device structures with reduced susceptibility to latch-up and semiconductor device structures formed by the methods
US6649983B2 (en)Vertical bipolar transistor formed using CMOS processes
US5985722A (en)Method of fabricating electrostatic discharge device
KR20010092309A (en)Decoupling capacitors and methods for forming the same
JPH05129429A (en)Semiconductor device and manufacture thereof
US20020145164A1 (en)Device and method of low voltage SCR protection for high voltage failsafe ESD applications
US6764892B2 (en)Device and method of low voltage SCR protection for high voltage failsafe ESD applications
US6030864A (en)Vertical NPN transistor for 0.35 micrometer node CMOS logic technology
US5773326A (en)Method of making an SOI integrated circuit with ESD protection
US5990520A (en)Method for fabricating a high performance vertical bipolar NPN or PNP transistor having low base resistance in a standard CMOS process
JPS6273655A (en) Highly planar integrated circuit structure
US5045493A (en)Semiconductor device and method of manufacturing the same
US5242849A (en)Method for the fabrication of MOS devices
US7285830B2 (en)Lateral bipolar junction transistor in CMOS flow
US5221635A (en)Method of making a field-effect transistor
US5610427A (en)Electrostatic protection device for use in semiconductor integrated circuit
JP3252790B2 (en) Semiconductor integrated circuit
US5516718A (en)Method of making BI-CMOS integrated circuit having a polysilicon emitter

Legal Events

DateCodeTitleDescription
CCCertificate of correction
CCCertificate of correction
FPAYFee payment

Year of fee payment:4

ASAssignment

Owner name:ROUND ROCK RESEARCH, LLC,NEW YORK

Free format text:ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:023786/0416

Effective date:20091223

Owner name:ROUND ROCK RESEARCH, LLC, NEW YORK

Free format text:ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:023786/0416

Effective date:20091223

FPAYFee payment

Year of fee payment:8

REMIMaintenance fee reminder mailed
LAPSLapse for failure to pay maintenance fees
STCHInformation on status: patent discontinuation

Free format text:PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FPLapsed due to failure to pay maintenance fee

Effective date:20140903


[8]ページ先頭

©2009-2025 Movatter.jp