Movatterモバイル変換


[0]ホーム

URL:


US20010030554A1 - Programmable logic arrays - Google Patents

Programmable logic arrays
Download PDF

Info

Publication number
US20010030554A1
US20010030554A1US09/782,173US78217301AUS2001030554A1US 20010030554 A1US20010030554 A1US 20010030554A1US 78217301 AUS78217301 AUS 78217301AUS 2001030554 A1US2001030554 A1US 2001030554A1
Authority
US
United States
Prior art keywords
transistors
array
pla
row
coupled
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/782,173
Other versions
US6396168B2 (en
Inventor
Stefano Ghezzi
Donato Ferrario
Emilio Yero
Giovanni Campardo
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
STMicroelectronics SRL
Original Assignee
STMicroelectronics SRL
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by STMicroelectronics SRLfiledCriticalSTMicroelectronics SRL
Assigned to STMICROELECTRONICS S.R.L.reassignmentSTMICROELECTRONICS S.R.L.ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS).Assignors: YERO, EMILIO, CAMPARDO, GIOVANNI, FERRARIO, DONATO, GHEZZI, STEFANO
Publication of US20010030554A1publicationCriticalpatent/US20010030554A1/en
Application grantedgrantedCritical
Publication of US6396168B2publicationCriticalpatent/US6396168B2/en
Anticipated expirationlegal-statusCritical
Expired - Lifetimelegal-statusCriticalCurrent

Links

Images

Classifications

Definitions

Landscapes

Abstract

A programmable logic array (PLA) includes at least one AND plane including an array of transistors arranged in rows and columns. The transistors belonging to a same column may be connected in series with each other. Two end conduction terminals of the series connected transistors may be coupled to a supply voltage rail and to a reference, respectively. The transistors of the first and last rows of the array may have their control terminals coupled to respective opposite enabling/disabling potentials. Except for the first and last rows, first, second, and third control lines are associated with each row of the array. Except for the first and last rows, each transistor of each row may have its control terminal connected to one of the three control lines associated with its row. The PLA may alternatively include at least one OR plane.

Description

Claims (4)

That which is claimed is:
1. A programmable logic array (PLA) having at least an AND plane comprising an array of transistors arranged in rows and columns, the transistors belonging to a same column being connected in series with each other, the two end current terminals of said series of transistors being coupled to the supply voltage rail (VDD) and to a reference (GND), respectively, the transistors of the first row and of the last row of the array having their control terminals coupled to respective opposite enabling/disabling potentials, characterized in that
to each row of said array with the exception of said first and last rows are associated three control lines, the first line being coupled to a first input value, the second line being coupled to the inverted logic value of said first input value and the third line being coupled to a voltage sufficient to keep in a state of conduction the transistors of the row connected to it;
each transistor of each of said rows except said first and said last row has its control terminal connected to one of said three control lines associated to the row.
2. The programmable logic array (PLA) of
claim 1
, further comprising a column (DUMMY) of transistors, wherein the control terminals of the transistors belonging to all the rows except the first row and the last row are coupled to said third line.
3. A programmable logic array (PLA) having at least an OR plane comprising at least an array of transistors arranged in rows and columns, the transistors belonging to a same column having their respective control terminals connected to a control line and a first current terminal coupled to a reference potential (GND), each transistor of each row of said array having a second current terminal connected or not to a respective output line, characterized in that
the second current terminal of each transistor of said array that is not connected to a respective output line is short-circuited to the first current terminal of the same transistor.
4. The programmable logic array (PLA) according to
claim 3
, further comprising a column (DUMMY) of transistors whose control terminals are connected to a respective control line and the current terminals are coupled to said reference potential (GND).
US09/782,1732000-02-142001-02-12Programmable logic arraysExpired - LifetimeUS6396168B2 (en)

Applications Claiming Priority (3)

Application NumberPriority DateFiling DateTitle
EP00830102AEP1126614B1 (en)2000-02-142000-02-14Programmable logic arrays
EP008301022000-02-14
EP00830102.02000-02-14

Publications (2)

Publication NumberPublication Date
US20010030554A1true US20010030554A1 (en)2001-10-18
US6396168B2 US6396168B2 (en)2002-05-28

Family

ID=8175181

Family Applications (1)

Application NumberTitlePriority DateFiling Date
US09/782,173Expired - LifetimeUS6396168B2 (en)2000-02-142001-02-12Programmable logic arrays

Country Status (3)

CountryLink
US (1)US6396168B2 (en)
EP (1)EP1126614B1 (en)
DE (1)DE60015916D1 (en)

Cited By (7)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US20050237083A1 (en)*2003-07-312005-10-27Actel Corporation, A California CorporationProgrammable system on a chip
US20060132250A1 (en)*2004-12-212006-06-22Actel Corporation, A California CorporationVoltage- and temperature-compensated RC oscillator circuit
US20060138544A1 (en)*2004-12-292006-06-29Actel Corporation, A California CorporationESD protection structure for I/O pad subject to both positive and negative voltages
US7099189B1 (en)2004-10-052006-08-29Actel CorporationSRAM cell controlled by non-volatile memory cell
US7119398B1 (en)2004-12-222006-10-10Actel CorporationPower-up and power-down circuit for system-on-a-chip integrated circuit
US7138824B1 (en)2004-05-102006-11-21Actel CorporationIntegrated multi-function analog circuit including voltage, current, and temperature monitor and gate-driver circuit blocks
US20080048716A1 (en)*2003-07-312008-02-28Actel CorporationIntegrated circuit including programmable logic and external-device chip-enable override control

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
DE202014009180U1 (en)2014-11-142015-01-14Technische Universität Ilmenau Pressure gradient-controlled lamellar valve with adjustable stiffness

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US4142176A (en)*1976-09-271979-02-27Mostek CorporationSeries read only memory structure
KR920011006B1 (en)*1983-08-221992-12-26가부시끼가이샤 히다찌세이사꾸쇼 Semiconductor integrated circuit device
JPS6169215A (en)*1984-09-121986-04-09Nec CorpProgrammable logic array
US4697105A (en)*1986-07-231987-09-29American Telephone And Telegraph Company, At&T Bell LaboratoriesCMOS programmable logic array
US4760290A (en)*1987-05-211988-07-26Vlsi Technology, Inc.Synchronous logic array circuit with dummy signal lines for controlling "AND" array output
JP2575899B2 (en)*1989-10-261997-01-29株式会社東芝 Precharge type logic circuit
US6137318A (en)*1997-12-092000-10-24Oki Electric Industry Co., Ltd.Logic circuit having dummy MOS transistor

Cited By (41)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US7256610B1 (en)2003-07-312007-08-14Actel CorporationProgrammable system on a chip for temperature monitoring and control
US7365565B2 (en)2003-07-312008-04-29Actel CorporationProgrammable system on a chip for power-supply voltage and current monitoring and control
US7034569B1 (en)2003-07-312006-04-25Actel CorporationProgrammable system on a chip for power-supply voltage and current monitoring and control
US20060119385A1 (en)*2003-07-312006-06-08Actel Corporation, A California CorporationProgrammable system on a chip for power-supply voltage and current monitoring and control
US7937601B2 (en)2003-07-312011-05-03Actel CorporationProgrammable system on a chip
US7675320B2 (en)2003-07-312010-03-09Actel CorporationNon-volatile memory architecture for programmable-logic-based system on a chip
US7616026B2 (en)2003-07-312009-11-10Actel CorporationSystem-on-a-chip integrated circuit including dual-function analog and digital inputs
US7102391B1 (en)2003-07-312006-09-05Actel CorporationClock-generator architecture for a programmable-logic-based system on a chip
US7102384B1 (en)2003-07-312006-09-05Actel CorporationNon-volatile memory architecture for programmable-logic-based system on a chip
US7613943B2 (en)2003-07-312009-11-03Actel CorporationProgrammable system on a chip
US7603578B2 (en)2003-07-312009-10-13Actel CorporationProgrammable system on a chip for power-supply voltage and current monitoring and control
US7129746B1 (en)2003-07-312006-10-31Actel CorporationSystem-on-a-chip integrated circuit including dual-function analog and digital inputs
US7579895B2 (en)2003-07-312009-08-25Actel CorporationClock-generator architecture for a programmable-logic-based system on a chip
US7170315B2 (en)2003-07-312007-01-30Actel CorporationProgrammable system on a chip
US7030649B1 (en)2003-07-312006-04-18Actel CorporationIntegrated circuit including programmable logic and external-device chip-enable override control
US20080048716A1 (en)*2003-07-312008-02-28Actel CorporationIntegrated circuit including programmable logic and external-device chip-enable override control
US7493506B2 (en)2003-07-312009-02-17Actel CorporationProgrammable system on a chip for power-supply voltage and current monitoring and control
US7352206B1 (en)2003-07-312008-04-01Actel CorporationIntegrated circuit device having state-saving and initialization feature
US7362131B2 (en)2003-07-312008-04-22Actel CorporationIntegrated circuit including programmable logic and external-device chip-enable override control
US20080048717A1 (en)*2003-07-312008-02-28Actel CorporationProgrammable system on a chip
US20050237083A1 (en)*2003-07-312005-10-27Actel Corporation, A California CorporationProgrammable system on a chip
US7560954B2 (en)2003-07-312009-07-14Actel CorporationProgrammable system on a chip for temperature monitoring and control
US7423451B2 (en)2003-07-312008-09-09Actel CorporationSystem-on-a-chip integrated circuit including dual-function analog and digital inputs
US20080224731A1 (en)*2003-07-312008-09-18Actel CorporationNon-volatile memory architecture for programmable-logic-based system on a chip
US7560952B2 (en)2003-07-312009-07-14Actel CorporationIntegrated circuit device having state-saving and initialization feature
US7446560B2 (en)2003-07-312008-11-04Actel CorporationProgrammable system on a chip for temperature monitoring and control
US7521960B2 (en)2003-07-312009-04-21Actel CorporationIntegrated circuit including programmable logic and external-device chip-enable override control
US7487376B2 (en)2003-07-312009-02-03Actel CorporationProgrammable system on a chip
US7492183B2 (en)2003-07-312009-02-17Actel CorporationProgrammable system on a chip for power-supply voltage and current monitoring and control
US7414427B1 (en)2004-05-102008-08-19Actel CorporationIntegrated multi-function analog circuit including voltage, current, and temperature monitor and gate-driver circuit blocks
US7421605B2 (en)2004-05-102008-09-02Actel CorporationProgrammable system on a chip for power-supply voltage and current monitoring and control
US7138824B1 (en)2004-05-102006-11-21Actel CorporationIntegrated multi-function analog circuit including voltage, current, and temperature monitor and gate-driver circuit blocks
US7558112B2 (en)2004-10-052009-07-07Actel CorporationSRAM cell controlled by flash memory cell
US7099189B1 (en)2004-10-052006-08-29Actel CorporationSRAM cell controlled by non-volatile memory cell
US20080284532A1 (en)*2004-12-212008-11-20Actel CorporationVoltage- and temperature-compensated rc oscillator circuit
US7439818B2 (en)2004-12-212008-10-21Actel CorporationVoltage-and temperature-compensated RC oscillator circuit
US7116181B2 (en)2004-12-212006-10-03Actel CorporationVoltage- and temperature-compensated RC oscillator circuit
US20060132250A1 (en)*2004-12-212006-06-22Actel Corporation, A California CorporationVoltage- and temperature-compensated RC oscillator circuit
US7119398B1 (en)2004-12-222006-10-10Actel CorporationPower-up and power-down circuit for system-on-a-chip integrated circuit
US7911226B2 (en)2004-12-222011-03-22Actel CorporationPower-up and power-down circuit for system-on-a-chip integrated circuit
US20060138544A1 (en)*2004-12-292006-06-29Actel Corporation, A California CorporationESD protection structure for I/O pad subject to both positive and negative voltages

Also Published As

Publication numberPublication date
EP1126614B1 (en)2004-11-17
DE60015916D1 (en)2004-12-23
US6396168B2 (en)2002-05-28
EP1126614A1 (en)2001-08-22

Similar Documents

PublicationPublication DateTitle
US10339245B2 (en)Timing exact design conversions from FPGA to ASIC
US9912336B2 (en)Three dimensional integrated circuits
JP3477313B2 (en) Programmable array, method and system for configuring programmable array
US4445202A (en)Electrically switchable permanent storage
US7064579B2 (en)Alterable application specific integrated circuit (ASIC)
US20140117413A1 (en)Pads and pin-outs in three dimensional integrated circuits
US20040004496A1 (en)Field programmable gate array with convertibility to application specific integrated circuit
US5530378A (en)Cross point interconnect structure with reduced area
US5952846A (en)Method for reducing switching noise in a programmable logic device
US5039883A (en)Dual input universal logic structure
GB2304436A (en)Nonvolatile programmable memory cells and cell arrays
US7812458B2 (en)Pad invariant FPGA and ASIC devices
US7285981B2 (en)Configuration circuit for programmable logic devices
US6396168B2 (en)Programmable logic arrays
US5027012A (en)Programmable logic circuit using wired-or tristate gates
US7358766B2 (en)Mask-programmable logic device with programmable portions
US4395646A (en)Logic performing cell for use in array structures
US6701500B2 (en)Logic circuit module, method for designing a semiconductor integrated circuit using the same, and semiconductor integrated circuit
US6269020B1 (en)FIFO configuration cell
US6765409B2 (en)Very low power, high performance universal connector for reconfigurable macro cell arrays
WO1997014220A2 (en)Electrically reprogrammable, reduced power, programmable logic device circuit

Legal Events

DateCodeTitleDescription
ASAssignment

Owner name:STMICROELECTRONICS S.R.L., ITALY

Free format text:ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GHEZZI, STEFANO;FERRARIO, DONATO;YERO, EMILIO;AND OTHERS;REEL/FRAME:011916/0125;SIGNING DATES FROM 20010404 TO 20010522

STCFInformation on status: patent grant

Free format text:PATENTED CASE

FEPPFee payment procedure

Free format text:PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAYFee payment

Year of fee payment:4

FPAYFee payment

Year of fee payment:8

FPAYFee payment

Year of fee payment:12


[8]ページ先頭

©2009-2025 Movatter.jp