Movatterモバイル変換


[0]ホーム

URL:


US20010015905A1 - System having memory devices operable in a common interface - Google Patents

System having memory devices operable in a common interface
Download PDF

Info

Publication number
US20010015905A1
US20010015905A1US09/771,307US77130701AUS2001015905A1US 20010015905 A1US20010015905 A1US 20010015905A1US 77130701 AUS77130701 AUS 77130701AUS 2001015905 A1US2001015905 A1US 2001015905A1
Authority
US
United States
Prior art keywords
pins
memory device
address
pin
random access
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/771,307
Other versions
US6456517B2 (en
Inventor
Tae-Kyun Kim
Sei-jin Kim
Dae-Soo Jung
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Samsung Electronics Co Ltd
Original Assignee
Samsung Electronics Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Samsung Electronics Co LtdfiledCriticalSamsung Electronics Co Ltd
Assigned to SAMSUNG ELECTRONICS CO., LTD.reassignmentSAMSUNG ELECTRONICS CO., LTD.ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS).Assignors: KIM, TAE-KYUN, JUNG, DAE-SOO, KIM, SEI-JIN
Publication of US20010015905A1publicationCriticalpatent/US20010015905A1/en
Application grantedgrantedCritical
Publication of US6456517B2publicationCriticalpatent/US6456517B2/en
Anticipated expirationlegal-statusCritical
Expired - Fee Relatedlegal-statusCriticalCurrent

Links

Images

Classifications

Definitions

Landscapes

Abstract

DRAM and SRAM devices have a NAND interface mode (pins whose address and data are identical to one another are commonly used), directly being coupled to buses (an address/data bus and a control bus) of a NAND-type flash memory device that is connected to a microprocessor. Upon such a common interface mode, a DRAM device, an SRAM device, a NAND-type flash memory device, and a NOR-type flash memory device have the identical interface mode, and are independently (or individually) controlled by only one memory controller.

Description

Claims (11)

What is claimed is:
1. A semiconductor memory device comprising:
a random access memory chip; and
a package having the random access memory chip,
wherein the package includes a plurality of pins for electrically connecting the random access memory chip to an external device, and
wherein the plural pins provide memory functions commonly to a random access memory device and an electrically erasable and programmable non-volatile semiconductor memory device, each of the pins being arranged at a position of a pin corresponding to the non-volatile semiconductor memory device.
2. The device of
claim 1
, wherein the electrically erasable and programmable non-volatile semiconductor memory includes a NAND-type flash memory device.
3. The device of
claim 2
, wherein the random access memory device includes a dynamic random access memory device and a static random access memory device.
4. The device of
claim 3
, wherein the plural pins are composed of input/output pins for receiving address and data, power supply voltage pins, ground voltage pins, a read enable pin, a chip enable pin, a command latch enable pin, an address latch enable pin, and a write enable pin.
5. The device of
claim 4
, wherein the non-volatile semiconductor memory comprises:
a memory cell array having EEPROM cells in which rows and columns are arranged;
a first latch circuit for receiving a row address;
a row selection circuit for selecting at least one of the rows in response to a row address outputted from the first latch circuit;
a page buffer circuit for reading data stored in cells corresponding to the selected row, and latching the read-out data;
a second latch circuit for receiving and temporarily storing the latched row address to the first latch circuit;
a comparator for receiving row addresses each latched to the first and second latch circuits, and comparing whether the row addresses are matched with one another; and
a read control logic for controlling an operation of the row selection circuit according to an output signal of the comparator.
6. The device of
claim 5
further comprising:
a column selection circuit for selecting a part of the columns in response to a row address; and
output means for outputting the latched data to the page buffer circuit corresponding to the selected columns.
7. The device of
claim 6
, wherein the read control logic disables the row selection circuit in response to a signal outputted from the comparator when the row addresses are matched with one another, so that the latched data to the page buffer circuit is outputted through the output means without a read operation by the page buffer circuit.
8. The device of
claim 5
, wherein the first and second latch circuits serve as shift registers.
9. A semiconductor memory device comprising:
an electrically erasable and programmable non-volatile semiconductor memory chip; and
a package having the non-volatile semiconductor memory chip,
wherein the package includes a plurality of pins for electrically connecting the chip to an external device,
wherein the plural chips are composed of a first group of pins and a second group of pins,
wherein the pins of the first group provide memory functions commonly to a static random access memory device and an electrically erasable and programmable non-volatile semiconductor memory device, the pins of the first group each being arranged at a position of a corresponding pin of the static random access memory device, and
wherein the pins of the second group provide functions of unused non-volatile semiconductor memory device to the static random access memory, the pins of the second group each being arranged at a position of an unused pin of the static random access memory.
10. The device of
claim 10
, wherein the electrically erasable and programmable non-volatile semiconductor memory device includes a NAND-type flash memory device.
11. The device of
claim 9
, wherein the pins of the first group are composed of address pins, input/output pins, power supply voltage pins, ground voltage pins, a chip selection pin, an output enable pin, and a write enable pin.
US09/771,3072000-01-262001-01-26System having memory devices operable in a common interfaceExpired - Fee RelatedUS6456517B2 (en)

Applications Claiming Priority (2)

Application NumberPriority DateFiling DateTitle
KR10-2000-0003708AKR100383774B1 (en)2000-01-262000-01-26Memory strcutre for improving bus efficiency of system adopting common interface
KR2000-037082000-01-26

Publications (2)

Publication NumberPublication Date
US20010015905A1true US20010015905A1 (en)2001-08-23
US6456517B2 US6456517B2 (en)2002-09-24

Family

ID=19641637

Family Applications (1)

Application NumberTitlePriority DateFiling Date
US09/771,307Expired - Fee RelatedUS6456517B2 (en)2000-01-262001-01-26System having memory devices operable in a common interface

Country Status (3)

CountryLink
US (1)US6456517B2 (en)
JP (1)JP2001266580A (en)
KR (1)KR100383774B1 (en)

Cited By (17)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
WO2003021602A2 (en)2001-08-282003-03-13Intel CorporationMultiple word-line accessing and accessor
US20030172261A1 (en)*2002-03-082003-09-11Seok-Heon LeeSystem boot using NAND flash memory and method thereof
EP1387284A3 (en)*2002-07-292005-09-07Samsung Electronics Co., Ltd.Computer system with nand flash memory for booting and data storage
US20050273564A1 (en)*2004-06-022005-12-08Sridhar LakshmanamurthyMemory controller
US20060041711A1 (en)*2002-11-282006-02-23Renesas Technology CorporationMemory module, memory system, and information device
US20060174056A1 (en)*2003-03-192006-08-03Koninklijke Philips Electronics N.V.Universal memory device having a profil storage unit
US20060184724A1 (en)*2005-02-112006-08-17M-Systems Flash Disk Pioneers, Ltd.NAND flash memory system architecture
US20070058480A1 (en)*2005-09-122007-03-15Sang-Won HwangNAND flash memory device with burst read latency function
EP1343082A3 (en)*2002-03-082007-03-28Samsung Electronics Co., Ltd.System boot using nand flash memory and method thereof
US20070171722A1 (en)*2006-01-242007-07-26Sang-Gu KangFlash memory system compensating reduction in read margin between memory cell program states
US20080046665A1 (en)*2006-05-242008-02-21Kyoung-Park KimMultiport Memory Device, Multiprocessor System Including the Same, and Method of Transmitting Data In Multiprocessor System
US20100205504A1 (en)*2009-02-112010-08-12Mosys, Inc.Automatic refresh for improving data retention and endurance characteristics of an embedded non-volatile memory in a standard CMOS logic process
US20110145486A1 (en)*2009-12-162011-06-16Tsutomu OwaMemory management device and method
CN101281494B (en)*2002-09-112012-04-04株式会社日立制作所System and method for using dynamic random access memory and flash memory
WO2015034580A1 (en)*2013-09-032015-03-12Qualcomm IncorporatedUnified memory controller for heterogeneous memory on a multi-chip package
US10416932B2 (en)2013-04-252019-09-17Microsoft Technology Licensing, LlcDirty data management for hybrid drives
CN111758160A (en)*2020-05-202020-10-09长江存储科技有限责任公司 3D NAND flash memory device and its integration method

Families Citing this family (44)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US6721840B1 (en)*2000-08-182004-04-13Triscend CorporationMethod and system for interfacing an integrated circuit to synchronous dynamic memory and static memory
JP4722305B2 (en)2001-02-272011-07-13富士通セミコンダクター株式会社 Memory system
KR100506062B1 (en)2002-12-182005-08-05주식회사 하이닉스반도체Composite Memory Device
US7287115B2 (en)*2003-10-302007-10-23Kabushiki Kaisha ToshibaMulti-chip package type memory system
JP2006004559A (en)2004-06-182006-01-05Elpida Memory IncSemiconductor storage device
US7296143B2 (en)*2004-06-222007-11-13Lenovo (Singapore) Pte. Ltd.Method and system for loading processor boot code from serial flash memory
KR100695890B1 (en)2004-10-292007-03-19삼성전자주식회사 Multi-chip system and its data transmission method
US7889571B2 (en)*2008-01-092011-02-15Unity Semiconductor CorporationBuffering systems methods for accessing multiple layers of memory in integrated circuits
JP4954626B2 (en)*2005-07-292012-06-20株式会社半導体エネルギー研究所 Semiconductor device
KR100673013B1 (en)*2005-09-212007-01-24삼성전자주식회사 Memory controller and data processing system including it
US7519754B2 (en)*2005-12-282009-04-14Silicon Storage Technology, Inc.Hard disk drive cache memory and playback device
US7716411B2 (en)2006-06-072010-05-11Microsoft CorporationHybrid memory device with single interface
JP4945186B2 (en)2006-07-282012-06-06株式会社東芝 Storage device and memory system including the same
KR100769771B1 (en)*2006-09-292007-10-23주식회사 하이닉스반도체 Flash memory device and its erasing method
KR100803005B1 (en)2006-10-262008-02-14삼성전자주식회사 Memory Interfacing Methods and Devices
KR100875293B1 (en)2007-02-082008-12-23삼성전자주식회사 Flash memory system can improve system performance
JP5032172B2 (en)2007-03-282012-09-26株式会社東芝 Integrated memory management apparatus and method, and data processing system
US8135900B2 (en)2007-03-282012-03-13Kabushiki Kaisha ToshibaIntegrated memory management and memory management method
KR100887417B1 (en)*2007-04-112009-03-06삼성전자주식회사 Multipath accessible semiconductor memory device for providing shared use of nonvolatile memory in multiprocessor system
SG142321A1 (en)2008-04-242009-11-26Micron Technology IncPre-encapsulated cavity interposer
KR101038167B1 (en)2008-09-092011-05-31가부시끼가이샤 도시바 Information processing device and memory management method comprising a memory management device for managing access from the processor to the memory
JP2010165251A (en)2009-01-162010-07-29Toshiba CorpInformation processing device, processor, and information processing method
JP5343734B2 (en)*2009-06-262013-11-13富士通株式会社 Semiconductor memory device
WO2011007599A1 (en)2009-07-172011-01-20株式会社 東芝Memory management device
JP2011118469A (en)2009-11-302011-06-16Toshiba CorpDevice and method for managing memory
KR20120005826A (en)*2010-07-092012-01-17주식회사 하이닉스반도체 Semiconductor memory device and operation method thereof
JP2012033047A (en)2010-07-302012-02-16Toshiba CorpInformation processor, memory management device, memory management method and program
JP2012033001A (en)2010-07-302012-02-16Toshiba CorpInformation processing apparatus and information processing method
TWI473110B (en)*2010-11-022015-02-11Winbond Electronics CorpFlash memory apparatus with serial interface and rsest method thereof
US8914569B2 (en)2011-02-242014-12-16Winbond Electronics Corp.Flash memory apparatus with serial interface and reset method thereof
US9164679B2 (en)2011-04-062015-10-20Patents1, LlcSystem, method and computer program product for multi-thread operation involving first memory of a first memory class and second memory of a second memory class
US9158546B1 (en)2011-04-062015-10-13P4tents1, LLCComputer program product for fetching from a first physical memory between an execution of a plurality of threads associated with a second physical memory
US8930647B1 (en)2011-04-062015-01-06P4tents1, LLCMultiple class memory systems
US9170744B1 (en)2011-04-062015-10-27P4tents1, LLCComputer program product for controlling a flash/DRAM/embedded DRAM-equipped system
US9176671B1 (en)2011-04-062015-11-03P4tents1, LLCFetching data between thread execution in a flash/DRAM/embedded DRAM-equipped system
US9417754B2 (en)2011-08-052016-08-16P4tents1, LLCUser interface system, method, and computer program product
US8812744B1 (en)2013-03-142014-08-19Microsoft CorporationAssigning priorities to data for hybrid drives
JP2013137841A (en)*2013-04-122013-07-11Renesas Electronics CorpMemory system
US9626126B2 (en)2013-04-242017-04-18Microsoft Technology Licensing, LlcPower saving mode hybrid drive access management
CN104240756B (en)*2013-06-202018-08-21慧荣科技股份有限公司Control device and access system
KR102249416B1 (en)2014-06-112021-05-07삼성전자주식회사Memory system and method of operating memory system
KR102379166B1 (en)*2015-02-052022-03-25삼성전자주식회사Electric component, semiconductor package and electronic device using the same
US10331586B2 (en)2015-10-302019-06-25Samsung Electronics Co., Ltd.Nonvolatile memory device for providing fast booting and system including the same
KR20230154618A (en)2022-05-022023-11-09삼성전자주식회사Storage device, memory device, and system including storage device and memory device

Family Cites Families (9)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US4713756A (en)*1985-02-281987-12-15Westinghouse Electric Corp.Non-volatile memory device for a programmable controller
JPH0337897A (en)*1989-07-051991-02-19Nec CorpMicrocomputer
JPH0460994A (en)*1990-06-271992-02-26Hitachi LtdStatic ram, rom and information processor
US5663901A (en)*1991-04-111997-09-02Sandisk CorporationComputer memory cards using flash EEPROM integrated circuit chips and memory-controller systems
JPH0512894A (en)*1991-07-051993-01-22Mitsubishi Electric Corp Microcomputer and its ROM reading method
JP3310011B2 (en)*1992-03-302002-07-29株式会社東芝 Semiconductor memory and semiconductor memory board using the same
KR960039006A (en)*1995-04-261996-11-21김광호 Nonvolatile semiconductor memory device connectable to DRAM bus
JPH09167059A (en)*1995-12-141997-06-24Sony CorpInformation recording device and information transfer device
US6108236A (en)*1998-07-172000-08-22Advanced Technology Materials, Inc.Smart card comprising integrated circuitry including EPROM and error check and correction system

Cited By (41)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
WO2003021602A3 (en)*2001-08-282003-12-11Intel CorpMultiple word-line accessing and accessor
WO2003021602A2 (en)2001-08-282003-03-13Intel CorporationMultiple word-line accessing and accessor
CN100433188C (en)*2001-08-282008-11-12英特尔公司Multiple word-line accessing and accessor
US7234052B2 (en)2002-03-082007-06-19Samsung Electronics Co., LtdSystem boot using NAND flash memory and method thereof
US20030172261A1 (en)*2002-03-082003-09-11Seok-Heon LeeSystem boot using NAND flash memory and method thereof
US8185728B2 (en)2002-03-082012-05-22Samsung Electronics Co., Ltd.System boot using NAND flash memory and method thereof
US20070220247A1 (en)*2002-03-082007-09-20Seok-Heon LeeSystem boot using nand flash memory and method thereof
EP1343082A3 (en)*2002-03-082007-03-28Samsung Electronics Co., Ltd.System boot using nand flash memory and method thereof
EP1387284A3 (en)*2002-07-292005-09-07Samsung Electronics Co., Ltd.Computer system with nand flash memory for booting and data storage
US20070211559A1 (en)*2002-07-292007-09-13Samsung Electronics Co., Ltd.Computer system with nand flash memory for booting and storage
CN101281494B (en)*2002-09-112012-04-04株式会社日立制作所System and method for using dynamic random access memory and flash memory
US8185690B2 (en)2002-11-282012-05-22Renesas Electronics CorporationMemory module, memory system, and information device
US7613880B2 (en)*2002-11-282009-11-03Renesas Technology Corp.Memory module, memory system, and information device
US20060041711A1 (en)*2002-11-282006-02-23Renesas Technology CorporationMemory module, memory system, and information device
US7991954B2 (en)2002-11-282011-08-02Renesas Electronics CorporationMemory module, memory system, and information device
US20100030952A1 (en)*2002-11-282010-02-04Renesas Technology Corp.Memory Module, Memory System, and Information Device
US20060174056A1 (en)*2003-03-192006-08-03Koninklijke Philips Electronics N.V.Universal memory device having a profil storage unit
US7831790B2 (en)*2003-03-192010-11-09Nxp B.V.Universal memory device having a profile storage unit
US20050273564A1 (en)*2004-06-022005-12-08Sridhar LakshmanamurthyMemory controller
US7308526B2 (en)*2004-06-022007-12-11Intel CorporationMemory controller module having independent memory controllers for different memory types
US8990475B2 (en)*2005-02-112015-03-24Sandisk Il Ltd.NAND flash memory system architecture
US20060184724A1 (en)*2005-02-112006-08-17M-Systems Flash Disk Pioneers, Ltd.NAND flash memory system architecture
US9063848B2 (en)2005-02-112015-06-23Sandisk Il Ltd.NAND flash memory system architecture
US20080104311A1 (en)*2005-02-112008-05-01Sandisk Il Ltd.Nand flash memory system architecture
WO2006085324A3 (en)*2005-02-112007-05-03Milsys LtdNand flash memory system architecture
US20070058480A1 (en)*2005-09-122007-03-15Sang-Won HwangNAND flash memory device with burst read latency function
US7609553B2 (en)*2005-09-122009-10-27Samsung Electronics Co., Ltd.NAND flash memory device with burst read latency function
US20070171722A1 (en)*2006-01-242007-07-26Sang-Gu KangFlash memory system compensating reduction in read margin between memory cell program states
US7734880B2 (en)*2006-01-242010-06-08Samsung Electronics Co., Ltd.Flash memory system compensating reduction in read margin between memory cell program states
US20080046665A1 (en)*2006-05-242008-02-21Kyoung-Park KimMultiport Memory Device, Multiprocessor System Including the Same, and Method of Transmitting Data In Multiprocessor System
US20100205504A1 (en)*2009-02-112010-08-12Mosys, Inc.Automatic refresh for improving data retention and endurance characteristics of an embedded non-volatile memory in a standard CMOS logic process
US8161355B2 (en)*2009-02-112012-04-17Mosys, Inc.Automatic refresh for improving data retention and endurance characteristics of an embedded non-volatile memory in a standard CMOS logic process
US8880836B2 (en)2009-12-162014-11-04Kabushiki Kaisha ToshibaMemory management device and method
US20110145486A1 (en)*2009-12-162011-06-16Tsutomu OwaMemory management device and method
US10416932B2 (en)2013-04-252019-09-17Microsoft Technology Licensing, LlcDirty data management for hybrid drives
WO2015034580A1 (en)*2013-09-032015-03-12Qualcomm IncorporatedUnified memory controller for heterogeneous memory on a multi-chip package
CN105493061A (en)*2013-09-032016-04-13高通股份有限公司Unified memory controller for heterogeneous memory on a multi-chip package
US10185515B2 (en)2013-09-032019-01-22Qualcomm IncorporatedUnified memory controller for heterogeneous memory on a multi-chip package
CN105493061B (en)*2013-09-032020-11-03高通股份有限公司Unified memory controller for heterogeneous memory on multi-chip package
CN111758160A (en)*2020-05-202020-10-09长江存储科技有限责任公司 3D NAND flash memory device and its integration method
US10963191B1 (en)2020-05-202021-03-30Yangtze Memory Technologies Co., Ltd.3D NAND flash memory device and integration method thereof

Also Published As

Publication numberPublication date
KR100383774B1 (en)2003-05-12
JP2001266580A (en)2001-09-28
KR20010076518A (en)2001-08-16
US6456517B2 (en)2002-09-24

Similar Documents

PublicationPublication DateTitle
US6456517B2 (en)System having memory devices operable in a common interface
US7016254B2 (en)Synchronous flash memory with virtual segment architecture
KR100851545B1 (en)Nand flash memory having c/a pin and flash memory system including that
US8634241B2 (en)Universal timing waveforms sets to improve random access read and write speed of memories
US7620768B2 (en)Multiple erase block tagging in a flash memory device
US6829673B2 (en)Latched address multi-chunk write to EEPROM
US20060156093A1 (en)Synchronous memory interface with test code input
US6266282B1 (en)Write method of synchronous flash memory device sharing a system bus with a synchronous random access memory device
US5650967A (en)Method and apparatus for writing and erasing flash memory
KR100624960B1 (en) Semiconductor memory device and its package and memory card using the same
US6523755B2 (en)Semiconductor memory device
US20080209077A1 (en)Memory subsystem capable of using memory bank identification and method thereof
US6347064B1 (en)Synchronous mask ROM device operable in consecutive read operation
US6507514B1 (en)Integrated circuit memory chip for use in single or multi-chip packaging
EP1774529B1 (en)Fuse data storage system using core memory
US20030151970A1 (en)Synchronous flash memory command sequence
US6967870B2 (en)Combination NAND-NOR memory device
KR100560774B1 (en)Semiconductor memory chip having multi sector erase mode of operation and multi chip package, and its multi sector erase method

Legal Events

DateCodeTitleDescription
ASAssignment

Owner name:SAMSUNG ELECTRONICS CO., LTD., KOREA, REPUBLIC OF

Free format text:ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:KIM, TAE-KYUN;KIM, SEI-JIN;JUNG, DAE-SOO;REEL/FRAME:011491/0848;SIGNING DATES FROM 20010104 TO 20010115

CCCertificate of correction
FPAYFee payment

Year of fee payment:4

FEPPFee payment procedure

Free format text:PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAYFee payment

Year of fee payment:8

REMIMaintenance fee reminder mailed
LAPSLapse for failure to pay maintenance fees
STCHInformation on status: patent discontinuation

Free format text:PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FPLapsed due to failure to pay maintenance fee

Effective date:20140924


[8]ページ先頭

©2009-2025 Movatter.jp