Movatterモバイル変換


[0]ホーム

URL:


US12094786B2 - Dual crystal orientation for semiconductor devices - Google Patents

Dual crystal orientation for semiconductor devices
Download PDF

Info

Publication number
US12094786B2
US12094786B2US18/308,146US202318308146AUS12094786B2US 12094786 B2US12094786 B2US 12094786B2US 202318308146 AUS202318308146 AUS 202318308146AUS 12094786 B2US12094786 B2US 12094786B2
Authority
US
United States
Prior art keywords
layer
substrate
forming
sige
fin
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active
Application number
US18/308,146
Other versions
US20230290689A1 (en
Inventor
Kuo-Cheng Chiang
Chih-Hao Wang
Ching-Wei Tsai
Kuan-Lun Cheng
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Taiwan Semiconductor Manufacturing Co TSMC Ltd
Original Assignee
Taiwan Semiconductor Manufacturing Co TSMC Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Taiwan Semiconductor Manufacturing Co TSMC LtdfiledCriticalTaiwan Semiconductor Manufacturing Co TSMC Ltd
Priority to US18/308,146priorityCriticalpatent/US12094786B2/en
Assigned to TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.reassignmentTAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS).Assignors: CHENG, KUAN-LUN, CHIANG, KUO-CHENG, TSAI, CHING-WEI, WANG, CHIH-HAO
Publication of US20230290689A1publicationCriticalpatent/US20230290689A1/en
Priority to US18/770,299prioritypatent/US20240363444A1/en
Application grantedgrantedCritical
Publication of US12094786B2publicationCriticalpatent/US12094786B2/en
Activelegal-statusCriticalCurrent
Anticipated expirationlegal-statusCritical

Links

Images

Classifications

Definitions

Landscapes

Abstract

The present disclosure relates to a semiconductor device and a manufacturing method, and more particularly to a semiconductor device with fin structures having different top surface crystal orientations and/or different materials. The present disclosure provides a semiconductor structure including n-type FinFET devices and p-type FinFET devices with different top surface crystal orientations and with fin structures having different materials. The present disclosure provides a method to fabricate a semiconductor structure including n-type FinFET devices and p-type FinFET devices with different top surface crystal orientations and different materials to achieve optimized electron transport and hole transport. The present disclosure also provides a diode structure and a bipolar junction transistor structure that includes SiGe in the fin structures.

Description

This application is a continuation of U S. Non-provisional Patent application Ser. No. 17/174,942, titled “Dual Crystal Orientation for Semiconductor Devices,” filed on Feb. 12, 2021, which is a continuation of U.S. Non-provisional patent application Ser. No. 16/426,660, titled “Dual Crystal Orientation for Semiconductor Devices,” filed on May 30, 2019 (now U.S. Pat. No. 10,930,569), which claims the benefit of U.S. Provisional Patent Application No. 62/712,766, titled “Dual Crystal Orientation for Semiconductor Devices,” which was filed on Jul. 31, 2018, all of which are incorporated herein by reference in their entireties.
BACKGROUND
The semiconductor integrated circuit (IC) industry has experienced exponential growth. Technological advances in IC materials and design have produced generations of ICs, where each generation has smaller and more complex circuits than the previous generation. In the course of IC evolution, functional density (e.g., the number of interconnected devices per chip area) has generally increased while geometry size (e.g., the smallest component or line that can be created using a fabrication process) has decreased. This scaling down process generally provides benefits by increasing production efficiency and lowering associated costs.
BRIEF DESCRIPTION OF THE DRAWINGS
Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is noted that, in accordance with the common practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features can be arbitrarily increased or reduced for clarity of illustration and discussion,
FIG.1 is a cross-sectional view of a partially-fabricated semiconductor structure of FinFETs, in accordance with some embodiments.
FIG.2 is an isometric view of a partially-fabricated semiconductor structure of n-type FinFETs and p-type FinFETs, in accordance with some embodiments.
FIG.3 is a flowchart of an exemplary method of forming a partially-fabricated semiconductor structure of n-type FinFETs and p-type FinFETs, in accordance with some embodiments.
FIGS.4A-4M are a series of cross-sectional views of partially-fabricated semiconductor structures illustrating an exemplary fabrication process of forming the partially-fabricated semiconductor structure of n-type FinFETs and p-type FinFETs, in accordance with some embodiments.
FIG.5 is a schematic of partially-fabricated semiconductor structures, in accordance with some embodiments.
FIG.6 is a schematic of a partially-fabricated semiconductor structure of n-type FinFETs and p-type FinFETs, in accordance with some embodiments.
FIGS.7A and7B are schematics of an N+/p-type well diode and a P+/n-type well diode, respectively, in accordance with some embodiments.
FIGS.8A and8B are schematics of an NPV bipolar junction transistor and a PNP bipolar junction transistor, respectively, in accordance with some embodiments.
DETAILED DESCRIPTION
The following disclosure provides many different embodiments, or examples, for implementing different features of the provided subject matter. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over a second feature in the description that follows can include embodiments in which the first and second features are formed in direct contact, and can also include embodiments in which additional features are disposed between the first and second features, such that the first and second features are not in direct contact. In addition, the present disclosure can repeat reference numerals and/or letters in the various examples. This repetition does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
Further, spatially relative terms, such as “beneath,” “below,” “lower,” “above,” “upper” and the like, can be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The apparatus can be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein can likewise be interpreted accordingly.
The acronym “FET,” as used herein, refers to a field-effect transistor. An example of a FET is a metal oxide semiconductor field-effect transistor (MOSFET). MOSFETs can be, for example, (i) planar structures built in and on the planar surface of a substrate, such as a semiconductor wafer or (ii) built with vertical structures.
The term “FinFET” refers to a fin field-effect transistor, which is a FET that is formed over a fin and vertically oriented with respect to the planar surface of a wafer.
“S/D” refers to the source and/or drain junctions that form two terminals of a FET.
The term “vertical,” as used herein, means nominally perpendicular to the surface of a substrate.
The expression “epitaxial layer” refers to a layer or structure of single crystal material. Likewise, the expression “epitaxially grown” refers to a layer or structure of single crystal material. Epitaxially-grown material can be doped or undoped.
The term “nominal” as used herein refers to a desired, or target, value of a characteristic or parameter for a component or a process operation, set during the design phase of a product or a process, together with a range of values above and/or below the desired value. The range of values can be due to slight variations in manufacturing processes or tolerances.
The term “substantially” as used herein indicates the value of a given quantity that can vary based on a particular technology node associated with the subject semiconductor device. Based on the particular technology node, the term “substantially” can indicate a value of a given quantity that varies within, for example, =5% of a target (or intended) value.
The term “about” as used herein indicates the value of a given quantity that can vary based on a particular technology node associated with the subject semiconductor device. Based on the particular technology node, the term “about” can indicate a value of a given quantity that varies within, for example, 5-30% of the value (e.g., ±5%, ±10%, ±20%, or ±30% of the value).
Increasing performance of semiconductor devices on a substrate (e.g., integrated circuit (IC) transistors, resistors, capacitors, diodes, etc. on a semiconductor (e.g., silicon) substrate) is critical and challenging during design and manufacture of those devices. For example, during design and manufacture of, metal oxide semiconductor (MOS) transistor semiconductor devices, such as those used in a complementary metal oxide semiconductor (CMOS), it is often desired to increase performance by increasing the movement of electrons (e.g., charge carriers) in n-type MOS device (NMOS) channels and/or by increasing the movement of positive charged holes (e.g., charge carriers) in p-type MOS device (PMOS) channels. Increased charge carrier mobility can lead to increased drive current (such as at drive current saturation), which enhances device performance. One challenge is that electrons and holes can have different mobility values on the surface of semiconductor wafers (e.g., silicon wafer) having a particular crystal orientation. For example, electron transport is better on (100) wafer while hole transport is better on (110) surface. The different transport characteristics of electrons and holes can cause inferior and unbalanced performance when fabricating both n-type FinFETs and p-type FinFETs on the same substrate. To address this problem, this disclosure provides a device structure with dual substrate orientation with n-type FinFETs and p-type FinFETs having different crystal orientations. In addition, this disclosure provides a device structure with silicon germanium (SiGe) in the active layer to form a strained silicon device in order to increase mobility of charge carriers. In one aspect, this disclosure relates to FinFETs. A FinFET utilizes a vertical device structure. Channel regions of the FinFET are formed in the fins, and gate structures are disposed over sidewalls and top surfaces of the fins. Gate structures surrounding the channel provides the benefit of controlling the channel regions from three sides.
Various embodiments in accordance with this disclosure provide semiconductor device structures where the fin structures have different top surface crystal orientations and/or different materials to improve electron and/or hole mobility to optimize device performance. In some embodiments, the disclosure provides a semiconductor structure including n-type FinFET devices and p-type FinFET devices with different top surface crystal orientations of the fin structures. In some embodiments, the disclosure provides n-type FinFET devices including a first fin structure having a first top surface crystal orientation (110) and p-type FinFET devices including a second fin structure having a second top surface crystal orientation (100). In some embodiments, the disclosure provides n-type FinFET devices including a first fin structure having a first top surface crystal orientation (100) rotated 45-degree and p-type FinFET devices including a second fin structure having a second top surface crystal orientation (100). In some embodiments, the disclosure provides a semiconductor structure including n-type FinFET devices and p-type FinFET devices with different materials of the fin structures. In some embodiments, the disclosure provides n-type FinFET devices including a first fin structure having a first material, such as silicon, and p-type FinFET devices including a second fin structure having a second material, such as SiGe. In some embodiments, the disclosure provides a diode structure including SiGe in the fin structure in some embodiments, the disclosure provides a bipolar junction transistor structure including SiGe in the fin structure.
In accordance with various embodiments of this disclosure, using a semiconductor device structure with different crystal orientations and/or different materials for fin structures for p-type FinFET devices and n-type FinFET devices provides, among other things, benefits of (i) enhanced electron mobility; (ii) enhanced hole mobility, (iii) improved drive current; (iv) optimized device performance; and (v) providing a streamlined, simple, and cost effective process to fabricate n-type FinFET devices, p-type FinFET devices, and suitable other semiconductor devices such as bipolar junction transistor structures and diodes on the same substrate with optimized drive current for the FinFET devices.
Before describing the embodiments of the present disclosure, an exemplary structure for a FinFET is presented.FIG.1 provides an isometric view of a semiconductor device that includes partially-fabricated FinFETs, in accordance with some embodiments.
FIG.1 is an isometric view of asemiconductor structure100, in accordance with some embodiment of the present disclosure.Semiconductor structure100 includes FinFET s. Specifically,semiconductor structure100 includes asubstrate102, a plurality offins104, a plurality ofisolation structures106, and agate structure108.Gate structure108 is disposed over sidewalls and a top surface of each offins104.Fins104 andisolation structures106 havetop surfaces114 and118, respectively.Gate structure108 includes agate dielectric layer115 and agate electrode structure117. In some embodiments, one or more additional layers or structures can be included ingate structure108.
FIG.1 shows ahard mask120 disposed on a top surface ofgate electrode structure117.Hard mask120 is used to pattern, such as by etching,gate structure108. In some embodiments,hard mask120 includes a dielectric material, such as silicon nitride. The isometric view ofFIG.1 is taken after the patterning process (e.g., etching) of a gate dielectric layer and a gate electrode layer to formgate structure108. Integrated circuits can include a plurality of such, and similar, gate structures.
Each of the plurality offins104 includes a pair of source/drain (S/D) terminals, where a source terminal is referred to as source region110Sand a drain terminal is referred to as drain region110D. The source and drain regions110Sand110Dare interchangeable and are formed in, on, and/or surroundingfins104. A channel region offins104 underliesgate structure108.Gate structure108 has a gate length L and a gate width (2×HF+WF), as shown inFIG.1. In some embodiments, the gate length L is in a range from about 10 nm to about 30 nm. In some embodiments, the gate length L is in a range from about 3 nm to about 10 nm. In some embodiments, the fin width WFis in a range from about 6 nm to about 12 nm. In some embodiments, the fin width WFis in a range from about 4 nm to about 6 nm. Gate height HGofgate structure108, measured from a fintop surface114 to the top ofgate structure108, is in a range from about 50 nm to about 80 nm, in some embodiments. Fin height HFoffin104, measured from the isolation structuretop surface118 to fintop surface114, is in a range from about 5 nm to about 100 nm, in some embodiments.
Substrate102 can be a silicon substrate, according to some embodiments. In some embodiments,substrate102 can be (i) another semiconductor, such as germanium; (ii) a compound semiconductor including silicon carbide, gallium arsenide, gallium phosphide, indium phosphide, indium arsenide, gallium arsenide phosphide (GaAsP), aluminum indium arsenide (AlInAs), aluminum gallium arsenide (AlGaAs), gallium indium arsenide (GaInAs), gallium indium phosphide (GaInP), gallium indium arsenide phosphide (GaInAsP), and/or indium antimonide; (iii) an alloy semiconductor including SiGe; or (iv) combinations thereof. In some embodiments,substrate102 can be a silicon on insulator (SOI). In some embodiments,substrate102 can be an epitaxial material.
Fins104 are active regions where one or more transistors are formed.Fins104 can include: (i) silicon (Si) or another elementary semiconductor, such as germanium; (ii) a compound semiconductor including silicon carbide, gallium arsenide, gallium phosphide, indium phosphide, indium arsenide, GaAsP, AlInAs, AlGaAs, GaInAs, GaInP, GaInAsP and/or indium antimonide; (iii) an alloy semiconductor including SiGe; or (iv) combinations thereof.Fins104 can be fabricated using suitable processes, including patterning and etch processes. The patterning process can include forming a photoresist layer overlying the substrate (e.g., on a silicon layer), exposing the resist to a pattern, performing post-exposure bake processes, and developing the resist to form a masking element including the resist. The masking element can then be used to protect regions of the substrate while an etch process forms recesses intosubstrate102, leaving protruding fins. The recesses can be etched using a reactive ion etch (RIE) and/or other suitable processes. Numerous other methods to formfins104 onsubstrate102 can be suitable. For example,fins104 can include epitaxial material, in accordance with some embodiments.
Isolation structures106 can partially fill the recesses and can include a dielectric material such as, for example, silicon oxide, spin-on-glass, silicon nitride, silicon oxynitride, fluorine-doped silicate glass (FSG), a low-k dielectric material, other suitable insulating material, and/or combinations thereof. In some embodiments,isolation structures106 can be shallow trench isolation (STI) structures and can be formed by etching trenches insubstrate102. The trenches can be filled with insulating material, followed by a chemical-mechanical polishing (CMP) and etch-back process. Other fabrication techniques forisolation structures106 and/orfins104 are possible.Isolation structures106 can include a multi-layer structure such as, for example, a structure with one or more liner layers.Isolation structures106 can also be formed by depositing an enhanced gap fill layer using the multi-step deposition and treatment process to eliminate voids and seams in the gap fill material.
Gate structure108 can include agate dielectric layer115, agate electrode structure117, and/or one or more additional layers, according to some embodiments. In some embodiments,gate structure108 uses polysilicon asgate electrode structure117. Also shown inFIG.1 is ahard mask120 disposed on a top surface ofgate electrode structure117.Hard mask120 is used to pattern, such as by etching,gate structure108. In some embodiments,hard mask120 includes a dielectric material, such as silicon nitride.
Althoughgate structure108 is described as using polysilicon or amorphous silicon forgate electrode structure117,gate structure108 can be a sacrificial gate structure, such as a gate structure formed in a replacement gate process for a metal gate structure. The replacement gate process and associated manufacturing steps can be performed and are not shown in these figures. The metal gate structure can include barrier layer(s), gate dielectric layer(s), work function layer(s), fill metal layer(s), and/or other suitable materials for a metal gate structure. In some embodiments, the metal gate structure can include capping layers, etch stop layers, and/or other suitable materials.
Exemplary p-type work function metals that can be included in the metal gate structure are TiN, tantalum nitride (TaN), ruthenium (Ru), molybdenum (Mo), aluminum (Al), tungsten nitride (WN), zirconium disilicide (ZrSi2), molybdenum disilicide (MoSi2), tantalum disilicide (TaSi2), nickel disilicide (NiSi2), platinum (Pt), other suitable p-type work function materials, or combinations thereof. Exemplary n-type work function metals that can be included in the metal gate structure are Al, titanium (Ti), silver (Ag), tantalum aluminum (TaAl), tantalum aluminum carbon (TaAlC), tantalum aluminum nitride (TiAlN), tantalum carbide (Tac), tantalum carbide nitride (TaCN), tantalum silicide nitride (TaSiN), manganese (Mn), zirconium (Zr), other suitable n-type work function materials, or combinations thereof. A work function is associated with the material composition of the work function layer. Thus, the material of a work function layer can be chosen to tune its work function so that a desired threshold voltage W is achieved by a device formed in the respective region. The work function layer(s) can be deposited by chemical vapor deposition (CVD), plasma-enhanced CVD (PECVD), atomic layer deposition (ALD), other suitable processes, and/or combinations thereof.
A fill metal layer can be deposited over the work function metal layer(s). The fill metal layer fills in remaining portions of trenches or openings formed by removal of the sacrificial gate structure. The fill metal layer can include Al, W, copper (Cu), and/or other suitable materials. The fill metal can be formed by ALD, CVD, physical vapor deposition (PVD), plating, other suitable processes, and/or combinations thereof.
Semiconductor device structure100 described above includesfins104 andgate structure108. Thesemiconductor device structure100 can includemultiple gate structures108 formed overfins104. Thesemiconductor device structure100 can include additional processing to form various features such as, for example, lightly-doped-drain (LDD) regions and doped S/D structures. The term “LDD region” is used to describe lightly-doped regions disposed between a channel region of a transistor and at least one of the transistor's S/D regions. LDD regions can be formed infins104 by doping. Ion implantation can be used, for example, for the doping process. Other processes can be used for doping the LDD regions.
FIGS.2,3,5,6,7A-7B, and8A-8B illustrate various semiconductor devices according to different embodiments in this disclosure.FIG.3 is a flow chart of an example fabrication process of a semiconductor device that includes both n-type FinFET and p-type FinFET.FIGS.4A-4M illustrate an example fabrication process of a semiconductor device that includes both n-type FinFET and p-type FinFET, showing cross sectional views of the semiconductor device structure during various stages of fabrication. The fabrication process provided herein is exemplary, and additional operations can be performed. These additional operations are not shown in the figures for simplicity.
FIG.2 is a 3D view of an exemplary partially-fabricatedsemiconductor structure200 including partially-fabricated n-type FinFET devices250 and partially-fabricated p-type FinFET devices260, after a plurality offirst fin structures210 andsecond fin structures220 formed onsubstrate202, in accordance with some embodiments.
Substrate202 can include silicon or some other suitable elementary semiconductor such as, for example, diamond or germanium (Ge); a suitable compound semiconductor such as, for example, silicon carbide (SiC), indium arsenide (InAs), or indium phosphide (InP); or a suitable alloy semiconductor such as, for example, silicon germanium carbide (SiGeC), gallium arsenic phosphide (GaAsP), gallium indium phosphide (GaInP), or silicon on insulator (SOI). In some embodiments,substrate202 can be a silicon wafer. In some embodiments,substrate202 can be a silicon on insulator (SOI) wafer.
Silicon wafers can be grown from crystal having a regular crystal structure, with silicon having a diamond cubic structure with an example lattice spacing of about 5.4 Å (about 0.54 nm). In one process for forming the silicon wafer, a cylindrical ingot of high purity mono crystalline silicon, is sliced with a wafer saw and polished to form wafers. During the slicing process, the surface is aligned in one of several relative directions known as crystal orientations. Orientation is defined by the Miller index with (100) or (111) faces being example orientations for silicon. Orientation is important since many of a single crystal's structural and electronic properties are highly anisotropic. For example, electron mobility is higher on the (100) plane than on the (110) plane since each direction offers distinct paths for charge transport. Ion implantation depths also depend on the wafer's crystal orientation, since each direction offers distinct paths for ion transport. In some embodiments,substrate202 can include silicon having a (100) top surface crystal orientation.
In some embodiments,first tin structures210 andsecond fin structures220 protrude fromsubstrate202, as illustrated byFIG.2. In some embodiments,first fin structures210 andsecond fin structures220 are parallel and extend in one direction (e.g., z-direction). Although four fin structures are illustrated inFIG.2, fewer or more fin structures can be included insemiconductor structure200.First fin structures210 andsecond fin structures220 can include silicon or some other suitable elementary semiconductor materials such as, for example, diamond or germanium (Ge); a suitable compound semiconductor such as, for example, silicon carbide (SiC), indium arsenide (InAs), or indium phosphide (InP); or a suitable alloy semiconductor such as, for example, silicon germanium carbide (SiGeC), gallium arsenic phosphide (GaAsP), or gallium indium phosphide (GaInP). In some embodiments,first fin structures210 can include a first material including, but not limited to, silicon. In some embodiments,second fin structures220 can include a second material including, but not limited to, SiGe. In some embodiments,first fin structures210 can be doped with n-type dopants such as, for example, phosphorus (P) and arsenide (As). In some embodiments,second fin structures220 can be doped with p-type dopants such as, for example, boron (B) and gallium (Ga). In some embodiments, the first fin structures can be doped with n-type dopants and serve as n-type FinFETs (e.g., NMOS devices), while the second fin structures can be doped with p-type dopants and serve p-type FinFETs (e.g., PMOS devices).
In some embodiments,first fin structures210 can include silicon having (110) or (100) rotated 45-degree ((100) R45) crystal orientation. In some embodiments,second fin structures220 can include SiGe having (100) crystal orientation. The fin structures can include a top surface and sidewalls having different crystal orientations. For example, when a silicon substrate is grown to have a fin top surface (210t) crystal orientation (110) or (100) rotated 45-degree ((100) R45), an index system for a crystal plane in an active layout for forming the fin is set such that the sidewalls (210sw) of the first fin structures have a (100) sidewalls crystal orientation And in this case,first fin structures210 is referred to as having (110) top surface crystal orientation or (100) rotated 45-degree ((100) R45) top surface crystal orientation. Similarly, when a silicon substrate is grown to have a fin top surface (220t) crystal orientation (100), an index system for a crystal plane in an active layout for forming the second fin structure is set such that the sidewalls of the second fin structures have a (110) sidewalls crystal orientation. And in this case, the second fin structure is referred to as having (100) top surface crystal orientation. In some embodiments, the sidewalls of the fin structures carry a significant portion of the S/D current (as compared to the top surfaces of the fin structures), and electron mobility is higher on the (100) plane and the hole mobility is higher on the (110) plane. Therefore, by selectively choosing the dual crystal orientation for the first and the second fin structures, electron transport of the first fin structures (e.g., n-type FinFET) and hole transport of the second fin structures (e.g., p-type FinFET) can be optimized.
In some embodiments,first fin structures210 andsecond fin structures220 are formed by patterning a hard mask layer and etching intosubstrate202 using an anisotropic etch (e.g., dry etch). In some embodiments, the anisotropic etch uses chlorine and/or fluorine-based chemicals. The areas covered by hard mask layer are blocked by the hard mask layer during the anisotropic etch process, and the areas not covered by hard mask layer are recessed, resulting infirst fin structures210 andsecond fin structures220.
In some embodiments,semiconductor device200 can includeisolation structures206 formed oversubstrate202 and on opposing sidewalls offirst fin structures210 andsecond fin structures220. In some embodiments,isolation structures206 can fill the openings betweenfirst tin structures210 andsecond fin structures220 and provide isolation between the adjacent fins.Isolation structures206 can include a dielectric material such as, for example, silicon oxide, spin-on-glass, silicon nitride, silicon oxynitride, FSG, a low-k dielectric material, other suitable insulating material, and/or combinations thereof. In some embodiments,isolation structures206 can be shallow trench isolation (STI) structures and can be formed by depositing insulating material to fill the openings and followed by a CMP and an etch-back process.Isolation structures206 can include a multi-layer structure such as, for example, a structure with one or more liner layers.Isolation structures206 can also be formed by depositing an enhanced gap fill layer using the multi-step deposition and treatment process to eliminate voids and seams in the gap till material.Isolation structures206 can be formed by an etch back process by removing the hard mask layer and etching back a portion of the deposited material to formisolation structures206. In some embodiments, removing the hard mask layer includes performing a wet chemical process with phosphoric acid (H3PO4) that etches silicon nitride. In some embodiments, the hard mask layer can be removed using a CMP process.
After the hard mask layer is removed,isolation structures206 can be etched back to expose a portion offirst fin structures210 andsecond fin structures220. In some embodiments,isolation structures206 are etched back so that the top surface of the remaining isolation structures is below the top surface of thefirst fin structures210 andsecond fin structures220. The etch processes inisolation structures206 can be plasma processes, for example, a reactive ion etching (RIE) process using oxygen-based plasma. In some embodiments, the RIE etching process can include other etchant gas such as, for example, nitrogen, carbon tetrafluoride (CF4), and/or other suitable gases. Numerous other methods to etch back the isolation structure can be suitable. In some embodiments, the height of thefirst fin structures210 andsecond fin structures220 measured from the top surface of the remainingisolation structures206 to the top surface offirst fin structures210 andsecond fin structures220 is between about 50 nm and about 90 nm (e.g., between 65 nm and 70 nm). Afterisolation structures206 are etched back, portions offirst fin structures210 andsecond fin structures220 can protrude from the remaining portions ofisolation structures206. In some embodiments, a gate structure (not shown) can be formed over the first and second fin structures. In some embodiments,semiconductor structure200 can include one or more n-type FinFET devices and one or more p-type FinFET devices.
FIG.3 is a flowchart of anexemplary method300 of forming a semiconductor device, according to some embodiments of the present disclosure. Operations can be performed in a different order or not performed depending on specific applications.Method300 is described with reference to fabrication processes and structures illustrated inFIGS.4A-4M. It should be noted thatmethod300 does not produce acomplete semiconductor structure100 as shown inFIG.1. Accordingly, it is understood that additional processes can be provided before, during, and aftermethod300.
Referring toFIG.3,method300 starts atoperation302, in which a substrate is provided. As illustrated inFIG.4A,substrate401 can be a silicon-on-insulator wafer having adevice layer410Aseparated from aSi substrate402 by a buried oxide (BOX)layer408A. In some embodiments, buried oxide layer can have a thickness between about 5 nm and about 15 nm.
In some embodiments,Si substrate402 can have top surface crystal orientation (100). In some embodiments,device layer410Acan have top surface crystal orientation (110) or (100) R45.Substrate401 can be formed by various wafer bonding techniques. During the wafer bonding process, a donor wafer (e.g., device layer410A) can be bonded to a handle wafer (e.g. Si substrate402) each having a different top surface crystal orientation. Prior to bonding, both wafers can be prepared with a pretreatment process including cleaning, plasma surface activation, growth of bonding layer or a combination thereof, to facilitate high strength-void free bonding. In some embodiments, the plasma surface activation can be achieved by hydrophobic, hydrophilic, direct surface states, or other processes. In some embodiments, the substrates can be cleaned with HF prior to bonding. Following the bonding, a high temperature anneal can be used to strengthen the bond interface (e.g., between410Aand402). In some embodiments, the high temperature anneal can be carried out at temperatures ranging from 300° C. to 1100° C. In some embodiments, the bonded substrates can be annealed at about 600° C. In some embodiments, oxide layers (e.g., buried oxide (BOX) layer408A) can be formed on one or both surfaces of the donor wafer and handle wafer. Examples of materials, which can be used for oxide layers, include but are not limited to, silicon dioxide (SiO2), silicon nitride (Si3N4), plasma oxide and chemical oxide, or high-dielectric constant based oxides, such as hafnium oxide. Oxide layer formation can be performed by a variety of processes, including, but not limited to, ambient native growth, chemical growth, chemical vapor deposition (CVD), RF sputtering, atomic layer deposition (ALD), low pressure CVD, plasma-enhanced CVD or any other suitable process.
Subsequently, as shown inFIG.4B, a bi-layer hard mask including oxide hard mask436Band nitride hard mask438Bcan be disposed ondevice layer410A. In some embodiments, the thickness of the oxide hard mask436Bis between about 40 nm and about 80 nm (e.g., between 40 nm and 80 nm), and the thickness of the nitride hard mask438Bis between about 10 nm and about 30 nm (e.g., between 10 nm and 30 nm). In some embodiments, oxide hard mask436Bincludes SiOx, and nitride hard mask438Bincludes silicon nitride (SiNx) or silicon carbon nitride (SiCN). In some embodiments, the oxide hard mask436Bcan be a thin film including silicon oxide formed, for example, using a thermal oxidation process. In some embodiments, nitride hard mask438Bcan include silicon nitride formed by, for example, low pressure chemical vapor deposition (LPCVD) or plasma enhanced CVD (PECVD).
Referring toFIG.3,method300 proceeds tooperation304, in which a portion of device layer is removed. As illustrated inFIG.4C, a portion of device layer410A(as shown inFIG.4B) is removed to form openings at selected locations. And patterneddevice layer410Ccan define a region for further n-type finFET device fabrication. Openings can be formed at selected locations by removing oxide hard mask436Band nitride hard mask438Band etching back a portion ofdevice layer410A. In some embodiments, the etching stops on buried oxide (BOX)layer408A. In some embodiments, the removal of oxide hard mask436Band nitride hard mask438Bcan be performed using a dry etching process (e.g., reaction ion etching) or a wet etching process. In some embodiments, the removal of nitride hard mask438S can include performing a wet chemical process with H3PO4that etches silicon nitride. In some embodiments, an exemplary fabrication process can include formingphotoresist layer440 overlying the semiconductor structure, exposing the photoresist to a mask having a pattern thereon, performing a post-exposure bake process, and developing the resist to form a masking layer over oxide hard mask436C.
Referring toFIG.3,method300 proceeds tooperation306, in which a spacer is disposed over the device layer. As illustrated inFIG.4D, spacer436Dis formed on top and side surfaces ofdevice layer410C. Spacer436Dcan be a low-k spacer with a dielectric constant less than 3.9. In some embodiments, spacer436Dcan include elements, such as silicon (Si), oxygen (O), carbon (C) or combinations thereof. In some embodiments, the thickness of spacer436Dis between about 6 nm and about 8 nm. In some embodiments, forming spacer436Dincludes a blanket deposition of a spacer layer followed by pulling back the spacer layer with an etch (e.g. a dry etch) process. In some embodiments, pulling back the spacer layer includes etching and removing the spacer layer and a portion of buriedoxide layer408Ato expose a portion ofSi substrate402.
Referring toFIG.3,method300 proceeds tooperation308, in which a SiGe epitaxy layer is formed. As illustrated inFIG.4E, SiGe epitaxy layer (420E) is formed over a portion ofsubstrate402, where the device layer on the portion ofsubstrate402 is removed. In some embodiments, the SiGe epitaxy layer is formed at a temperature between about 400° C. and about 500° C. The epitaxy layer forming process can be a selective process that grows the epitaxy layer on the exposed surfaces of the silicon substrate. The growth process continues until a nominal size and/or structure of epitaxial SiGe has been reached.
Referring toFIG.3,method300 proceeds tooperation310, in which the device layer and the SiGe epitaxy layer are planarized. As illustrated inFIG.4F, a planarization process (e.g., a CMP process) is performed to planarize the top surfaces of the semiconductor structure to formplanarized device layer410FandSiGe epitaxy layer420F. In some embodiments, after SiGe epitaxy layer formation and prior to CMP planarization, oxide hard mask and spacer can be removed by wet etch. In some embodiments, a preliminary planarization of the structure can be performed, including depositing a tri-layer of polysilicon, silicon nitride, andpolysilicon434 over the device layer and SiGe epitaxy layer, applying a CMP planarization process which stops on the middle silicon nitride layer, and performing a dry etch process to further etch back the semiconductor structure until the epitaxial SiGe is exposed.
Referring toFIG.3,method300 proceeds tooperation312, in which the device layer and SiGe epitaxy layer are etched to form a plurality of fin structures. As illustrated inFIG.4G andFIG.4H, the formation of fin structures can include (i) forming and patterning a hard mask layer ondevice layer410FandSiGe epitaxy layer420Fto form a patternedhard mask layer437, and (ii)etching device layer410F,SiGe epitaxy layer420FandSi substrate402 through patternedhard mask layer437. Patternedhard mask layer437 can includethin oxide layer413, nitritehard mask432Gand oxidehard mask layer117. The etching can be performed using, for example, a dry etch process, a wet etch process, or a combination thereof. The dry etch process can use reactive ion etching using a chlorine or fluorine-based etchant. In some embodiments, the hard mask layer can be a thin film including silicon oxide formed, for example, using a thermal oxidation process. In some embodiments, hard mask layer can include silicon nitride formed by, for example, low pressure chemical vapor deposition (LPCVD) or plasma enhanced (ND (PECVD).
Referring toFIG.3,method300 proceeds tooperation314, in which an STI recess is formed between the fin structures. As illustrated inFIG.4I andFIG.4J, the formation ofSTI recess412Jcan include (i) depositing protective layer includingSi liner414 andSiN liner416 on the structure ofFIG.4H; (ii) depositing a layer of insulating material inSTI region412Ion the protective layer; (iii) annealing the layer of insulating material; (iv) chemical mechanical polishing (CMP) the annealed layer of insulating material; and (v) etching the polished structure to formSTI recess412J. The protective layer includingSi liner414 andSiN liner416 can be deposited using, for example, ALD or CVD. The protective layer can help to prevent oxidation of fin structures during the annealing process of the layer of insulating material.
In some embodiments, the layer of insulating material can include, for example, silicon oxide, silicon nitride, silicon oxynitride, fluoride-doped silicate glass (FSG), or a low-k dielectric material. In some embodiments, deposition of the layer of insulating material can be performed using any deposition methods suitable for flowable dielectric materials (e.g., flowable silicon oxide). For example, flowable silicon oxide can be deposited forSTI region412Iusing a flowable CVD (FCVD) process. The FCVD process can be followed by a wet anneal process. The wet anneal process can include annealing the deposited layer of insulating material in steam at a temperature in a range from about 200° C. to about 700° C. for a period in a range from about 30 min to about 120 min. The wet anneal process can be followed by the CMP process that can remove the patterned hard mask layer and portions of the layer of the insulating material to substantially co-planarize a top surface of the layer of insulating material with top surfaces of fin structures. The CMP process can be followed by the etching process to etch back the layer of insulating material, the protective layer, and remaining nitride hard mask on the fin structures to form the structure ofFIG.4J.
The etch back of the layer of insulating material can be performed, for example, by a dry etch process, a wet etch process, or a combination thereof. In some embodiments, the dry etch process can include using a plasma dry etch with a gas mixture having octafluorocyclobutane (C4F8), argon (Ar), oxygen (O2), and helium (He), fluoroform (CHF3) and He, carbon tetrafluoride (CF4), difluoromethane (CH2F2), chlorine (C2), and O2, hydrogen bromide (HBr), O2, and He, or a combination thereof with a pressure ranging from about 1 mTorr to about 5 mTorr. In some embodiments, the wet etch process can include using a diluted hydrofluoric acid (DHF) treatment, an ammonium peroxide mixture (APM), a sulfuric peroxide mixture (SPM), hot deionized water (DI water), or a combination thereof. In some embodiments, the wet etch process can include the use ammonia (NH3) and hydrofluoric acid (HF) as etchants and inert gases such as, for example, Ar, xenon (Xe), He, or a combination thereof. In some embodiments, the flow rate of HF and NH3used in the wet etch process can each range from about 10 sccm to about 100 sccm (e.g., about 20 sccm, 30 sccm, or 40 sccm). In some embodiments, the wet etch process can be performed at a pressure ranging from about 5 mTorr to about 100 mTorr (e.g., about 20 mTorr, about 30 mTorr, or about 40 mTorr) and a high temperature ranging from about 50° C. to about 120° C.
Referring toFIG.3,method300 proceeds tooperation316, in which one or more recessed fin structure are formed. As illustrated inFIGS.4K and4L, the formation of the one or more recessed fin structures can include (i) depositingdummy oxide layer426 on the semiconductor structure ofFIG.4J; (ii) depositingpolysilicon418Koverdummy oxide layer426; and (iii) reducing the height of the fin structures by an etching process (e.g., CMP). In some embodiments, after the etching process, a first plurality of recessed fin structures can include remainingSi410Lhaving (110) or (100) R45 orientation on top surface. In some embodiments, after the etching process, a second plurality of recessedfin structure420 can include remaining SiGe having (100) orientation on top surface. In some embodiments, dummy oxide layer can be formed by a variety of processes, including, but not limited to, chemical growth, chemical vapor deposition (CVD), RF sputtering, atomic layer deposition (ALD), low pressure CVD, plasma-enhanced CVD or any other suitable process. In some embodiments, polysilicon can be formed by a variety of processes, including, but not limited to, chemical vapor deposition (CVD), physical vapor deposition (PVD), atomic layer deposition (ALD), other suitable deposition methods, or a combination thereof.
Referring toFIG.3,method300 proceeds tooperation318, in which a shallow recess source/drain epitaxy layer is formed on the remaining Si. As illustrated inFIG.4M, shallow recess source/drain epitaxy structure410 is formed on the remaining Si410L(not shown inFIG.4M but shown inFIG.4L). In some embodiments, shallow recess source/drain epitaxy structure410 can be grown by an epitaxial deposition/partial etch process, which can be a cyclic deposition etch process that repeats the epitaxial deposition/partial etch process at least once. In some embodiments, shallow recess source/drain epitaxy structure410 can be grown by selective epitaxial growth (SEG), where an etching gas is added to promote the selective growth of semiconductor material on the exposed surfaces of remainingSi410Lof the recessed fin structures, but not on insulating material (e.g., dielectric material of STI recess).
In some embodiments, epitaxial source/drains422 and424 are formed on shallow recess source/drain epitaxy structure410 and recessedfin structure420, respectively. In some embodiments, shallow recess source/drain epitaxy structure410 can have a thickness between about 3 nm and about 10 nm. In some embodiments, buriedoxide layer408 can have a thickness between about 5 nm and about 15 nm. In some embodiments, recessedfin structure420 can have a thickness between about 5 nm and about 15 nm. In some embodiments, recessedfin structure420 can be doped with p-type dopants to form a buried channel region. In some embodiments, the buried channel region can have a thickness between about 5 nm and about 15 nm. In some embodiments, shallow recess source/drain epitaxy structure410 can be doped with n-type dopants to form a first channel region and recessedfin structure420 can be doped with p-type dopants to form a second channel region. In some embodiments, the second channel region can be a buried channel region. In some embodiments, thickness of the first channel region can be between about 3 nm and about 10 nm. In some embodiments, thickness of the second channel region can be between about 5 nm and about 15 nm. In some embodiments, thickness of the first channel region is less than the thickness of the second channel region.
In some embodiments, epitaxial source/drains422 and424 are formed by growing epitaxial layers over exposed surfaces of shallow recess source/drain epitaxy structure410 and recessedfin structure420. Growing the epitaxy layers on exposed surfaces of shallow recess source/drain epitaxy structure410 and recessedfin structure420 can include performing a pre-clean process to remove the native oxide on the surface of shallow recess source/drain epitaxy structure410 and recessedfin structure420. Next, an epitaxy process can be performed to grow the epitaxy layers on the surfaces of shallow recess source/drain epitaxy structure410 and recessedfin structure420. In some embodiments, as shown inFIGS.4K-4M,fin structures410Hand420Hare etched back using a suitable etching process such as, for example, a dry RIE etching process. An epitaxy process can then be performed to grow epitaxy layers from the top surfaces of shallow recess source/drain epitaxy structure410 and recessedfin structure420. The epitaxy process can use the top surfaces of shallow recess source/drain epitaxy structure410 and recessedfin structure420 as a seed layer and the growth process continues until a nominal size and/or structure of epitaxial source/drains422 and424 has been reached. An in-situ doping process can also be performed during the epitaxy process. In some embodiments, the epitaxy process is an SiGe epitaxy process performed at a temperature between about 400° C. and about 500° C. (e.g., between 400° C. and 500° C.). The epitaxy process can be a selective process that grows the epitaxy layer on the exposed surfaces of the fin structures. The growth process can continue until a nominal size and/or structure of epitaxial source/drains422 and424 has been reached. In some embodiments, epitaxial source/drains422 can include Si. In some embodiments, epitaxial source/drains424 can include SiGe. In some embodiments, the thickness of epitaxial source/drains422 and424 is between about 10 nm and about 20 nm. In some embodiments, epitaxial source/drains422 and424 are doped with p-type or n-type dopants during the epitaxy process. For example, epitaxial source/drains422 can be doped with phosphor (IP), and epitaxial source/drains424 can be doped with boron (B) during the epitaxy process.
The epitaxial source/drains422 and424 can also take different shapes depending on various factors such as, for example, the epitaxy process condition, the crystalline orientation of fin structures, and/or other suitable factors. In some embodiments, the shape of the epitaxial source/drains422 and424 is a diamond-like shape.
In some embodiments, the semiconductor devices disclosed herein can include a first fin structure including a plurality of shallow recess source/drain epitaxy structures410 and a second fin structure including a plurality of recessedfin structures420.
In some embodiments, the semiconductor device can include a third fin structure. The third fin structure can include one or more diodes (e.g., N+/p-type well diode or P+/n-type well diode), and/or one or more bipolar junction transistor (e.g., NPN bipolar junction transistor or PNP bipolar junction transistor).
FIG.5 is a schematic view of an exemplary partially-fabricatedsemiconductor structure500 including a plurality of semiconductor devices. The present disclosure provides a streamlined, simple, and cost effective process to fabricate n-type FinFET devices, p-type FinFET devices, and other suitable semiconductor devices (e.g., bipolar junction transistor structures and diodes) on the same substrate with optimized drive current for the FinFET devices. As illustrated inFIG.5,semiconductor structure500 includes a partially-fabricated n-type FinFET device550 and a partially-fabricated p-type FinFET device560 formed onsubstrate502.Semiconductor structure500 can also include suitable semiconductor structures, such as N+/p-type well diode510, an exemplary P+/n-type well diode520, an exemplary NPN:bipolar junction transistor530, and an exemplary PNPbipolar junction transistor540. The semiconductor structures formed onsubstrate502 are further described inFIGS.6-8.
In some embodiments, the semiconductor structures formed onsubstrate502 can be separated bySTI structures512.Substrate502 can include various doped regions, such as p-type well504 and n-type well506 that are respectively doped with p-type dopants and n-type dopants.Substrate502 can further include other suitable doped regions and are not illustrated inFIGS.5-8 for simplicity. A dielectric layer, such as interlayer dielectric layer (ILD)580, is disposed on the semiconductor structures and a plurality ofinterconnect structures582 extends throughILD580 and are in contact with terminals of various semiconductor devices to provide electrical connections. Examples of interconnect structures can be through silicon vias (TSVs) formed of conductive materials, such as cobalt, copper, tungsten, any suitable conductive material, and/or combinations thereof.
FIG.6 is a schematic view of exemplary partially-fabricated semiconductor structures including a partially-fabricated n-type FinFET device550, a partially-fabricated p-type FinFET device560, and interlayer dielectric (ILD)layer580, in accordance with some embodiments.ILD layer580 can include a dielectric material deposited using a deposition method suitable for flowable dielectric materials (e.g., flowable silicon oxide, flowable silicon nitride, flowable silicon oxynitride, flowable silicon carbide, or flowable silicon oxycarbide). For example, flowable silicon oxide can be deposited using flowable CVD (FCVD). In some embodiments, the dielectric material is silicon oxide. In some embodiments,ILD layer580 can have a vertical thickness along a z-axis in a range from about 50 nm to about 200 nm. Based on the disclosure herein, other materials, thicknesses, and formation methods forILD layer580 are within the scope this disclosure.
In some embodiments, partially-fabricated n-type FinFET device550 can includesubstrate502,dielectric layer608,channel region605, first and second source/drain (S/D)regions610, andSTI regions512. In some embodiments,dielectric layer608 is a buried oxide layer of an SOI structure and formed over p-type well504. In some embodiments,substrate502 is a p-type substrate. In some embodiments,substrate502 is Si (100). In some embodiments, first and second source/drain regions610 have n-type dopants.
In some embodiments, the partially-fabricated p-type FinFET device560 can includesubstrate502, n-type well506, buriedchannel region615, first and second source/drain (S/D)regions620, andSTI regions512. In some embodiments, buriedchannel region615 can be a portion of a fin structure. In some embodiments, buriedchannel region615 and source/drain (S/D)regions620 can include SiGe. In some embodiments,substrate502 can be a p-type substrate. In some embodiments,substrate502 is Si (100). In some embodiments, first and second source/drain regions620 can have p-type dopants. In some embodiments, n-type well506 can be doped with n-type dopants to a nominal concentration. In some embodiments, n-type well can be formed in the substrate under the fin structures, by doping the substrate using ion implantation.
In some embodiments, n-type FinFET device550 and p-type FinFET device560 can be respectively similar to n-type FinFET devices250 and partially-fabricated p-type FinFET devices260 described above inFIG.2. For example, fin structures of n-type FinFET device550 can include silicon having (110) or (100) rotated 45-degree ((100) R45) crystal orientation. In some embodiments, fin structures of p-type FinFET device560 can include SiGe having (100) crystal orientation. Similar to selection of crystal orientations for the FinFET devices described inFIG.2, selectively choosing a dual crystal orientation for the fin structures inFIGS.5 and6, electron transport of n-type FinFET device550 and p-type FinFET device560 can be optimized.
FIGS.7A and7B illustrate an exemplary N+/p-type well diode510 (FIG.7A) and an exemplary P+/n-type well diode520 (FIG.7B) ofsemiconductor device500 inFIG.5, in accordance with some embodiments. The N+/p-type well diode and P+/n-type well diode can include a third fin structure having SiGe. The p-type FinFET described above can also include SiGe in the fin structure. As such, the diode can be integrated with the above disclosed FinFETs to form semiconductor devices. In addition, the diodes illustrated inFIGS.8A-81B can include n-type and p-type regions formed using epitaxial growth processes similar to those described inFIG.4M, such that different devices can be formed on the same substrate without using additional fabrication steps.
Referring toFIG.7A, an N+/p-type well diode510 can be formed onsubstrate502 and include asemiconductor structure715, p-type region720, n-type region710, a p-type well504 formed insubstrate502 undersemiconductor structure715, and anSTI structure512 between p-type and n-type regions720 and710 respectively. In some embodiments, n-type region710 can include n-type dopants. In some embodiments, p-type region720 and p-type well504 can include p-type dopants. In some embodiments,semiconductor structure715 can be a fin structure formed of SiGe.
Referring toFIG.8B, a P+/n-type well diode520 can be formed onsubstrate502 and includesemiconductor structure715, p-type region740, n-type region730, an n-type well506 formed insubstrate502 undersemiconductor structure715, andSTI structure512 between p-type and n-type regions740 and730 respectively. In some embodiments, n-type region730 and n-type well506 can include n-type dopants. In some embodiments, p-type region740 can include p-type dopants.
In some embodiments,substrate502 can be a bulk material, such as Si. In some embodiments, bulk SiGe, bulk germanium (Ge), SiGe on insulator, or Ge on insulator can be used assubstrate502. In some embodiments,semiconductor structure715 can include SiGe. SiGe has several advantageous features. Since SiGe has a smaller band gap and therefore a lower avalanche breakdown field than Si, it is particularly suitable for the gated p-i-n diode employing the avalanche mechanism. With lower avalanche breakdown field, device reliability is improved since hot carrier energy is lowered. Also, devices with SiGe in the doped regions can induce compressive stress on the device channel and further enhance the avalanche mechanism. SiGe can be epitaxially grown in a chamber having pressure of about 1 mTorr to about 100 Torr and grown to a thickness of between about 2 nm and about 100 nm. The resulting Ge content is between about 10% and about 80%.STI structure512 can be formed by etching shallow trenches insubstrate502 and filling the trenches with an insulator, such as silicon oxide.
FIGS.8A and8B illustrate an exemplary NPN bipolar junction transistor530 (FIG.8A) and an exemplary PNP bipolar junction transistor540 (FIG.8B) ofsemiconductor device500 inFIG.5, in accordance with some embodiments. The bipolar junction transistor can include SiGe in the fin structure. The p-i-n diodes described above can include SiGe in the channel. And the p-type FinFET described above can also include SiGe in the fin structure. As such, the bipolar junction transistor can be integrated with the above disclosed FinFETs and p-i-n diodes to form semiconductor devices.
Referring toFIG.8A, an NPNbipolar junction transistor530 can include asubstrate502, asemiconductor structure715, a firstdoped region810, a seconddoped region820, a thirddoped region830, a p-type well504 formed withinsubstrate502 undersemiconductor structure715, an n-type well506, and anSTI structure512. In some embodiments, firstdoped region810 can include an collector region. In some embodiments, seconddoped region820 can include a base region. In some embodiments, thirddoped region830 can include an emitter region. In some embodiments, firstdoped region810 and thirddoped region830 can include a first type dopant and seconddoped region820 can include a second type dopant opposite to the first type (e.g., the collector/emitter region can have a different type of dopant than that of the base region). In some embodiments, firstdoped region810 and thirddoped region830 can include n-type dopants as the first type dopant. In some embodiments, seconddoped region820 can include p-type dopants as the second type dopant. In some embodiments,semiconductor structure715 can be a fin structure including SiGe.
Referring toFIG.8B, a PNPbipolar junction transistor540 can includesubstrate502,semiconductor structure715 with a firstdoped region840, a seconddoped region870, a thirddoped region880, an n-type well506 formed withinsubstrate502, andSTI structure512 formed between doped regions. In some embodiments, firstdoped region840 can include an emitter region. In some embodiments, seconddoped region870 can include a base region. In some embodiments, thirddoped region880 can include a collector region. In some embodiments, firstdoped region840 and thirddoped region880 can include a first type dopant and seconddoped region870 can include a second type dopant opposite to the first type. In some embodiments, firstdoped region840 and thirddoped region880 can include n-type dopants. In some embodiments, firstdoped region840 and thirddoped region880 can include p-type dopants. In some embodiments, seconddoped region870 can include n-type dopants. In some embodiments,semiconductor structure715 extends laterally throughsubstrate502. In some embodiments,semiconductor structure715 can be a fin structure including SiGe.
Various embodiments in accordance with this disclosure provide a semiconductor device. The semiconductor device can include a substrate, a first fin structure including a first material having a first top surface crystal orientation, and a second fin structure including a second material having a second top surface crystal orientation. The second material can be different from the first material. And the second crystal orientation can be different from the first top surface crystal orientation.
Various embodiments in accordance with this disclosure also provide a semiconductor device. The semiconductor device can include a substrate, a first fin field effect transistor (FinFET), a second FinFET, and a third fin structure, disposed on the substrate. The first FinFET can include a first fin structure with a first material having a first top surface crystal orientation. The second FinFET can include a second fin structure with a second material having a second top surface crystal orientation. The second material can be different from the first material. And the second top surface crystal orientation can be different from the first top surface crystal orientation. The third fin structure can include SiGe.
Various embodiments in accordance with this disclosure also provide a method of fabricating a semiconductor device. The method can include providing a substrate with a device layer; removing a portion of the device layer; forming a SiGe epitaxy layer over a portion of the substrate, where the device layer on the portion of the substrate is removed; and etching the device layer and SiGe epitaxy layer to form a first fin structure including a first material having a first top surface crystal orientation and a second fin structure including a second material having a second top surface crystal orientation. The second material can be different from the first material. And the second crystal orientation can be different from the first top surface crystal orientation.
It is to be appreciated that the Detailed Description section, and not the Abstract of the Disclosure, is intended to be used to interpret the claims. The Abstract of the Disclosure section can set forth one or more but not all exemplary embodiments contemplated and thus, are not intended to be limiting to the subjoined claims.
The foregoing disclosure outlines features of several embodiments so that those skilled in the art can better understand the aspects of the present disclosure. Those skilled in the art will appreciate that they can readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art will also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they can make various changes, substitutions, and alterations herein without departing from the spirit and scope of the subjoined claims.

Claims (20)

What is claimed is:
1. A method for forming a semiconductor structure, comprising:
providing a silicon-on-insulator (SOI) substrate comprising a device layer, a buried oxide (BOX) layer, and a silicon substrate, wherein a first crystal orientation of the device layer is different from a second crystal orientation of the silicon substrate;
removing a portion of the device layer to expose a portion of the silicon substrate;
forming a silicon germanium (SiGe) epitaxy layer on the SOI substrate;
forming a first fin structure in the device layer; and
removing a portion of the SiGe epitaxy layer to form a second fin structure.
2. The method ofclaim 1, wherein forming the SiGe epitaxy layer comprises depositing a SiGe material on the exposed portion of the silicon substrate.
3. The method ofclaim 1, wherein forming the Si Ge epitaxy layer comprises forming a spacer on top and side surfaces of the device layer to isolate the SiGe epitaxy layer and the device layer.
4. The method ofclaim 1, further comprising planarizing top surfaces of the device layer and the SiGe epitaxy layer.
5. The method ofclaim 1, wherein forming the first fin structure comprises removing another portion of the device layer, a portion of the BOX layer, and another portion of the silicon substrate.
6. The method ofclaim 1, further comprising etching the portion of the silicon substrate to form the second fin structure.
7. The method ofclaim 1, further comprising forming a shallow trench isolation (STI) recess between the first and second fin structures.
8. A method for forming a semiconductor structure, comprising:
removing a portion of a device layer of a silicon-on-insulator (SOI) substrate and a portion of a buried oxide (BOX) layer of the SOI substrate to expose a silicon substrate of the SOI substrate, wherein the portion of the device layer and the portion of the BOX layer are in a first region of the SOI substrate;
forming a silicon germanium (SiGe) epitaxy layer in the first region of the SOI substrate;
forming a first fin structure in the first region of the SOI substrate and having a first crystal orientation perpendicular to the SOI substrate; and
etching the device layer and the BOX layer to form a second fin structure in a second region of the SOI substrate and having second crystal orientation perpendicular to the SOI substrate.
9. The method ofclaim 8, wherein forming the SiGe epitaxy layer comprises depositing a SiGe material on an exposed portion of the silicon substrate.
10. The method ofclaim 8, wherein:
the first crystal orientation is (100); and
the second crystal orientation is (110).
11. The method ofclaim 8, further comprising planarizing top surfaces of the device layer and the SiGe epitaxy layer.
12. The method ofclaim 8, further comprising removing a portion of the silicon substrate to form the second fin structure.
13. The method ofclaim 8, wherein forming the first fin structure comprises removing a portion of the SiGe epitaxy layer and a portion of the silicon substrate.
14. The method ofclaim 8, further comprising forming a gate structure over the first and second fin structures.
15. A method for forming a semiconductor structure, comprising:
forming a device layer and a dielectric layer on a first region of a substrate;
forming a silicon germanium (SiGe) epitaxy layer on a second region of the substrate and having a second crystal orientation different from a first crystal orientation of the device layer, wherein top surfaces of the SiGe epitaxy layer and the device layer are coplanar;
forming a first fin structure in the first region of the substrate;
forming a second fin structure in the second region of the substrate; and
reducing a height of the first and second fin structures.
16. The method ofclaim 15, wherein forming the SiGe epitaxy layer comprises forming a spacer on top and side surfaces of the device layer to isolate the SiGe epitaxy layer and the device layer.
17. The method ofclaim 15, further comprising planarizing top surfaces of the device layer and the SiGe epitaxy layer.
18. The method ofclaim 15, wherein forming the SiGe epitaxy layer comprises etching the SiGe epitaxy layer to form a slanted sidewall.
19. The method ofclaim 15, further comprising forming source/drain structures on the first and second fin structures.
20. The method ofclaim 15, wherein the first crystal orientation is rotated 45-degrees with respect to the second crystal orientation.
US18/308,1462018-07-312023-04-27Dual crystal orientation for semiconductor devicesActiveUS12094786B2 (en)

Priority Applications (2)

Application NumberPriority DateFiling DateTitle
US18/308,146US12094786B2 (en)2018-07-312023-04-27Dual crystal orientation for semiconductor devices
US18/770,299US20240363444A1 (en)2018-07-312024-07-11Dual crystal orientation for semiconductor devices

Applications Claiming Priority (4)

Application NumberPriority DateFiling DateTitle
US201862712766P2018-07-312018-07-31
US16/426,660US10930569B2 (en)2018-07-312019-05-30Dual crystal orientation for semiconductor devices
US17/174,942US11646238B2 (en)2018-07-312021-02-12Dual crystal orientation for semiconductor devices
US18/308,146US12094786B2 (en)2018-07-312023-04-27Dual crystal orientation for semiconductor devices

Related Parent Applications (1)

Application NumberTitlePriority DateFiling Date
US17/174,942ContinuationUS11646238B2 (en)2018-07-312021-02-12Dual crystal orientation for semiconductor devices

Related Child Applications (1)

Application NumberTitlePriority DateFiling Date
US18/770,299ContinuationUS20240363444A1 (en)2018-07-312024-07-11Dual crystal orientation for semiconductor devices

Publications (2)

Publication NumberPublication Date
US20230290689A1 US20230290689A1 (en)2023-09-14
US12094786B2true US12094786B2 (en)2024-09-17

Family

ID=69228954

Family Applications (4)

Application NumberTitlePriority DateFiling Date
US16/426,660ActiveUS10930569B2 (en)2018-07-312019-05-30Dual crystal orientation for semiconductor devices
US17/174,942Active2040-02-20US11646238B2 (en)2018-07-312021-02-12Dual crystal orientation for semiconductor devices
US18/308,146ActiveUS12094786B2 (en)2018-07-312023-04-27Dual crystal orientation for semiconductor devices
US18/770,299PendingUS20240363444A1 (en)2018-07-312024-07-11Dual crystal orientation for semiconductor devices

Family Applications Before (2)

Application NumberTitlePriority DateFiling Date
US16/426,660ActiveUS10930569B2 (en)2018-07-312019-05-30Dual crystal orientation for semiconductor devices
US17/174,942Active2040-02-20US11646238B2 (en)2018-07-312021-02-12Dual crystal orientation for semiconductor devices

Family Applications After (1)

Application NumberTitlePriority DateFiling Date
US18/770,299PendingUS20240363444A1 (en)2018-07-312024-07-11Dual crystal orientation for semiconductor devices

Country Status (3)

CountryLink
US (4)US10930569B2 (en)
CN (1)CN110783335A (en)
TW (1)TW202105619A (en)

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
CN109411415B (en)*2018-09-072021-04-30上海集成电路研发中心有限公司Method for forming semiconductor structure
US20230034875A1 (en)*2021-07-292023-02-02Invention And Collaboration Laboratory Pte. Ltd.Transistor structure
KR102859601B1 (en)*2021-09-082025-09-17삼성전자주식회사Semiconductor devices

Citations (15)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US20050224875A1 (en)*2004-03-312005-10-13International Business Machines CorporationHigh mobility plane cmos soi
US20090159972A1 (en)2007-12-192009-06-25Interuniversitair Microelektronica Centrum Vzw (Imec)Method of fabricating multi-gate semiconductor devices with improved carrier mobility
US20130244392A1 (en)*2012-03-192013-09-19Samsung Electronics Co., Ltd.Method of fabricating fin-field effect transistors (finfets) having different fin widths
US20140054648A1 (en)*2012-08-272014-02-27Toshiba America Electronic Components, Inc.Needle-shaped profile finfet device
US20140145242A1 (en)2012-11-292014-05-29Taiwan Semiconductor Manufacturing Company, Ltd.Fin-Last FinFET and Methods of Forming Same
US20140335665A1 (en)2013-05-082014-11-13International Business Machines CorporationLow extension resistance iii-v compound fin field effect transistor
US20140357060A1 (en)*2013-05-282014-12-04Stmicroelectronics, Inc.Method for the formation of fin structures for finfet devices
US20150333086A1 (en)*2014-05-192015-11-19Stmicroelectronics, IncMethod for making semiconductor device with different fin sets
US20160379894A1 (en)2015-06-242016-12-29International Business Machines CorporationSemiconductor Device Structure With 110-PFET and 111-NFET Current Flow Direction
US20170047331A1 (en)2015-08-112017-02-16International Business Machines CorporationHybrid substrate engineering in cmos finfet integration for mobility improvement
US9991262B1 (en)2017-06-152018-06-05Taiwan Semiconductor Manufacturing Co., Ltd.Semiconductor device on hybrid substrate and method of manufacturing the same
US20180247929A1 (en)2017-02-252018-08-30Indian Institute Of ScienceSemiconductor devices and methods to enhance electrostatic discharge (esd) robustness, latch-up, and hot carrier immunity
US20180301384A1 (en)2017-04-122018-10-18Taiwan Semiconductor Manufacturing Co., Ltd.Finfet semiconductor structure having hybrid substrate and method of fabricating the same
US20180331104A1 (en)2017-05-122018-11-15International Business Machines CorporationFabrication of fin field effect transistor complementary metal-oxide-semiconductor devices with uniform hybrid channels
US10269803B2 (en)2017-08-312019-04-23Taiwan Semiconductor Manufacturing Company, Ltd.Hybrid scheme for improved performance for P-type and N-type FinFETs

Patent Citations (16)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US20050224875A1 (en)*2004-03-312005-10-13International Business Machines CorporationHigh mobility plane cmos soi
US20090159972A1 (en)2007-12-192009-06-25Interuniversitair Microelektronica Centrum Vzw (Imec)Method of fabricating multi-gate semiconductor devices with improved carrier mobility
US20130244392A1 (en)*2012-03-192013-09-19Samsung Electronics Co., Ltd.Method of fabricating fin-field effect transistors (finfets) having different fin widths
US20140054648A1 (en)*2012-08-272014-02-27Toshiba America Electronic Components, Inc.Needle-shaped profile finfet device
US20140145242A1 (en)2012-11-292014-05-29Taiwan Semiconductor Manufacturing Company, Ltd.Fin-Last FinFET and Methods of Forming Same
US20140335665A1 (en)2013-05-082014-11-13International Business Machines CorporationLow extension resistance iii-v compound fin field effect transistor
US20140357060A1 (en)*2013-05-282014-12-04Stmicroelectronics, Inc.Method for the formation of fin structures for finfet devices
US9299721B2 (en)2014-05-192016-03-29Stmicroelectronics, Inc.Method for making semiconductor device with different fin sets
US20150333086A1 (en)*2014-05-192015-11-19Stmicroelectronics, IncMethod for making semiconductor device with different fin sets
US20160379894A1 (en)2015-06-242016-12-29International Business Machines CorporationSemiconductor Device Structure With 110-PFET and 111-NFET Current Flow Direction
US20170047331A1 (en)2015-08-112017-02-16International Business Machines CorporationHybrid substrate engineering in cmos finfet integration for mobility improvement
US20180247929A1 (en)2017-02-252018-08-30Indian Institute Of ScienceSemiconductor devices and methods to enhance electrostatic discharge (esd) robustness, latch-up, and hot carrier immunity
US20180301384A1 (en)2017-04-122018-10-18Taiwan Semiconductor Manufacturing Co., Ltd.Finfet semiconductor structure having hybrid substrate and method of fabricating the same
US20180331104A1 (en)2017-05-122018-11-15International Business Machines CorporationFabrication of fin field effect transistor complementary metal-oxide-semiconductor devices with uniform hybrid channels
US9991262B1 (en)2017-06-152018-06-05Taiwan Semiconductor Manufacturing Co., Ltd.Semiconductor device on hybrid substrate and method of manufacturing the same
US10269803B2 (en)2017-08-312019-04-23Taiwan Semiconductor Manufacturing Company, Ltd.Hybrid scheme for improved performance for P-type and N-type FinFETs

Also Published As

Publication numberPublication date
US11646238B2 (en)2023-05-09
US20230290689A1 (en)2023-09-14
US20200043810A1 (en)2020-02-06
CN110783335A (en)2020-02-11
US20210193535A1 (en)2021-06-24
US20240363444A1 (en)2024-10-31
TW202105619A (en)2021-02-01
US10930569B2 (en)2021-02-23

Similar Documents

PublicationPublication DateTitle
KR102030725B1 (en)Semiconductor device and method
US10770559B2 (en)Gate structure and methods of forming metal gate isolation
TWI570915B (en) Semiconductor device and method of manufacturing fin field effect transistor device
TWI514580B (en) Semiconductor component and method of forming same
US12199158B2 (en)Non-conformal oxide liner and manufacturing methods thereof
US10868131B2 (en)Gaseous spacer and methods of forming same
KR101979515B1 (en)Semiconductor device and method
US10872897B2 (en)Cutting metal gates in fin field effect transistors
CN111261523B (en)Semiconductor device and method of forming the same
US12094786B2 (en)Dual crystal orientation for semiconductor devices
US11949002B2 (en)Semiconductor device and method
US20210313450A1 (en)FinFET Device and Method
US12125908B2 (en)Semiconductor device and method
US20190067020A1 (en)Fin Patterning for Semiconductor Devices
CN113178416A (en)Fin field effect transistor device having contact plug with recessed profile
CN110970489A (en)Semiconductor device and method of forming a semiconductor device
US20240355820A1 (en)Integrated circuit structure and manufacturing method thereof
US10867860B2 (en)Methods of forming FinFET device
US10283624B1 (en)Semiconductor structure and method for forming the same
CN114975439A (en)Integrated circuit, complementary metal oxide semiconductor device and manufacturing method thereof
US20230377995A1 (en)Gate structure and method of forming same
CN114724952A (en)Method of forming semiconductor device
US20230411527A1 (en)Semiconductor device and manufacturing method thereof
KR20230127180A (en)Finfet device and method of forming same

Legal Events

DateCodeTitleDescription
FEPPFee payment procedure

Free format text:ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

ASAssignment

Owner name:TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD., TAIWAN

Free format text:ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:CHIANG, KUO-CHENG;WANG, CHIH-HAO;TSAI, CHING-WEI;AND OTHERS;SIGNING DATES FROM 20201127 TO 20201216;REEL/FRAME:063474/0497

STPPInformation on status: patent application and granting procedure in general

Free format text:DOCKETED NEW CASE - READY FOR EXAMINATION

STPPInformation on status: patent application and granting procedure in general

Free format text:NON FINAL ACTION MAILED

STPPInformation on status: patent application and granting procedure in general

Free format text:RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER

STPPInformation on status: patent application and granting procedure in general

Free format text:NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS

STPPInformation on status: patent application and granting procedure in general

Free format text:PUBLICATIONS -- ISSUE FEE PAYMENT VERIFIED

STCFInformation on status: patent grant

Free format text:PATENTED CASE

CCCertificate of correction

[8]ページ先頭

©2009-2025 Movatter.jp