Movatterモバイル変換


[0]ホーム

URL:


TW334617B - The process of DRAM cell with crown capacitor - Google Patents

The process of DRAM cell with crown capacitor

Info

Publication number
TW334617B
TW334617BTW086108834ATW86108834ATW334617BTW 334617 BTW334617 BTW 334617BTW 086108834 ATW086108834 ATW 086108834ATW 86108834 ATW86108834 ATW 86108834ATW 334617 BTW334617 BTW 334617B
Authority
TW
Taiwan
Prior art keywords
insulating
conductive layer
etching stopper
expose
screen
Prior art date
Application number
TW086108834A
Other languages
Chinese (zh)
Inventor
Yan-Shiann Jean
Sheau-Yu Wang
Jia-Shyong Jeng
Chyi-Huei Lin
Original Assignee
Nanya Technology Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Nanya Technology Co LtdfiledCriticalNanya Technology Co Ltd
Priority to TW086108834ApriorityCriticalpatent/TW334617B/en
Priority to US08/934,617prioritypatent/US5989952A/en
Application grantedgrantedCritical
Publication of TW334617BpublicationCriticalpatent/TW334617B/en

Links

Landscapes

Abstract

A process of DRAM cell with crown capacitor, it includes following steps: (a) Provide semiconductor substrate, which has already formed transistor that includes gate, source/drain and an insulating to cover on transistor. (b) Selectively etch insulating till the semiconductor substrate surface, to form a contact opening to expose one of source and drain as contact area. (c) Form 1st conductive layer to cover on insulating surface, and fill contact window, and to form electrical connection with contact area. (d) Sequentially form etching stopper and a screen layer on 1st conductive layer, in which, the etching stopper has different material with 1st conductive layer. (e) Define the pattern of screen to form plural openings, to expose area used for separating each memory cell. (f) Form insulating sidewall at screen sidewall, and remove the exposing portion of etching stopper. (g) Use insulating sidewall as mask, anisotropically etch screen and 1st conductive layer, separately till exposing etching stop and insulating surface, used to define a capacitor range. (h) Remove portion of etching stopper that is uncovered by insulating sidewall layer, to expose 1st conductive surface. (I) Use insulating sidewall as mask, anisotropically etch 1st conductive layer till a certain depth, used to form a storage electrode with protruding crown-shape. (j) Remove insulating sidewall and etching stopper. (k) Form dielectric layer on capacitor storage electrode to expose the surface. (l) Form 2nd conductive layer on dielectric layer, to compose a relative electrode, to finish the producing of DRAM cell.
TW086108834A1996-08-301997-06-24The process of DRAM cell with crown capacitorTW334617B (en)

Priority Applications (2)

Application NumberPriority DateFiling DateTitle
TW086108834ATW334617B (en)1997-06-241997-06-24The process of DRAM cell with crown capacitor
US08/934,617US5989952A (en)1996-08-301997-09-22Method for fabricating a crown-type capacitor of a DRAM cell

Applications Claiming Priority (1)

Application NumberPriority DateFiling DateTitle
TW086108834ATW334617B (en)1997-06-241997-06-24The process of DRAM cell with crown capacitor

Publications (1)

Publication NumberPublication Date
TW334617Btrue TW334617B (en)1998-06-21

Family

ID=58263003

Family Applications (1)

Application NumberTitlePriority DateFiling Date
TW086108834ATW334617B (en)1996-08-301997-06-24The process of DRAM cell with crown capacitor

Country Status (1)

CountryLink
TW (1)TW334617B (en)

Similar Documents

PublicationPublication DateTitle
KR950000660B1 (en) Microcontact Formation Method for Highly Integrated Devices
TW359868B (en)DRAM capacitors and production process therefor
US7608508B2 (en)Method for manufacturing semiconductor device
TW345741B (en)Process for producing a capacitor for DRAM
TW428317B (en)Method of manufacturing cylindrical shaped capacitor
TW334617B (en)The process of DRAM cell with crown capacitor
KR930005211A (en) DRAM cell and manufacturing method thereof
US5770464A (en)Method for fabricating semiconductor devices having lightly doped drain
KR20050002026A (en)Method of manufacturing capacitor for semiconductor device
JPH0254960A (en)Manufacture of semiconductor device
TW354426B (en)Method for manufacturing a DRAM capacitor
JPS5764965A (en)Semiconductor device
KR970053925A (en) Manufacturing Method of Flash Memory Cell
TW331029B (en)The crown shape stack capacitor and its producing method
TW369694B (en)DRAM capacitor structure and its process
KR100618676B1 (en) Semiconductor Memory Manufacturing Method
KR100218308B1 (en) Capacitor Manufacturing Method for Highly Integrated Semiconductor Devices
KR970054214A (en) Manufacturing Method of Flash Memory Cell
TW258834B (en)Process of capacitor for DRAM cell
TW333683B (en)The improving processes for DRAM capacitor
KR100257711B1 (en) Manufacturing method of semiconductor device
KR970024232A (en) Mask ROM Manufacturing Method
TW239234B (en)Process of DRAM
TW329549B (en)The manufacturing method for increasing capacitance of capacitor in DRAM
TW343373B (en)Process for producing a semiconductor component

Legal Events

DateCodeTitleDescription
MK4AExpiration of patent term of an invention patent

[8]ページ先頭

©2009-2025 Movatter.jp