Movatterモバイル変換


[0]ホーム

URL:


EP0372226A2 - Parallel pseudorandom pattern generator with varying phase shift and method for simulating such a generator - Google Patents

Parallel pseudorandom pattern generator with varying phase shift and method for simulating such a generator
Download PDF

Info

Publication number
EP0372226A2
EP0372226A2EP89120349AEP89120349AEP0372226A2EP 0372226 A2EP0372226 A2EP 0372226A2EP 89120349 AEP89120349 AEP 89120349AEP 89120349 AEP89120349 AEP 89120349AEP 0372226 A2EP0372226 A2EP 0372226A2
Authority
EP
European Patent Office
Prior art keywords
shift register
cell
linear feedback
input
exclusive
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Withdrawn
Application number
EP89120349A
Other languages
German (de)
French (fr)
Other versions
EP0372226A3 (en
Inventor
Paul Harold Bardell, Jr.
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
International Business Machines Corp
Original Assignee
International Business Machines Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by International Business Machines CorpfiledCriticalInternational Business Machines Corp
Publication of EP0372226A2publicationCriticalpatent/EP0372226A2/en
Publication of EP0372226A3publicationCriticalpatent/EP0372226A3/en
Withdrawnlegal-statusCriticalCurrent

Links

Images

Classifications

Definitions

Landscapes

Abstract

Phase enhancement means are employed in conjunction with linear feedback shift registers to generate sequences of binary pattern vectors which are much more structurally independent of one another thus enabling more thorough and comprehensive testing of integrated circuit systems. More particularly, the present invention employs a plurality of exclusive-OR gates in an array of one gate per shift register output cell to generate the desired uncorrelated pattern strings. This facilitates testing of integrated circuit devices and systems and is particularly useful for built-in test situations for very large scale integrated circuits which employ pseudorandom test methods.

Description

Claims (13)

EP198901203491988-12-091989-11-03Parallel pseudorandom pattern generator with varying phase shift and method for simulating such a generatorWithdrawnEP0372226A3 (en)

Applications Claiming Priority (2)

Application NumberPriority DateFiling DateTitle
US07/281,617US4959832A (en)1988-12-091988-12-09Parallel pseudorandom pattern generator with varying phase shift
US2816171988-12-09

Publications (2)

Publication NumberPublication Date
EP0372226A2true EP0372226A2 (en)1990-06-13
EP0372226A3 EP0372226A3 (en)1992-04-01

Family

ID=23078068

Family Applications (1)

Application NumberTitlePriority DateFiling Date
EP19890120349WithdrawnEP0372226A3 (en)1988-12-091989-11-03Parallel pseudorandom pattern generator with varying phase shift and method for simulating such a generator

Country Status (3)

CountryLink
US (1)US4959832A (en)
EP (1)EP0372226A3 (en)
JP (1)JP2603345B2 (en)

Cited By (15)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
WO1992001255A1 (en)*1990-07-051992-01-23Siemens AktiengesellschaftCircuit arrangement for distributing on-chip generated test patterns with at least one scan path
ES2038912A2 (en)*1991-09-301993-08-01Alcatel Standard ElectricaSynchronous system for parallel data scrambling.
EP1113279A3 (en)*1999-12-202003-11-12Texas Instruments IncorporatedLbist controller circuits, systems, and methods with automated maximum scan channel lentgh determination
EP1257837A4 (en)*1999-11-232005-01-12Mentor Graphics CorpPhase shifter with reduced linear dependency
EP1069497A3 (en)*1999-07-102005-02-09Samsung Electronics Co., Ltd.Pseudo-random data generator and scrambler using the same
US7093175B2 (en)1999-11-232006-08-15Janusz RajskiDecompressor/PRPG for applying pseudo-random and deterministic test patterns
US7111209B2 (en)1999-11-232006-09-19Janusz RajskiTest pattern compression for an integrated circuit test environment
US7237162B1 (en)*2001-09-072007-06-26Synopsys, Inc.Deterministic BIST architecture tolerant of uncertain scan chain outputs
US7260591B2 (en)1999-11-232007-08-21Janusz RajskiMethod for synthesizing linear finite state machines
US7478296B2 (en)1999-11-232009-01-13Janusz RajskiContinuous application and decompression of test patterns to a circuit-under-test
US7493540B1 (en)1999-11-232009-02-17Jansuz RajskiContinuous application and decompression of test patterns to a circuit-under-test
US7500163B2 (en)1999-11-232009-03-03Janusz RajskiMethod and apparatus for selectively compacting test responses
US8533547B2 (en)1999-11-232013-09-10Mentor Graphics CorporationContinuous application and decompression of test patterns and selective compaction of test responses
US9134370B2 (en)1999-11-232015-09-15Mentor Graphics CorporationContinuous application and decompression of test patterns and selective compaction of test responses
US9664739B2 (en)1999-11-232017-05-30Mentor Graphics CorporationContinuous application and decompression of test patterns and selective compaction of test responses

Families Citing this family (24)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
US5031129A (en)*1989-05-121991-07-09Alcatel Na Network Systems Corp.Parallel pseudo-random generator for emulating a serial pseudo-random generator and method for carrying out same
US5260946A (en)*1991-06-031993-11-09Hughes Missile Systems CompanySelf-testing and self-configuration in an integrated circuit
US5369648A (en)*1991-11-081994-11-29Ncr CorporationBuilt-in self-test circuit
US5357523A (en)*1991-12-181994-10-18International Business Machines CorporationMemory testing system with algorithmic test data generation
US5412665A (en)*1992-01-101995-05-02International Business Machines CorporationParallel operation linear feedback shift register
US5394405A (en)*1992-04-241995-02-28International Business Machines CorporationUniversal weight generator
KR100345969B1 (en)*1993-08-102002-10-25소니 가부시끼 가이샤Code generation method and apparatus for spread spectrum communications
US5642362A (en)*1994-07-201997-06-24International Business Machines CorporationScan-based delay tests having enhanced test vector pattern generation
US6324558B1 (en)1995-02-142001-11-27Scott A. WilberRandom number generator and generation method
US5574733A (en)*1995-07-251996-11-12Intel CorporationScan-based built-in self test (BIST) with automatic reseeding of pattern generator
WO1997005499A1 (en)*1995-07-261997-02-13Advantest CorporationMethod and apparatus for fast pattern generation
US6252958B1 (en)*1997-09-222001-06-26Qualcomm IncorporatedMethod and apparatus for generating encryption stream ciphers
US5943492A (en)*1997-12-051999-08-24Digital Equipment CorporationApparatus and method for generating external interface signals in a microprocessor
US6188714B1 (en)1998-12-292001-02-13Texas Instruments IncorporatedParallel M-sequence generator circuit
US6981010B1 (en)*2000-08-022005-12-27Board Of Regents Of The University Of NebraskaSystem and method for generating psuedo-noise sequences
US6862605B2 (en)*2001-08-152005-03-01Scott A. WilberTrue random number generator and entropy calculation device and method
US6981191B2 (en)*2001-10-122005-12-27Sun Microsystems, Inc.ASIC logic BIST employing registers seeded with differing primitive polynomials
DE10161042B4 (en)*2001-12-122004-02-05Infineon Technologies Ag Method for operating a semiconductor memory and semiconductor memory
DE10307798A1 (en)*2003-02-242004-09-09OCé PRINTING SYSTEMS GMBH Method for monitoring printed data in a printing system
US7818574B2 (en)*2004-09-102010-10-19International Business Machines CorporationSystem and method for providing dynamically authorized access to functionality present on an integrated circuit chip
JPWO2008142735A1 (en)*2007-05-212010-08-05富士通株式会社 Method and apparatus for generating binary pseudo-random data
US7839155B2 (en)*2008-12-152010-11-23Texas Instruments IncorporatedMethods and apparatus to analyze on-chip controlled integrated circuits
CN103376405B (en)*2012-04-272015-09-09国际商业机器公司For the method and apparatus of scanning chain diagnosis
US10673662B2 (en)*2018-05-112020-06-02Keysight Technologies, Inc.Methods and circuits for generating parallel pseudorandom binary sequences

Family Cites Families (17)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
DE2124320C1 (en)*1971-05-171978-04-27Siemens Ag, 1000 Berlin Und 8000 Muenchen Electrical circuit for generating a large number of different codes
GB1500132A (en)*1974-03-071978-02-08Standard Telephones Cables LtdMulti-level data scramblers and descramblers
JPS5199439A (en)*1975-02-281976-09-02Fujitsu Ltd
US3986168A (en)*1975-06-021976-10-12Ncr CorporationMultichannel error signal generator
US4023026A (en)*1975-12-151977-05-10International Telephone And Telegraph CorporationPseudo-random coder with improved near range rejection
JPS5523337A (en)*1978-08-031980-02-19Nippon Denso Co LtdFuel injection device
GB2049958B (en)*1979-03-151983-11-30Nippon Electric CoIntegrated logic circuit adapted to performance tests
US4340857A (en)*1980-04-111982-07-20Siemens CorporationDevice for testing digital circuits using built-in logic block observers (BILBO's)
US4571556A (en)*1983-07-281986-02-18Mi Medical & Scientific Instruments, Inc.Randomized-clock circuit
JPS6197746A (en)*1984-10-151986-05-16インタ−ナショナル ビジネス マシ−ンズ コ−ポレ−ションRandom number generator
JPS62118272A (en)*1985-11-191987-05-29Ando Electric Co LtdPattern generating device
US4769777A (en)*1986-06-251988-09-06General Electric CompanyUnpredictable bit stream generator
US4864525A (en)*1986-07-111989-09-05Clarion Co., Ltd.Maximum length shift register sequence generator
US4771429A (en)*1986-09-181988-09-13Abbott LaboratoriesCircuit combining functions of cyclic redundancy check code and pseudo-random number generators
US4852023A (en)*1987-05-121989-07-25Communications Satellite CorporationNonlinear random sequence generators
US4860236A (en)*1987-10-261989-08-22University Of ManitobaCellular automaton for generating random data
US4839841A (en)*1988-02-011989-06-13Tektronix, Inc.Programmable digital multiple event generator

Cited By (30)

* Cited by examiner, † Cited by third party
Publication numberPriority datePublication dateAssigneeTitle
WO1992001255A1 (en)*1990-07-051992-01-23Siemens AktiengesellschaftCircuit arrangement for distributing on-chip generated test patterns with at least one scan path
ES2038912A2 (en)*1991-09-301993-08-01Alcatel Standard ElectricaSynchronous system for parallel data scrambling.
US7092979B1 (en)1999-07-102006-08-15Samsung Electronics Co., Ltd.Random data generator and scrambler using the same, and method therefore
KR100657240B1 (en)*1999-07-102007-01-12삼성전자주식회사 Random data generator
EP1069497A3 (en)*1999-07-102005-02-09Samsung Electronics Co., Ltd.Pseudo-random data generator and scrambler using the same
US7500163B2 (en)1999-11-232009-03-03Janusz RajskiMethod and apparatus for selectively compacting test responses
US7653851B2 (en)1999-11-232010-01-26Janusz RajskiPhase shifter with reduced linear dependency
US7111209B2 (en)1999-11-232006-09-19Janusz RajskiTest pattern compression for an integrated circuit test environment
EP1257837A4 (en)*1999-11-232005-01-12Mentor Graphics CorpPhase shifter with reduced linear dependency
US10234506B2 (en)1999-11-232019-03-19Mentor Graphics CorporationContinuous application and decompression of test patterns and selective compaction of test responses
US7260591B2 (en)1999-11-232007-08-21Janusz RajskiMethod for synthesizing linear finite state machines
US7263641B2 (en)1999-11-232007-08-28Janusz RajskiPhase shifter with reduced linear dependency
US7478296B2 (en)1999-11-232009-01-13Janusz RajskiContinuous application and decompression of test patterns to a circuit-under-test
US7493540B1 (en)1999-11-232009-02-17Jansuz RajskiContinuous application and decompression of test patterns to a circuit-under-test
US9664739B2 (en)1999-11-232017-05-30Mentor Graphics CorporationContinuous application and decompression of test patterns and selective compaction of test responses
US7506232B2 (en)1999-11-232009-03-17Janusz RajskiDecompressor/PRPG for applying pseudo-random and deterministic test patterns
US7509546B2 (en)1999-11-232009-03-24Janusz RajskiTest pattern compression for an integrated circuit test environment
US7523372B2 (en)1999-11-232009-04-21Janusz RajskiPhase shifter with reduced linear dependency
US7093175B2 (en)1999-11-232006-08-15Janusz RajskiDecompressor/PRPG for applying pseudo-random and deterministic test patterns
US7805649B2 (en)1999-11-232010-09-28Mentor Graphics CorporationMethod and apparatus for selectively compacting test responses
US7805651B2 (en)1999-11-232010-09-28Mentor Graphics CorporationPhase shifter with reduced linear dependency
US7865794B2 (en)1999-11-232011-01-04Mentor Graphics CorporationDecompressor/PRPG for applying pseudo-random and deterministic test patterns
US7877656B2 (en)1999-11-232011-01-25Mentor Graphics CorporationContinuous application and decompression of test patterns to a circuit-under-test
US7900104B2 (en)1999-11-232011-03-01Mentor Graphics CorporationTest pattern compression for an integrated circuit test environment
US8024387B2 (en)1999-11-232011-09-20Mentor Graphics CorporationMethod for synthesizing linear finite state machines
US8108743B2 (en)1999-11-232012-01-31Mentor Graphics CorporationMethod and apparatus for selectively compacting test responses
US8533547B2 (en)1999-11-232013-09-10Mentor Graphics CorporationContinuous application and decompression of test patterns and selective compaction of test responses
US9134370B2 (en)1999-11-232015-09-15Mentor Graphics CorporationContinuous application and decompression of test patterns and selective compaction of test responses
EP1113279A3 (en)*1999-12-202003-11-12Texas Instruments IncorporatedLbist controller circuits, systems, and methods with automated maximum scan channel lentgh determination
US7237162B1 (en)*2001-09-072007-06-26Synopsys, Inc.Deterministic BIST architecture tolerant of uncertain scan chain outputs

Also Published As

Publication numberPublication date
EP0372226A3 (en)1992-04-01
US4959832A (en)1990-09-25
JPH02195281A (en)1990-08-01
JP2603345B2 (en)1997-04-23

Similar Documents

PublicationPublication DateTitle
EP0372226A2 (en)Parallel pseudorandom pattern generator with varying phase shift and method for simulating such a generator
Wang et al.DS-LFSR: a BIST TPG for low switching activity
Touba et al.Synthesis of mapping logic for generating transformed pseudo-random patterns for BIST
US5258986A (en)Tightly coupled, low overhead RAM built-in self-test logic with particular applications for embedded memories
US5642362A (en)Scan-based delay tests having enhanced test vector pattern generation
US5369648A (en)Built-in self-test circuit
EP1257837B1 (en)Phase shifter with reduced linear dependency
JP2598866B2 (en) Circuit for generating a controllable weighted binary sequence
US6789220B1 (en)Method and apparatus for vector processing
Mitra et al.XMAX: X-tolerant architecture for MAXimal test compression
CA1286371C (en)Input register for test operand generation
Saleem et al.A programmable and parameterisable reseeding linear feedback shift register
Bhandari et al.A low power test pattern generator for minimizing switching activities and power consumption
Manikya et al.Design of test compression for multiple scan chains circuits
Garbolino et al.A new LFSR with D and T flip-flops as an effective test pattern generator for VLSI circuits
Kalligeros et al.New reseeding technique for LFSR-based test pattern generation
EP0196152A2 (en)Testing digital integrated circuits
Ichino et al.A seed selection procedure for LFSR-based random pattern generators
Gao et al.BIST using Cellular Automata as test pattern generator and response compaction
Nagvajara et al.Pseudorandom testing for boundary-scan design with built-in self-test
US6467067B1 (en)ε-discrepant self-test technique
Higami et al.Partial scan design and test sequence generation based on reduced scan shift method
Yuan et al.Automated synthesis of a multiple-sequence test generator using 2-D LFSR
Yu et al.An improved source design for scan BIST
Kumar et al.Design of an Improved Fault Coverage Programmable Pseudorandom Pattern Generator for Bist

Legal Events

DateCodeTitleDescription
PUAIPublic reference made under article 153(3) epc to a published international application that has entered the european phase

Free format text:ORIGINAL CODE: 0009012

AKDesignated contracting states

Kind code of ref document:A2

Designated state(s):DE FR GB

17PRequest for examination filed

Effective date:19901025

PUALSearch report despatched

Free format text:ORIGINAL CODE: 0009013

AKDesignated contracting states

Kind code of ref document:A3

Designated state(s):DE FR GB

17QFirst examination report despatched

Effective date:19941201

GRAGDespatch of communication of intention to grant

Free format text:ORIGINAL CODE: EPIDOS AGRA

GRAHDespatch of communication of intention to grant a patent

Free format text:ORIGINAL CODE: EPIDOS IGRA

STAAInformation on the status of an ep patent application or granted ep patent

Free format text:STATUS: THE APPLICATION IS DEEMED TO BE WITHDRAWN

18DApplication deemed to be withdrawn

Effective date:19961113


[8]ページ先頭

©2009-2025 Movatter.jp