



| p(x) = x³¹ + x⁶ + x² + x + 1 | ||
| Phaseshift | ||
| 0 | 0 | |
| 1 | 1,180,931,948 | |
| 2 | 214,380,249 | |
| 3 | 1,603,415,683 | |
| 4 | 428,760,498 | |
| 5 | 1,061,819,806 | |
| 6 | 1,059,347,719 | |
| 7 | 1,777,005,806 | |
| 8 | 857,520,996 | |
| 9 | 2,145,813,156 | |
| 10 | 2,123,639,612 | |
| 11 | 1,606,034,527 | |
| 12 | 2,118,695,438 | |
| 13 | 103,721,859 | |
| 14 | 1,406,527,905 | |
| 15 | 629,883,712 | |
| 16 | 1,715,041,992 | |
| 17 | 1,591,157,952 | |
| 18 | 2,144,142,665 | |
| 19 | 1,578,710,952 | |
| 20 | 2,099,795,577 | |
| 21 | 632,305,978 | |
| 22 | 1,064,585,407 | |
| 23 | 1,034,749,692 | |
| 24 | 2,089,907,229 | |
| 25 | 422,483,729 | |
| 26 | 207,443,718 | |
| 27 | 1,731,122,589 | |
| 28 | 665,572,283 | |
| 29 | 330,908,314 | |
| 30 | 1,259,767,424 | |
| 31 | 1,462,415,705 | |
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US07/281,617US4959832A (en) | 1988-12-09 | 1988-12-09 | Parallel pseudorandom pattern generator with varying phase shift |
| US281617 | 1988-12-09 |
| Publication Number | Publication Date |
|---|---|
| EP0372226A2true EP0372226A2 (en) | 1990-06-13 |
| EP0372226A3 EP0372226A3 (en) | 1992-04-01 |
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| EP19890120349WithdrawnEP0372226A3 (en) | 1988-12-09 | 1989-11-03 | Parallel pseudorandom pattern generator with varying phase shift and method for simulating such a generator |
| Country | Link |
|---|---|
| US (1) | US4959832A (en) |
| EP (1) | EP0372226A3 (en) |
| JP (1) | JP2603345B2 (en) |
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| WO1992001255A1 (en)* | 1990-07-05 | 1992-01-23 | Siemens Aktiengesellschaft | Circuit arrangement for distributing on-chip generated test patterns with at least one scan path |
| ES2038912A2 (en)* | 1991-09-30 | 1993-08-01 | Alcatel Standard Electrica | Synchronous system for parallel data scrambling. |
| EP1113279A3 (en)* | 1999-12-20 | 2003-11-12 | Texas Instruments Incorporated | Lbist controller circuits, systems, and methods with automated maximum scan channel lentgh determination |
| EP1257837A4 (en)* | 1999-11-23 | 2005-01-12 | Mentor Graphics Corp | Phase shifter with reduced linear dependency |
| EP1069497A3 (en)* | 1999-07-10 | 2005-02-09 | Samsung Electronics Co., Ltd. | Pseudo-random data generator and scrambler using the same |
| US7093175B2 (en) | 1999-11-23 | 2006-08-15 | Janusz Rajski | Decompressor/PRPG for applying pseudo-random and deterministic test patterns |
| US7111209B2 (en) | 1999-11-23 | 2006-09-19 | Janusz Rajski | Test pattern compression for an integrated circuit test environment |
| US7237162B1 (en)* | 2001-09-07 | 2007-06-26 | Synopsys, Inc. | Deterministic BIST architecture tolerant of uncertain scan chain outputs |
| US7260591B2 (en) | 1999-11-23 | 2007-08-21 | Janusz Rajski | Method for synthesizing linear finite state machines |
| US7478296B2 (en) | 1999-11-23 | 2009-01-13 | Janusz Rajski | Continuous application and decompression of test patterns to a circuit-under-test |
| US7493540B1 (en) | 1999-11-23 | 2009-02-17 | Jansuz Rajski | Continuous application and decompression of test patterns to a circuit-under-test |
| US7500163B2 (en) | 1999-11-23 | 2009-03-03 | Janusz Rajski | Method and apparatus for selectively compacting test responses |
| US8533547B2 (en) | 1999-11-23 | 2013-09-10 | Mentor Graphics Corporation | Continuous application and decompression of test patterns and selective compaction of test responses |
| US9134370B2 (en) | 1999-11-23 | 2015-09-15 | Mentor Graphics Corporation | Continuous application and decompression of test patterns and selective compaction of test responses |
| US9664739B2 (en) | 1999-11-23 | 2017-05-30 | Mentor Graphics Corporation | Continuous application and decompression of test patterns and selective compaction of test responses |
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5031129A (en)* | 1989-05-12 | 1991-07-09 | Alcatel Na Network Systems Corp. | Parallel pseudo-random generator for emulating a serial pseudo-random generator and method for carrying out same |
| US5260946A (en)* | 1991-06-03 | 1993-11-09 | Hughes Missile Systems Company | Self-testing and self-configuration in an integrated circuit |
| US5369648A (en)* | 1991-11-08 | 1994-11-29 | Ncr Corporation | Built-in self-test circuit |
| US5357523A (en)* | 1991-12-18 | 1994-10-18 | International Business Machines Corporation | Memory testing system with algorithmic test data generation |
| US5412665A (en)* | 1992-01-10 | 1995-05-02 | International Business Machines Corporation | Parallel operation linear feedback shift register |
| US5394405A (en)* | 1992-04-24 | 1995-02-28 | International Business Machines Corporation | Universal weight generator |
| KR100345969B1 (en)* | 1993-08-10 | 2002-10-25 | 소니 가부시끼 가이샤 | Code generation method and apparatus for spread spectrum communications |
| US5642362A (en)* | 1994-07-20 | 1997-06-24 | International Business Machines Corporation | Scan-based delay tests having enhanced test vector pattern generation |
| US6324558B1 (en) | 1995-02-14 | 2001-11-27 | Scott A. Wilber | Random number generator and generation method |
| US5574733A (en)* | 1995-07-25 | 1996-11-12 | Intel Corporation | Scan-based built-in self test (BIST) with automatic reseeding of pattern generator |
| WO1997005499A1 (en)* | 1995-07-26 | 1997-02-13 | Advantest Corporation | Method and apparatus for fast pattern generation |
| US6252958B1 (en)* | 1997-09-22 | 2001-06-26 | Qualcomm Incorporated | Method and apparatus for generating encryption stream ciphers |
| US5943492A (en)* | 1997-12-05 | 1999-08-24 | Digital Equipment Corporation | Apparatus and method for generating external interface signals in a microprocessor |
| US6188714B1 (en) | 1998-12-29 | 2001-02-13 | Texas Instruments Incorporated | Parallel M-sequence generator circuit |
| US6981010B1 (en)* | 2000-08-02 | 2005-12-27 | Board Of Regents Of The University Of Nebraska | System and method for generating psuedo-noise sequences |
| US6862605B2 (en)* | 2001-08-15 | 2005-03-01 | Scott A. Wilber | True random number generator and entropy calculation device and method |
| US6981191B2 (en)* | 2001-10-12 | 2005-12-27 | Sun Microsystems, Inc. | ASIC logic BIST employing registers seeded with differing primitive polynomials |
| DE10161042B4 (en)* | 2001-12-12 | 2004-02-05 | Infineon Technologies Ag | Method for operating a semiconductor memory and semiconductor memory |
| DE10307798A1 (en)* | 2003-02-24 | 2004-09-09 | OCé PRINTING SYSTEMS GMBH | Method for monitoring printed data in a printing system |
| US7818574B2 (en)* | 2004-09-10 | 2010-10-19 | International Business Machines Corporation | System and method for providing dynamically authorized access to functionality present on an integrated circuit chip |
| JPWO2008142735A1 (en)* | 2007-05-21 | 2010-08-05 | 富士通株式会社 | Method and apparatus for generating binary pseudo-random data |
| US7839155B2 (en)* | 2008-12-15 | 2010-11-23 | Texas Instruments Incorporated | Methods and apparatus to analyze on-chip controlled integrated circuits |
| CN103376405B (en)* | 2012-04-27 | 2015-09-09 | 国际商业机器公司 | For the method and apparatus of scanning chain diagnosis |
| US10673662B2 (en)* | 2018-05-11 | 2020-06-02 | Keysight Technologies, Inc. | Methods and circuits for generating parallel pseudorandom binary sequences |
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| DE2124320C1 (en)* | 1971-05-17 | 1978-04-27 | Siemens Ag, 1000 Berlin Und 8000 Muenchen | Electrical circuit for generating a large number of different codes |
| GB1500132A (en)* | 1974-03-07 | 1978-02-08 | Standard Telephones Cables Ltd | Multi-level data scramblers and descramblers |
| JPS5199439A (en)* | 1975-02-28 | 1976-09-02 | Fujitsu Ltd | |
| US3986168A (en)* | 1975-06-02 | 1976-10-12 | Ncr Corporation | Multichannel error signal generator |
| US4023026A (en)* | 1975-12-15 | 1977-05-10 | International Telephone And Telegraph Corporation | Pseudo-random coder with improved near range rejection |
| JPS5523337A (en)* | 1978-08-03 | 1980-02-19 | Nippon Denso Co Ltd | Fuel injection device |
| GB2049958B (en)* | 1979-03-15 | 1983-11-30 | Nippon Electric Co | Integrated logic circuit adapted to performance tests |
| US4340857A (en)* | 1980-04-11 | 1982-07-20 | Siemens Corporation | Device for testing digital circuits using built-in logic block observers (BILBO's) |
| US4571556A (en)* | 1983-07-28 | 1986-02-18 | Mi Medical & Scientific Instruments, Inc. | Randomized-clock circuit |
| JPS6197746A (en)* | 1984-10-15 | 1986-05-16 | インタ−ナショナル ビジネス マシ−ンズ コ−ポレ−ション | Random number generator |
| JPS62118272A (en)* | 1985-11-19 | 1987-05-29 | Ando Electric Co Ltd | Pattern generating device |
| US4769777A (en)* | 1986-06-25 | 1988-09-06 | General Electric Company | Unpredictable bit stream generator |
| US4864525A (en)* | 1986-07-11 | 1989-09-05 | Clarion Co., Ltd. | Maximum length shift register sequence generator |
| US4771429A (en)* | 1986-09-18 | 1988-09-13 | Abbott Laboratories | Circuit combining functions of cyclic redundancy check code and pseudo-random number generators |
| US4852023A (en)* | 1987-05-12 | 1989-07-25 | Communications Satellite Corporation | Nonlinear random sequence generators |
| US4860236A (en)* | 1987-10-26 | 1989-08-22 | University Of Manitoba | Cellular automaton for generating random data |
| US4839841A (en)* | 1988-02-01 | 1989-06-13 | Tektronix, Inc. | Programmable digital multiple event generator |
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| WO1992001255A1 (en)* | 1990-07-05 | 1992-01-23 | Siemens Aktiengesellschaft | Circuit arrangement for distributing on-chip generated test patterns with at least one scan path |
| ES2038912A2 (en)* | 1991-09-30 | 1993-08-01 | Alcatel Standard Electrica | Synchronous system for parallel data scrambling. |
| US7092979B1 (en) | 1999-07-10 | 2006-08-15 | Samsung Electronics Co., Ltd. | Random data generator and scrambler using the same, and method therefore |
| KR100657240B1 (en)* | 1999-07-10 | 2007-01-12 | 삼성전자주식회사 | Random data generator |
| EP1069497A3 (en)* | 1999-07-10 | 2005-02-09 | Samsung Electronics Co., Ltd. | Pseudo-random data generator and scrambler using the same |
| US7500163B2 (en) | 1999-11-23 | 2009-03-03 | Janusz Rajski | Method and apparatus for selectively compacting test responses |
| US7653851B2 (en) | 1999-11-23 | 2010-01-26 | Janusz Rajski | Phase shifter with reduced linear dependency |
| US7111209B2 (en) | 1999-11-23 | 2006-09-19 | Janusz Rajski | Test pattern compression for an integrated circuit test environment |
| EP1257837A4 (en)* | 1999-11-23 | 2005-01-12 | Mentor Graphics Corp | Phase shifter with reduced linear dependency |
| US10234506B2 (en) | 1999-11-23 | 2019-03-19 | Mentor Graphics Corporation | Continuous application and decompression of test patterns and selective compaction of test responses |
| US7260591B2 (en) | 1999-11-23 | 2007-08-21 | Janusz Rajski | Method for synthesizing linear finite state machines |
| US7263641B2 (en) | 1999-11-23 | 2007-08-28 | Janusz Rajski | Phase shifter with reduced linear dependency |
| US7478296B2 (en) | 1999-11-23 | 2009-01-13 | Janusz Rajski | Continuous application and decompression of test patterns to a circuit-under-test |
| US7493540B1 (en) | 1999-11-23 | 2009-02-17 | Jansuz Rajski | Continuous application and decompression of test patterns to a circuit-under-test |
| US9664739B2 (en) | 1999-11-23 | 2017-05-30 | Mentor Graphics Corporation | Continuous application and decompression of test patterns and selective compaction of test responses |
| US7506232B2 (en) | 1999-11-23 | 2009-03-17 | Janusz Rajski | Decompressor/PRPG for applying pseudo-random and deterministic test patterns |
| US7509546B2 (en) | 1999-11-23 | 2009-03-24 | Janusz Rajski | Test pattern compression for an integrated circuit test environment |
| US7523372B2 (en) | 1999-11-23 | 2009-04-21 | Janusz Rajski | Phase shifter with reduced linear dependency |
| US7093175B2 (en) | 1999-11-23 | 2006-08-15 | Janusz Rajski | Decompressor/PRPG for applying pseudo-random and deterministic test patterns |
| US7805649B2 (en) | 1999-11-23 | 2010-09-28 | Mentor Graphics Corporation | Method and apparatus for selectively compacting test responses |
| US7805651B2 (en) | 1999-11-23 | 2010-09-28 | Mentor Graphics Corporation | Phase shifter with reduced linear dependency |
| US7865794B2 (en) | 1999-11-23 | 2011-01-04 | Mentor Graphics Corporation | Decompressor/PRPG for applying pseudo-random and deterministic test patterns |
| US7877656B2 (en) | 1999-11-23 | 2011-01-25 | Mentor Graphics Corporation | Continuous application and decompression of test patterns to a circuit-under-test |
| US7900104B2 (en) | 1999-11-23 | 2011-03-01 | Mentor Graphics Corporation | Test pattern compression for an integrated circuit test environment |
| US8024387B2 (en) | 1999-11-23 | 2011-09-20 | Mentor Graphics Corporation | Method for synthesizing linear finite state machines |
| US8108743B2 (en) | 1999-11-23 | 2012-01-31 | Mentor Graphics Corporation | Method and apparatus for selectively compacting test responses |
| US8533547B2 (en) | 1999-11-23 | 2013-09-10 | Mentor Graphics Corporation | Continuous application and decompression of test patterns and selective compaction of test responses |
| US9134370B2 (en) | 1999-11-23 | 2015-09-15 | Mentor Graphics Corporation | Continuous application and decompression of test patterns and selective compaction of test responses |
| EP1113279A3 (en)* | 1999-12-20 | 2003-11-12 | Texas Instruments Incorporated | Lbist controller circuits, systems, and methods with automated maximum scan channel lentgh determination |
| US7237162B1 (en)* | 2001-09-07 | 2007-06-26 | Synopsys, Inc. | Deterministic BIST architecture tolerant of uncertain scan chain outputs |
| Publication number | Publication date |
|---|---|
| EP0372226A3 (en) | 1992-04-01 |
| US4959832A (en) | 1990-09-25 |
| JPH02195281A (en) | 1990-08-01 |
| JP2603345B2 (en) | 1997-04-23 |
| Publication | Publication Date | Title |
|---|---|---|
| EP0372226A2 (en) | Parallel pseudorandom pattern generator with varying phase shift and method for simulating such a generator | |
| Wang et al. | DS-LFSR: a BIST TPG for low switching activity | |
| Touba et al. | Synthesis of mapping logic for generating transformed pseudo-random patterns for BIST | |
| US5258986A (en) | Tightly coupled, low overhead RAM built-in self-test logic with particular applications for embedded memories | |
| US5642362A (en) | Scan-based delay tests having enhanced test vector pattern generation | |
| US5369648A (en) | Built-in self-test circuit | |
| EP1257837B1 (en) | Phase shifter with reduced linear dependency | |
| JP2598866B2 (en) | Circuit for generating a controllable weighted binary sequence | |
| US6789220B1 (en) | Method and apparatus for vector processing | |
| Mitra et al. | XMAX: X-tolerant architecture for MAXimal test compression | |
| CA1286371C (en) | Input register for test operand generation | |
| Saleem et al. | A programmable and parameterisable reseeding linear feedback shift register | |
| Bhandari et al. | A low power test pattern generator for minimizing switching activities and power consumption | |
| Manikya et al. | Design of test compression for multiple scan chains circuits | |
| Garbolino et al. | A new LFSR with D and T flip-flops as an effective test pattern generator for VLSI circuits | |
| Kalligeros et al. | New reseeding technique for LFSR-based test pattern generation | |
| EP0196152A2 (en) | Testing digital integrated circuits | |
| Ichino et al. | A seed selection procedure for LFSR-based random pattern generators | |
| Gao et al. | BIST using Cellular Automata as test pattern generator and response compaction | |
| Nagvajara et al. | Pseudorandom testing for boundary-scan design with built-in self-test | |
| US6467067B1 (en) | ε-discrepant self-test technique | |
| Higami et al. | Partial scan design and test sequence generation based on reduced scan shift method | |
| Yuan et al. | Automated synthesis of a multiple-sequence test generator using 2-D LFSR | |
| Yu et al. | An improved source design for scan BIST | |
| Kumar et al. | Design of an Improved Fault Coverage Programmable Pseudorandom Pattern Generator for Bist |
| Date | Code | Title | Description |
|---|---|---|---|
| PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase | Free format text:ORIGINAL CODE: 0009012 | |
| AK | Designated contracting states | Kind code of ref document:A2 Designated state(s):DE FR GB | |
| 17P | Request for examination filed | Effective date:19901025 | |
| PUAL | Search report despatched | Free format text:ORIGINAL CODE: 0009013 | |
| AK | Designated contracting states | Kind code of ref document:A3 Designated state(s):DE FR GB | |
| 17Q | First examination report despatched | Effective date:19941201 | |
| GRAG | Despatch of communication of intention to grant | Free format text:ORIGINAL CODE: EPIDOS AGRA | |
| GRAH | Despatch of communication of intention to grant a patent | Free format text:ORIGINAL CODE: EPIDOS IGRA | |
| STAA | Information on the status of an ep patent application or granted ep patent | Free format text:STATUS: THE APPLICATION IS DEEMED TO BE WITHDRAWN | |
| 18D | Application deemed to be withdrawn | Effective date:19961113 |