Movatterモバイル変換


[0]ホーム

URL:


Skip to content

Navigation Menu

Search code, repositories, users, issues, pull requests...

Provide feedback

We read every piece of feedback, and take your input very seriously.

Saved searches

Use saved searches to filter your results more quickly

Sign up
#

de2-115

Here are 34 public repositories matching this topic...

Spectrum analyzer system using a 512-point FFT, in a Cyclone IV FPGA. Reads i2s audio from the codec and then does all FFT/VGA functions. Nios just reads the FFT result and draws the display bars. VGA frame buffer on-chip. VGA signals generated on-chip. See the included video files to watch it in action.

  • UpdatedFeb 9, 2018
  • VHDL

This project demonstrates DSP capabilities of Terasic DE2-115

  • UpdatedJun 22, 2018
  • Verilog

Uses the D8M camera module, then processes the image to detect red objects, and then overlay an x,y crosshair on the largest red object. See the video. Pure Verilog. (No soft-core processor.)

  • UpdatedJan 19, 2018
  • Verilog

High Dynamic Range imaging with Altera DE2-115.

  • UpdatedMar 1, 2021
  • SystemVerilog

FPGA paramatized mandelbrot generator. I have tested instantiating 4, 8, and 12 calculating engines. It has a built-in VGA controller (at 640x480) with internal dual-port RAM as the frame buffer. With 4 engines it runs at 100 MHz (5 frames/sec). With 12 engines, at 112 MHz, it hits 20.5 frames/sec.

  • UpdatedFeb 9, 2018
  • Verilog

DE2简易电子计时器,使用VHDL语言开发,在DE2-115开发板上测试运行通过。该电子计时器具有四种工作模式:正常计时、从外部设置当前的小时数、从外部设置当前的分钟数、从外部设置当前的秒数,同时具有可逆的计时功能。

  • UpdatedJun 13, 2021
  • VHDL

Simple LED blink example for DE2-115

  • UpdatedJun 6, 2018
  • Verilog

Дипломная работа специалиста за 2015 год на тему "Акустическая система мониторинга на основе пространственной фильтрации звуковых сигналов".

  • UpdatedNov 28, 2017
  • TeX
de2115-simple-mips-without-pipeline

A complete hardware description of a non-pipeline MIPS processor in SystemVerilog that can execute integer assembly code implemented on the Altera DE2-115 FPGA.

  • UpdatedSep 23, 2020
  • SystemVerilog

EDA技术与应用,DE2实验,DE2-115开发板实验,包含了实验1-4。

  • UpdatedJun 8, 2021
  • VHDL

Design for board DE2-115, microprocessor soft running a uCOS-II(Real Time Operating System). Application to test is a Lift program

  • UpdatedMar 18, 2017
  • Verilog

FPGA_TETRIS

  • UpdatedJun 9, 2023
  • Verilog

This project is an implementation of a special-purpose processor that can calculate greatest common multiple (GCM) and least common factor (LCM) for two inputs based on input operation code (Opcode)

  • UpdatedJul 18, 2019
  • Verilog

RV32IM System-on-Chip (SoC)

  • UpdatedApr 8, 2022
  • Verilog

6位简易处理器的硬件设计,使用VHDL语言开发,在DE2-115开发板上运行通过。

  • UpdatedJun 10, 2021
  • VHDL

FPGA VGA to run FlappyBird

  • UpdatedJan 9, 2025
  • Verilog

HDLMake template for terasIC DE2-115

  • UpdatedFeb 6, 2020
  • Tcl

Video streaming from a camera to a 58x24 pixel flipdot display. See the two flipdot_display*.mp4 videos. All processing in Verilog RTL (no softcore uP).

  • UpdatedMar 3, 2018
  • Verilog

Improve this page

Add a description, image, and links to thede2-115 topic page so that developers can more easily learn about it.

Curate this topic

Add this topic to your repo

To associate your repository with thede2-115 topic, visit your repo's landing page and select "manage topics."

Learn more


[8]ページ先頭

©2009-2025 Movatter.jp