de2-115
Here are 34 public repositories matching this topic...
Sort:Most stars
Spectrum analyzer system using a 512-point FFT, in a Cyclone IV FPGA. Reads i2s audio from the codec and then does all FFT/VGA functions. Nios just reads the FFT result and draws the display bars. VGA frame buffer on-chip. VGA signals generated on-chip. See the included video files to watch it in action.
- Updated
Feb 9, 2018 - VHDL
This project demonstrates DSP capabilities of Terasic DE2-115
- Updated
Jun 22, 2018 - Verilog
Matrix multiplication on multiple Nios II cores
- Updated
Feb 12, 2020 - C
Uses the D8M camera module, then processes the image to detect red objects, and then overlay an x,y crosshair on the largest red object. See the video. Pure Verilog. (No soft-core processor.)
- Updated
Jan 19, 2018 - Verilog
FPGA paramatized mandelbrot generator. I have tested instantiating 4, 8, and 12 calculating engines. It has a built-in VGA controller (at 640x480) with internal dual-port RAM as the frame buffer. With 4 engines it runs at 100 MHz (5 frames/sec). With 12 engines, at 112 MHz, it hits 20.5 frames/sec.
- Updated
Feb 9, 2018 - Verilog
Дипломная работа специалиста за 2015 год на тему "Акустическая система мониторинга на основе пространственной фильтрации звуковых сигналов".
- Updated
Nov 28, 2017 - TeX
A complete hardware description of a non-pipeline MIPS processor in SystemVerilog that can execute integer assembly code implemented on the Altera DE2-115 FPGA.
- Updated
Sep 23, 2020 - SystemVerilog
This project is an implementation of a special-purpose processor that can calculate greatest common multiple (GCM) and least common factor (LCM) for two inputs based on input operation code (Opcode)
- Updated
Jul 18, 2019 - Verilog
- Updated
Feb 26, 2021 - Verilog
Improve this page
Add a description, image, and links to thede2-115 topic page so that developers can more easily learn about it.
Add this topic to your repo
To associate your repository with thede2-115 topic, visit your repo's landing page and select "manage topics."