Movatterモバイル変換


[0]ホーム

URL:


Skip to content

Navigation Menu

Sign in
Appearance settings

Search code, repositories, users, issues, pull requests...

Provide feedback

We read every piece of feedback, and take your input very seriously.

Saved searches

Use saved searches to filter your results more quickly

Sign up
Appearance settings
@ShonTaware
ShonTaware
Follow
View ShonTaware's full-sized avatar

Shon Taware ShonTaware

Block or report ShonTaware

Block user

Prevent this user from interacting with your repositories and sending you notifications. Learn more aboutblocking users.

You must be logged in to block users.

Maximum 250 characters. Please don't include any personal information such as legal names or email addresses. Markdown supported. This note will be visible to only you.
Report abuse

Contact GitHub support about this user’s behavior. Learn more aboutreporting abuse.

Report abuse

PinnedLoading

  1. RISC-V_Core_4_StageRISC-V_Core_4_StagePublic

    RISCV MYTH 4 stage pipelined core designed using TL-Verilog and supports RV32I base integer instruction set

    15 7

  2. OpenSource_Physical_DesignOpenSource_Physical_DesignPublic

    This repository contains all the contents studied and created during the Advanced Physical Design Workshop using OpenLANE and SKY130 PDK

    44 14

  3. LowPowerLowPowerPublic

    Various low power labs using sky130

    Verilog 13 4

  4. vsdip/vsdsram_sky130vsdip/vsdsram_sky130Public

    SourcePawn 43 11

  5. vsdsram_caravelvsdsram_caravelPublic

    Forked fromefabless/caravel_user_project

    https://caravel-user-project.readthedocs.io

    Verilog 2

  6. FPGA_Design_Fabric_ArchitectureFPGA_Design_Fabric_ArchitecturePublic

    This repository contains all the information studied and created during the FPGA - Fabric, Design and Architecture workshop. It is primarily focused on a complete FPGA flow using the maximum open-s…

    11 6


[8]ページ先頭

©2009-2025 Movatter.jp