Movatterモバイル変換


[0]ホーム

URL:


Jump to content
WikipediaThe Free Encyclopedia
Search

Penryn (microarchitecture)

From Wikipedia, the free encyclopedia
CPU microarchitecture by Intel
Penryn
General information
LaunchedNovember 2007; 17 years ago (November 2007)
Performance
Max.CPUclock rate1.06 GHz to 3.33 GHz
FSB speeds533 MT/s to 1600 MT/s
Cache
L1cache64 KB per core
L2 cache1 MB to 12 MB unified
L3 cache8 MB to 16 MB shared (Xeon)
Architecture and classification
MicroarchitectureCore
Instruction setx86-16,IA-32,x86-64
Extensions
Physical specifications
Transistors
Cores
  • 1-4 (2-6 Xeon)
Sockets
Products, models, variants
Model
  • P6 Family (Celeron, Pentium, Pentium Dual-Core, Core 2 range, Xeon)
History
PredecessorCore
SuccessorNehalem
Support status
Unsupported

In Intel'sTick-Tock cycle, the 2007/2008 "Tick" was the shrink of the Core microarchitecture to 45 nanometers as CPUID model 23. In Core 2 processors, it is used with the code namesPenryn (Socket P), Wolfdale (LGA 775) and Yorkfield (MCM, LGA 775), some of which are also sold as Celeron, Pentium and Xeon processors. In the Xeon brand, theWolfdale-DP andHarpertown code names are used for LGA 771 based MCMs with two or four active Wolfdale cores.

Architectural improvements over 65-nanometer Core 2 CPUs include a new divider with reduced latency, a new shuffle engine, and SSE4.1 instructions (some of which are enabled by the new single-cycle shuffle engine).[1]

Maximum L2 cache size per chip was increased from 4 to 6 MB, with L2 associativity increased from 16-way to 24-way. Cut-down versions with 3 MB L2 also exist, which are commonly called Penryn-3M and Wolfdale-3M as well as Yorkfield-6M, respectively. The single-core version of Penryn, listed as Penryn-L here, is not a separate model like Merom-L but a version of the Penryn-3M model with only one active core.

CPU List

[edit]
ProcessorBrand nameModel (list)CoresL2 CacheSocketTDP
Penryn-LCore 2 SoloSU3xxx1MBBGA9565.5 W
Penryn-3MCore 2 DuoSU7xxx23 MBBGA95610 W
SU9xxx
PenrynSL9xxx6 MB17 W
SP9xxx25/28 W
Penryn-3MP7xxx3 MBSocket P
FCBGA6
25 W
P8xxx
PenrynP9xxx6 MB
Penryn-3MT6xxx2 MB35 W
T8xxx3 MB
PenrynT9xxx6 MB
E8x356 MBSocket P35-55 W
Penryn-QCCore 2 QuadQ9xxx42x3-2x6 MBSocket P45 W
Penryn XECore 2 ExtremeX9xxx26 MBSocket P44 W
Penryn-QCQX9xxx42x6 MB45 W
Penryn-3MCeleronT3xxx21 MBSocket P35 W
SU2xxxμFC-BGA 95610 W
Penryn-L9x011 MBSocket P35 W
7x3μFC-BGA 95610 W
Penryn-3MPentiumT4xxx21 MBSocket P35 W
SU4xxx2 MBμFC-BGA 95610 W
Penryn-LSU2xxx15.5 W
Wolfdale-3M
CeleronE3xxx21 MBLGA 77565 W
PentiumE2210
E5xxx2 MB
E6xxx
Core 2 DuoE7xxx3 MB
WolfdaleE8xxx6 MB
Xeon31x045-65 W
Wolfdale-CL30x41LGA 77130 W
31x3265 W
YorkfieldXeonX33x042×3–2×6 MBLGA 77565–95 W
Yorkfield-CLX33x3LGA 77180 W
Yorkfield-6MCore 2 QuadQ8xxx2×2 MBLGA 77565–95 W
Q9x0x2×3 MB
YorkfieldQ9x5x2×6 MB
Yorkfield XECore 2 ExtremeQX9xxx2×6 MB130–136 W
QX9xx5LGA 771150 W
Wolfdale-DPXeonE52xx26 MBLGA 77165 W
L52xx20-55 W
X52xx80 W
HarpertownE54xx42×6 MBLGA 77180 W
L54xx40-50 W
X54xx120-150 W

Processor cores

[edit]

The processors of the Core microarchitecture can be categorized by number of cores, cache size, and socket; each combination of these has a unique code name and product code that is used across a number of brands. For instance, code name "Allendale" with product code 80557 has two cores, 2 MB L2 cache and uses the desktop socket 775, but has been marketed as Celeron, Pentium, Core 2 and Xeon, each with different sets of features enabled. Most of the mobile and desktop processors come in two variants that differ in the size of the L2 cache, but the specific amount of L2 cache in a product can also be reduced by disabling parts at production time.Wolfdale-DP and all quad-core processors except Dunnington QC are multi-chip modules combining two dies. For the 65 nm processors, the same product code can be shared by processors with different dies, but the specific information about which one is used can be derived from the stepping.

fabcoresMobileDesktop, UP ServerCL ServerDP ServerMP Server
Single-Core45 nm45 nm1Penryn-L
80585
Wolfdale-CL
80588
Dual-Core 45 nm45 nm2Penryn-3M
80577
Penryn
80576
Wolfdale-3M
80571
Wolfdale
80570
Wolfdale-CL
80588
Wolfdale-DP
80573
Quad-Core 45 nm45 nm4Penryn-QC
80581
Yorkfield-6M
80580
Yorkfield
80569
Yorkfield-CL
80584
Harpertown
80574
Dunnington QC
80583
Six-Core 45 nm45 nm6Dunnington
80582

Steppings using 45 nm process

[edit]
Mobile (Penryn)Desktop (Wolfdale)Desktop (Yorkfield)Server (Wolfdale-DP,Harpertown,Dunnington)
SteppingReleasedAreaCPUIDL2 cacheMax. clockCeleronPentiumCore 2CeleronPentiumCore 2XeonCore 2XeonXeon
C0Nov 2007107 mm2106766 MB3.00 GHzE8000P7000T8000T9000P9000SP9000SL9000X9000E80003100QX900052005400
M0Mar 200882 mm2106763 MB2.40 GHz7xxSU3000P7000 P8000T8000SU9000E5000E2000E7000
C1Mar 2008107 mm2106776 MB3.20 GHzQ9000QX90003300
M1Mar 200882 mm2106773 MB2.50 GHzQ8000Q90003300
E0Aug 2008107 mm21067A6 MB3.33 GHzT9000P9000SP9000SL9000Q9000QX9000E80003100Q9000 Q9000S QX9000330052005400
R0Aug 200882 mm21067A3 MB2.93 GHz7xx900SU2000T3000T4000SU2000SU4000SU3000T6000SU7000P8000SU9000E3000E5000E6000E7000Q8000 Q8000SQ9000 Q9000S3300
A1Sep 2008503 mm2106D13 MB2.67 GHz7400

In the model 23 (cpuid 01067xh), Intel started marketing stepping with full (6 MB) and reduced (3 MB) L2 cache at the same time, and giving them identical cpuid values. All steppings have the newSSE4.1 instructions. Stepping C1/M1 was a bug fix version of C0/M0 specifically for quad core processors and only used in those. Stepping E0/R0 adds two new instructions (XSAVE/XRSTOR) and replaces all earlier steppings.

In mobile processors, stepping C0/M0 is only used in the Intel Mobile 965 Express (Santa Rosa refresh) platform, whereas stepping E0/R0 supports the later Intel Mobile 4 Express (Montevina) platform.

Model 29 stepping A1 (cpuid 106d1h) adds an L3 cache as well as six instead of the usual two cores, which leads to an unusually large die size of 503 mm2.[2] As of February 2008, it has only found its way into the very high-end Xeon 7400 series (Dunnington).

Roadmap

[edit]
Intel CPU core roadmaps fromP6 to Panther Lake
Atom (ULV)Node namePentium/Core
Microarch.StepMicroarch.Step
600 nmP6Pentium Pro
(133 MHz)
500 nmPentium Pro
(150 MHz)
350 nmPentium Pro
(166–200 MHz)
Klamath
250 nmDeschutes
KatmaiNetBurst
180 nmCoppermineWillamette
130 nmTualatinNorthwood
Pentium MBaniasNetBurst(HT)NetBurst(×2)
90 nmDothanPrescottPrescott‑2MSmithfield
TejasCedarmill (Tejas)
65 nmYonahNehalem (NetBurst)Cedar MillPresler
CoreMerom4 cores on mainstream desktop,DDR3 introduced
BonnellBonnell45 nmPenryn
NehalemNehalemHT reintroduced, integratedMC, PCH
L3-cache introduced, 256 KB L2-cache/core
Saltwell32 nmWestmereIntroduced GPU on same package andAES-NI
Sandy BridgeSandy BridgeOn-die ring bus, no more non-UEFI motherboards
SilvermontSilvermont22 nmIvy Bridge
HaswellHaswellFully integrated voltage regulator
Airmont14 nmBroadwell
SkylakeSkylakeDDR4 introduced on mainstream desktop
GoldmontGoldmontKaby Lake
Coffee Lake6 cores on mainstream desktop
Amber LakeMobile-only
Goldmont PlusGoldmont PlusWhiskey LakeMobile-only
Coffee Lake Refresh8 cores on mainstream desktop
Comet Lake10 cores on mainstream desktop
Sunny CoveCypress Cove (Rocket Lake)Backported Sunny Cove microarchitecture for 14nm
TremontTremont10 nmSkylakePalm Cove (Cannon Lake)Mobile-only
Sunny CoveSunny Cove (Ice Lake)512 KB L2-cache/core
Willow Cove (Tiger Lake)Xe graphics engine
GracemontGracemontIntel 7
(10nm ESF)
Golden CoveGolden Cove (Alder Lake)Hybrid, DDR5, PCIe 5.0
Raptor Cove (Raptor Lake)
CrestmontCrestmontIntel 4Redwood CoveMeteor LakeMobile-only
NPU,chiplet architecture
Intel 3Arrow Lake-U
SkymontSkymontN3B (TSMC)Lion CoveLunar LakeLow power mobile only (9–30 W)
Arrow Lake
DarkmontDarkmontIntel 18ACougar CovePanther Lake
  • Strike-through indicates cancelled processors
  • Bold names are microarchitectures
  • Italic names are future processors

See also

[edit]

References

[edit]
  1. ^"Intel Core 2 Extreme QX9650 - Penryn Ticks Ahead". Archived fromthe original on May 5, 2010.
  2. ^"ARK entry for Intel Xeon Processor X7460". Intel. Retrieved14 July 2009.
Lists
Microarchitectures
IA-32 (32-bit x86)
x86-64 (64-bit)
x86ULV
Current products
x86-64 (64-bit)
Discontinued
BCD oriented (4-bit)
pre-x86 (8-bit)
Earlyx86 (16-bit)
x87 (externalFPUs)
8/16-bit databus
8087 (1980)
16-bit databus
80C187
80287
80387SX
32-bit databus
80387DX
80487
IA-32 (32-bit x86)
x86-64 (64-bit)
Other
Related
Intel CPU core roadmaps fromP6 to Panther Lake
Atom (ULV)Node namePentium/Core
Microarch.StepMicroarch.Step
600 nmP6Pentium Pro
(133 MHz)
500 nmPentium Pro
(150 MHz)
350 nmPentium Pro
(166–200 MHz)
Klamath
250 nmDeschutes
KatmaiNetBurst
180 nmCoppermineWillamette
130 nmTualatinNorthwood
Pentium MBaniasNetBurst(HT)NetBurst(×2)
90 nmDothanPrescottPrescott‑2MSmithfield
TejasCedarmill (Tejas)
65 nmYonahNehalem (NetBurst)Cedar MillPresler
CoreMerom4 cores on mainstream desktop,DDR3 introduced
BonnellBonnell45 nmPenryn
NehalemNehalemHT reintroduced, integratedMC, PCH
L3-cache introduced, 256 KB L2-cache/core
Saltwell32 nmWestmereIntroduced GPU on same package andAES-NI
Sandy BridgeSandy BridgeOn-die ring bus, no more non-UEFI motherboards
SilvermontSilvermont22 nmIvy Bridge
HaswellHaswellFully integrated voltage regulator
Airmont14 nmBroadwell
SkylakeSkylakeDDR4 introduced on mainstream desktop
GoldmontGoldmontKaby Lake
Coffee Lake6 cores on mainstream desktop
Amber LakeMobile-only
Goldmont PlusGoldmont PlusWhiskey LakeMobile-only
Coffee Lake Refresh8 cores on mainstream desktop
Comet Lake10 cores on mainstream desktop
Sunny CoveCypress Cove (Rocket Lake)Backported Sunny Cove microarchitecture for 14nm
TremontTremont10 nmSkylakePalm Cove (Cannon Lake)Mobile-only
Sunny CoveSunny Cove (Ice Lake)512 KB L2-cache/core
Willow Cove (Tiger Lake)Xe graphics engine
GracemontGracemontIntel 7
(10nm ESF)
Golden CoveGolden Cove (Alder Lake)Hybrid, DDR5, PCIe 5.0
Raptor Cove (Raptor Lake)
CrestmontCrestmontIntel 4Redwood CoveMeteor LakeMobile-only
NPU,chiplet architecture
Intel 3Arrow Lake-U
SkymontSkymontN3B (TSMC)Lion CoveLunar LakeLow power mobile only (9–30 W)
Arrow Lake
DarkmontDarkmontIntel 18ACougar CovePanther Lake
  • Strike-through indicates cancelled processors
  • Bold names are microarchitectures
  • Italic names are future processors
Retrieved from "https://en.wikipedia.org/w/index.php?title=Penryn_(microarchitecture)&oldid=1304463784"
Categories:
Hidden categories:

[8]ページ先頭

©2009-2025 Movatter.jp